# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                 |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                        |
| Core Size                  | 32-Bit Single-Core                                                     |
| Speed                      | 50MHz                                                                  |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART                                |
| Peripherals                | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT                              |
| Number of I/O              | 44                                                                     |
| Program Memory Size        | 512KB (512K x 8)                                                       |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | -                                                                      |
| RAM Size                   | 64K × 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                           |
| Data Converters            | A/D 22x16b; D/A 1x12b                                                  |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 64-LQFP                                                                |
| Supplier Device Package    | 64-LQFP (10x10)                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mk12dn512vlh5r |
|                            |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### ran identification

| Field | Description                 | Values                                                                                                                                                                                                                                                                                                                                                                                               |
|-------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FFF   | Program flash memory size   | <ul> <li>32 = 32 KB</li> <li>64 = 64 KB</li> <li>128 = 128 KB</li> <li>256 = 256 KB</li> <li>512 = 512 KB</li> <li>1M0 = 1 MB</li> <li>2M0 = 2 MB</li> </ul>                                                                                                                                                                                                                                         |
| R     | Silicon revision            | <ul> <li>Z = Initial</li> <li>(Blank) = Main</li> <li>A = Revision after main</li> </ul>                                                                                                                                                                                                                                                                                                             |
| Т     | Temperature range (°C)      | <ul> <li>V = -40 to 105</li> <li>C = -40 to 85</li> </ul>                                                                                                                                                                                                                                                                                                                                            |
| PP    | Package identifier          | <ul> <li>FM = 32 QFN (5 mm x 5 mm)</li> <li>FT = 48 QFN (7 mm x 7 mm)</li> <li>LF = 48 LQFP (7 mm x 7 mm)</li> <li>LH = 64 LQFP (10 mm x 10 mm)</li> <li>MP = 64 MAPBGA (5 mm x 5 mm)</li> <li>LK = 80 LQFP (12 mm x 12 mm)</li> <li>LL = 100 LQFP (14 mm x 14 mm)</li> <li>MC = 121 MAPBGA (8 mm x 8 mm)</li> <li>LQ = 144 LQFP (20 mm x 20 mm)</li> <li>MD = 144 MAPBGA (13 mm x 13 mm)</li> </ul> |
| СС    | Maximum CPU frequency (MHz) | <ul> <li>5 = 50 MHz</li> <li>7 = 72 MHz</li> <li>10 = 100 MHz</li> <li>12 = 120 MHz</li> <li>15 = 150 MHz</li> <li>18 = 180 MHz</li> </ul>                                                                                                                                                                                                                                                           |
| Ν     | Packaging type              | <ul> <li>R = Tape and reel</li> <li>(Blank) = Trays</li> </ul>                                                                                                                                                                                                                                                                                                                                       |

## 2.4 Example

This is an example part number:

MK12DN512VLH5

## 2.5 Small package marking

In an effort to save space, small package devices use special marking on the chip. These markings have the following format:

### Q ## C F T PP

This table lists the possible values for each field in the part number for small packages (not all combinations are valid):



Terminology and guidelines

| Field | Description                | Values                                                                                     |
|-------|----------------------------|--------------------------------------------------------------------------------------------|
| Q     | Qualification status       | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> |
| С     | Speed                      | • G = 50 MHz                                                                               |
| F     | Flash memory configuration | <ul> <li>G = 128 KB + Flex</li> <li>H = 256 KB + Flex</li> <li>9 = 512 KB</li> </ul>       |
| Т     | Temperature range (°C)     | • V = -40 to 105                                                                           |
| PP    | Package identifier         | • MC = 121 MAPBGA                                                                          |

This tables lists some examples of small package marking along with the original part numbers:

| Original part number | Alternate part number |
|----------------------|-----------------------|
| MK12DX256VLF5        | M12GHVLF              |
| MK12DN512VLH5        | M12G9VLH              |

## 3 Terminology and guidelines

## 3.1 Definition: Operating requirement

An *operating requirement* is a specified value or range of values for a technical characteristic that you must guarantee during operation to avoid incorrect operation and possibly decreasing the useful life of the chip.

## 3.1.1 Example

This is an example of an operating requirement:

| Symbol          | Description               | Min. | Max. | Unit |
|-----------------|---------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply voltage | 0.9  | 1.1  | V    |



reminology and guidelines

## 3.2 Definition: Operating behavior

An *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions.

### 3.2.1 Example

This is an example of an operating behavior:

| Symbol          | Description                                  | Min. | Max. | Unit |
|-----------------|----------------------------------------------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak pullup/<br>pulldown current | 10   | 130  | μΑ   |

## 3.3 Definition: Attribute

An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements.

### 3.3.1 Example

This is an example of an attribute:

| Symbol | Description                        | Min. | Max. | Unit |
|--------|------------------------------------|------|------|------|
| CIN_D  | Input capacitance:<br>digital pins | _    | 7    | pF   |

## 3.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- Handling ratings apply when the chip is not powered.







## 3.9 Typical value conditions

Typical values assume you meet the following conditions (or other conditions as specified):

| Symbol          | Description          | Value | Unit |
|-----------------|----------------------|-------|------|
| T <sub>A</sub>  | Ambient temperature  | 25    | C°   |
| V <sub>DD</sub> | 3.3 V supply voltage | 3.3   | V    |

## 4 Ratings

## 4.1 Thermal handling ratings

| Symbol           | Description                   | Min. | Max. | Unit | Notes |
|------------------|-------------------------------|------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | -55  | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | _    | 260  | °C   | 2     |

1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.

2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.



## 5.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



The midpoint is  $V_{IL}$  +  $(V_{IH} - V_{IL})/2$ .

Figure 1. Input signal measurement reference

## 5.2 Nonswitching electrical specifications

## 5.2.1 Voltage and current operating requirements

Table 1. Voltage and current operating requirements

| Symbol             | Description                                                                              | Min.                 | Max.                 | Unit | Notes |
|--------------------|------------------------------------------------------------------------------------------|----------------------|----------------------|------|-------|
| V <sub>DD</sub>    | Supply voltage                                                                           | 1.71                 | 3.6                  | V    |       |
| V <sub>DDA</sub>   | Analog supply voltage                                                                    | 1.71                 | 3.6                  | V    |       |
| $V_{DD} - V_{DDA}$ | V <sub>DD</sub> -to-V <sub>DDA</sub> differential voltage                                | -0.1                 | 0.1                  | V    |       |
| $V_{SS} - V_{SSA}$ | V <sub>SS</sub> -to-V <sub>SSA</sub> differential voltage                                | -0.1                 | 0.1                  | V    |       |
| V <sub>BAT</sub>   | RTC battery supply voltage                                                               | 1.71                 | 3.6                  | V    |       |
| V <sub>IH</sub>    | Input high voltage                                                                       |                      |                      |      |       |
|                    | • $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$                             | $0.7 \times V_{DD}$  | —                    | V    |       |
|                    | • $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$                             | $0.75 \times V_{DD}$ | _                    | V    |       |
| V <sub>IL</sub>    | Input low voltage                                                                        |                      |                      |      |       |
|                    | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V                                              | _                    | $0.35 \times V_{DD}$ | V    |       |
|                    | • $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$                             | _                    | $0.3 \times V_{DD}$  | V    |       |
| V <sub>HYS</sub>   | Input hysteresis                                                                         | $0.06 \times V_{DD}$ | _                    | V    |       |
| I <sub>ICIO</sub>  | I/O pin DC injection current — single pin                                                |                      |                      |      | 1     |
|                    | <ul> <li>V<sub>IN</sub> &lt; V<sub>SS</sub>-0.3V (Negative current injection)</li> </ul> |                      |                      | mA   |       |
|                    | <ul> <li>V<sub>IN</sub> &gt; V<sub>DD</sub>+0.3V (Positive current injection)</li> </ul> | -3                   |                      |      |       |
|                    |                                                                                          | —                    | +3                   |      |       |

Table continues on the next page ...



General

### 5.2.4 Power mode transition operating behaviors

All specifications except  $t_{POR}$ , and VLLSx $\rightarrow$ RUN recovery times in the following table assume this clock configuration:

- CPU and system clocks = 50 MHz
- Bus clock = 50 MHz
- Flash clock = 25 MHz
- MCG mode: FEI

### Table 5. Power mode transition operating behaviors

| Symbol           | Description                                                                                                                                                        | Min. | Max.                                   | Unit | Notes |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------------------|------|-------|
| t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 1.71 V to execution of the first instruction across the operating temperature range of the chip. |      |                                        | μs   | 1     |
|                  | <ul> <li>1.71 V/(V<sub>DD</sub> slew rate) ≤ 300 µs</li> </ul>                                                                                                     | —    | 300                                    |      |       |
|                  | <ul> <li>1.71 V/(V<sub>DD</sub> slew rate) &gt; 300 µs</li> </ul>                                                                                                  | _    | 1.7 V / (V <sub>DD</sub><br>slew rate) |      |       |
|                  | VLLS0 → RUN                                                                                                                                                        | _    | 135                                    | μs   |       |
|                  | • VLLS1 → RUN                                                                                                                                                      | _    | 135                                    | μs   |       |
|                  | VLLS2 → RUN                                                                                                                                                        | _    | 85                                     | μs   |       |
|                  | VLLS3 → RUN                                                                                                                                                        | _    | 85                                     | μs   |       |
|                  | • LLS → RUN                                                                                                                                                        | _    | 6                                      | μs   |       |
|                  | • VLPS → RUN                                                                                                                                                       | _    | 5.2                                    | μs   |       |
|                  | • STOP → RUN                                                                                                                                                       | _    | 5.2                                    | μs   |       |

1. Normal boot (FTFL\_OPT[LPBOOT]=1)

## 5.2.5 Power consumption operating behaviors

### Table 6. Power consumption operating behaviors

| Symbol              | Description                                                                  | Min. | Тур.  | Max.     | Unit | Notes |
|---------------------|------------------------------------------------------------------------------|------|-------|----------|------|-------|
| I <sub>DDA</sub>    | Analog supply current                                                        | _    | —     | See note | mA   | 1     |
| I <sub>DD_RUN</sub> | Run mode current — all peripheral clocks disabled, code executing from flash |      |       |          |      | 2     |
|                     | • @ 1.8 V                                                                    | _    | 12.98 | 14       | mA   |       |
|                     | • @ 3.0 V                                                                    | _    | 12.93 | 13.8     | mA   |       |

Table continues on the next page ...



General



Figure 3. VLPR mode supply current vs. core frequency

### 5.2.6 EMC radiated emissions operating behaviors Table 7. EMC radiated emissions operating behaviors 1

| Symbol              | Description                        | Frequency<br>band (MHz) | Тур. | Unit | Notes |
|---------------------|------------------------------------|-------------------------|------|------|-------|
| V <sub>RE1</sub>    | Radiated emissions voltage, band 1 | 0.15–50                 | 19   | dBµV | 2, 3  |
| V <sub>RE2</sub>    | Radiated emissions voltage, band 2 | 50–150                  | 21   | dBµV |       |
| V <sub>RE3</sub>    | Radiated emissions voltage, band 3 | 150–500                 | 19   | dBµV |       |
| V <sub>RE4</sub>    | Radiated emissions voltage, band 4 | 500–1000                | 11   | dBµV |       |
| V <sub>RE_IEC</sub> | IEC level                          | 0.15–1000               | L    | —    | 3, 4  |

1. This data was collected on a MK20DN128VLH5 64pin LQFP device.

2. Determined according to IEC Standard 61967-1, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions – TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the measured orientations in each frequency range.



- 3.  $V_{DD} = 3.3 \text{ V}$ ,  $T_A = 25 \text{ °C}$ ,  $f_{OSC} = 12 \text{ MHz}$  (crystal),  $f_{SYS} = 48 \text{ MHz}$ ,  $f_{BUS} = 48 \text{ MHz}$
- 4. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions TEM Cell and Wideband TEM Cell Method

### 5.2.7 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to www.freescale.com.
- 2. Perform a keyword search for "EMC design."

### 5.2.8 Capacitance attributes

#### Table 8. Capacitance attributes

| Symbol            | Description                     | Min. | Max. | Unit |
|-------------------|---------------------------------|------|------|------|
| C <sub>IN_A</sub> | Input capacitance: analog pins  | —    | 7    | pF   |
| C <sub>IN_D</sub> | Input capacitance: digital pins | —    | 7    | pF   |

## 5.3 Switching specifications

### 5.3.1 Device clock specifications

Table 9. Device clock specifications

| Symbol                   | Description                    | Min. | Max. | Unit | Notes |
|--------------------------|--------------------------------|------|------|------|-------|
|                          | Normal run mode                | Э    |      | •    |       |
| f <sub>SYS</sub>         | System and core clock          | _    | 50   | MHz  |       |
| f <sub>BUS</sub>         | Bus clock                      | _    | 50   | MHz  |       |
| f <sub>FLASH</sub>       | Flash clock                    | —    | 25   | MHz  |       |
| f <sub>LPTMR</sub>       | LPTMR clock                    | _    | 25   | MHz  |       |
|                          | VLPR mode <sup>1</sup>         |      |      |      |       |
| f <sub>SYS</sub>         | System and core clock          | —    | 4    | MHz  |       |
| f <sub>BUS</sub>         | Bus clock                      | —    | 4    | MHz  |       |
| f <sub>FLASH</sub>       | Flash clock                    | —    | 1    | MHz  |       |
| f <sub>ERCLK</sub>       | External reference clock       | _    | 16   | MHz  |       |
| f <sub>LPTMR_pin</sub>   | LPTMR clock                    | —    | 25   | MHz  |       |
| f <sub>LPTMR_ERCLK</sub> | LPTMR external reference clock | —    | 16   | MHz  |       |
| f <sub>I2S_MCLK</sub>    | I2S master clock               | —    | 12.5 | MHz  |       |
| f <sub>I2S_BCLK</sub>    | I2S bit clock                  | _    | 4    | MHz  |       |



General

1. The frequency limitations in VLPR mode here override any frequency specification listed in the timing specification for any other module.

### 5.3.2 General switching specifications

These general purpose specifications apply to all pins configured for:

- GPIO signaling
- Other peripheral module signaling not explicitly stated elsewhere

| Symbol | Description                                                                                                 | Min. | Max. | Unit                | Notes |
|--------|-------------------------------------------------------------------------------------------------------------|------|------|---------------------|-------|
|        | GPIO pin interrupt pulse width (digital glitch filter disabled) — Synchronous path                          | 1.5  | _    | Bus clock<br>cycles | 1, 2  |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter enabled) — Asynchronous path  | 100  | _    | ns                  | 3     |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter disabled) — Asynchronous path | 50   | _    | ns                  | 3     |
|        | External reset pulse width (digital glitch filter disabled)                                                 | 100  | —    | ns                  | 3     |
|        | Port rise and fall time (high drive strength)                                                               |      |      |                     | 4     |
|        | Slew disabled                                                                                               |      |      |                     |       |
|        | • $1.71 \le V_{DD} \le 2.7V$                                                                                | —    | 13   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | —    | 7    | ns                  |       |
|        | Slew enabled                                                                                                |      |      |                     |       |
|        | • $1.71 \le V_{DD} \le 2.7V$                                                                                | —    | 36   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | —    | 24   | ns                  |       |
|        | Port rise and fall time (low drive strength)                                                                |      |      |                     | 5     |
|        | Slew disabled                                                                                               |      |      |                     |       |
|        | • $1.71 \le V_{DD} \le 2.7V$                                                                                | —    | 12   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | —    | 6    | ns                  |       |
|        | Slew enabled                                                                                                |      |      |                     |       |
|        | • $1.71 \le V_{DD} \le 2.7V$                                                                                | _    | 36   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | _    | 24   | ns                  |       |

 Table 10.
 General switching specifications

- 1. This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In Stop, VLPS, LLS, and VLLSx modes, the synchronizer is bypassed so shorter pulses can be recognized in that case.
- 2. The greater synchronous and asynchronous timing must be met.
- 3. This is the minimum pulse width that is guaranteed to be recognized as a pin interrupt request in Stop, VLPS, LLS, and VLLSx modes.
- 4. 75 pF load
- 5. 15 pF load



## 5.4 Thermal specifications

### 5.4.1 Thermal operating requirements

### Table 11. Thermal operating requirements

| Symbol         | Description              | Min. | Max. | Unit |
|----------------|--------------------------|------|------|------|
| TJ             | Die junction temperature | -40  | 125  | °C   |
| T <sub>A</sub> | Ambient temperature      | -40  | 105  | °C   |

## 5.4.2 Thermal attributes

| Board type        | Symbol            | Description                                                                                                       | 64 LQFP | Unit | Notes |
|-------------------|-------------------|-------------------------------------------------------------------------------------------------------------------|---------|------|-------|
| Single-layer (1s) | R <sub>θJA</sub>  | Thermal<br>resistance, junction<br>to ambient (natural<br>convection)                                             | 65      | °C/W | 1, 2  |
| Four-layer (2s2p) | R <sub>θJA</sub>  | Thermal<br>resistance, junction<br>to ambient (natural<br>convection)                                             | 46      | °C/W | 1, 3  |
| Single-layer (1s) | R <sub>θJMA</sub> | Thermal<br>resistance, junction<br>to ambient (200 ft./<br>min. air speed)                                        | 53      | °C/W | 1,3   |
| Four-layer (2s2p) | R <sub>θJMA</sub> | Thermal<br>resistance, junction<br>to ambient (200 ft./<br>min. air speed)                                        | 40      | °C/W | 1,3   |
| —                 | R <sub>θJB</sub>  | Thermal<br>resistance, junction<br>to board                                                                       | 28      | °C/W | 4     |
| —                 | R <sub>θJC</sub>  | Thermal<br>resistance, junction<br>to case                                                                        | 15      | °C/W | 5     |
| _                 | Ψ <sub>JT</sub>   | Thermal<br>characterization<br>parameter, junction<br>to package top<br>outside center<br>(natural<br>convection) | 3       | °C/W | 6     |

- 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 2. Determined according to JEDEC Standard JESD51-2, *Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air)* with the single layer board horizontal. For the LQFP, the board meets the JESD51-3 specification. For the MAPBGA, the board meets the JESD51-9 specification.



| Symbol                       | Description                                                                                           | Min. | Тур.            | Max. | Unit | Notes |
|------------------------------|-------------------------------------------------------------------------------------------------------|------|-----------------|------|------|-------|
| IDDOSC                       | Supply current — high-gain mode (HGO=1)                                                               |      |                 |      |      | 1     |
|                              | • 32 kHz                                                                                              | —    | 25              | _    | μA   |       |
|                              | • 4 MHz                                                                                               | —    | 400             | _    | μA   |       |
|                              | • 8 MHz (RANGE=01)                                                                                    | —    | 500             | _    | μA   |       |
|                              | • 16 MHz                                                                                              | —    | 2.5             | _    | mA   |       |
|                              | • 24 MHz                                                                                              | —    | 3               | _    | mA   |       |
|                              | • 32 MHz                                                                                              | —    | 4               | _    | mA   |       |
| C <sub>x</sub>               | EXTAL load capacitance                                                                                |      |                 | —    |      | 2, 3  |
| Cy                           | XTAL load capacitance                                                                                 | _    | —               | —    |      | 2, 3  |
| R <sub>F</sub>               | Feedback resistor — low-frequency, low-power mode (HGO=0)                                             | —    |                 | _    | MΩ   | 2, 4  |
|                              | Feedback resistor — low-frequency, high-gain mode (HGO=1)                                             | —    | 10              | —    | MΩ   |       |
|                              | Feedback resistor — high-frequency, low-power mode (HGO=0)                                            | _    |                 | —    | MΩ   |       |
|                              | Feedback resistor — high-frequency, high-gain mode (HGO=1)                                            | _    | 1               | _    | MΩ   |       |
| R <sub>S</sub>               | Series resistor — low-frequency, low-power mode (HGO=0)                                               | —    | _               | —    | kΩ   |       |
|                              | Series resistor — low-frequency, high-gain mode (HGO=1)                                               | —    | 200             | _    | kΩ   |       |
|                              | Series resistor — high-frequency, low-power<br>mode (HGO=0)                                           | _    |                 | _    | kΩ   |       |
|                              | Series resistor — high-frequency, high-gain<br>mode (HGO=1)                                           |      |                 |      |      |       |
|                              |                                                                                                       | —    | 0               | _    | kΩ   |       |
| V <sub>pp</sub> <sup>5</sup> | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — low-frequency, low-power mode<br>(HGO=0) |      | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — low-frequency, high-gain mode<br>(HGO=1) |      | V <sub>DD</sub> | —    | V    |       |

#### Table 15. Oscillator DC electrical specifications (continued)

1.  $V_{DD}$ =3.3 V, Temperature =25 °C

(HGO=1)

(HGO=0)

2. See crystal or resonator manufacturer's recommendation

Peak-to-peak amplitude of oscillation (oscillator

Peak-to-peak amplitude of oscillation (oscillator

mode) — high-frequency, low-power mode

mode) — high-frequency, high-gain mode

- 3.  $C_x$  and  $C_y$  can be provided by using either integrated capacitors or external components.
- 4. When low-power mode is selected, R<sub>F</sub> is integrated and must not be attached externally.
- The EXTAL and XTAL pins should only be connected to required oscillator components and must not be connected to any other device.

V

٧

0.6

 $V_{DD}$ 



| Symbol                  | Description                                              | Min.       | Тур.         | Max.     | Unit | Notes |
|-------------------------|----------------------------------------------------------|------------|--------------|----------|------|-------|
|                         | Byte-write to FlexRAM execution time:                    |            |              |          |      |       |
| t <sub>eewr8b32k</sub>  | 32 KB EEPROM backup                                      | _          | 385          | 1800     | μs   |       |
| t <sub>eewr8b64k</sub>  | 64 KB EEPROM backup                                      |            | 475          | 2000     | μs   |       |
|                         | Word-write to FlexRAM                                    | for EEPRON | I operation  | <u>I</u> |      |       |
| t <sub>eewr16bers</sub> | Word-write to erased FlexRAM location execution time     | _          | 175          | 260      | μs   |       |
|                         | Word-write to FlexRAM execution time:                    |            |              |          |      |       |
| t <sub>eewr16b32k</sub> | 32 KB EEPROM backup                                      | —          | 385          | 1800     | μs   |       |
| t <sub>eewr16b64k</sub> | 64 KB EEPROM backup                                      | _          | 475          | 2000     | μs   |       |
|                         | Longword-write to FlexRA                                 | M for EEPR | OM operation | ו        |      |       |
| t <sub>eewr32bers</sub> | Longword-write to erased FlexRAM location execution time | _          | 360          | 540      | μs   |       |
|                         | Longword-write to FlexRAM execution time:                |            |              |          |      |       |
| t <sub>eewr32b32k</sub> | 32 KB EEPROM backup                                      | _          | 630          | 2050     | μs   |       |
| t <sub>eewr32b64k</sub> | 64 KB EEPROM backup                                      | _          | 810          | 2250     | μs   |       |

#### Table 20. Flash command timing specifications (continued)

1. Assumes 25 MHz flash clock frequency.

2. Maximum times for erase parameters based on expectations at cycling end-of-life.

3. For byte-writes to an erased FlexRAM location, the aligned word containing the byte must be erased.

### 6.4.1.3 Flash high voltage current behaviors Table 21. Flash high voltage current behaviors

| Symbol              | Description                                                           | Min. | Тур. | Max. | Unit |
|---------------------|-----------------------------------------------------------------------|------|------|------|------|
| I <sub>DD_PGM</sub> | Average current adder during high voltage flash programming operation | —    | 2.5  | 6.0  | mA   |
| I <sub>DD_ERS</sub> | Average current adder during high voltage flash erase operation       | —    | 1.5  | 4.0  | mA   |

## 6.4.1.4 Reliability specifications

Table 22. NVM reliability specifications

| Symbol                  | Description                            | Min.    | Typ. <sup>1</sup> | Max. | Unit   | Notes |  |
|-------------------------|----------------------------------------|---------|-------------------|------|--------|-------|--|
|                         | Progra                                 | m Flash |                   |      |        |       |  |
| t <sub>nvmretp10k</sub> | Data retention after up to 10 K cycles | 5       | 50                | —    | years  |       |  |
| t <sub>nvmretp1k</sub>  | Data retention after up to 1 K cycles  | 20      | 100               | —    | years  |       |  |
| n <sub>nvmcycp</sub>    | Cycling endurance                      | 10 K    | 50 K              | —    | cycles | 2     |  |
| Data Flash              |                                        |         |                   |      |        |       |  |
| t <sub>nvmretd10k</sub> | Data retention after up to 10 K cycles | 5       | 50                |      | years  |       |  |

Table continues on the next page...



| Symbol                   | Description                                              | Min.     | Typ. <sup>1</sup> | Max. | Unit   | Notes |
|--------------------------|----------------------------------------------------------|----------|-------------------|------|--------|-------|
| t <sub>nvmretd1k</sub>   | Data retention after up to 1 K cycles                    | 20       | 100               | —    | years  |       |
| n <sub>nvmcycd</sub>     | Cycling endurance                                        | 10 K     | 50 K              | —    | cycles | 2     |
|                          | FlexRAM as                                               | s EEPROM |                   |      |        |       |
| t <sub>nvmretee100</sub> | Data retention up to 100% of write endurance             | 5        | 50                | _    | years  |       |
| t <sub>nvmretee10</sub>  | Data retention up to 10% of write endurance              | 20       | 100               | —    | years  |       |
|                          | Write endurance                                          |          |                   |      |        | 3     |
| n <sub>nvmwree16</sub>   | <ul> <li>EEPROM backup to FlexRAM ratio = 16</li> </ul>  | 35 K     | 175 K             | _    | writes |       |
| n <sub>nvmwree128</sub>  | <ul> <li>EEPROM backup to FlexRAM ratio = 128</li> </ul> | 315 K    | 1.6 M             | _    | writes |       |
| n <sub>nvmwree512</sub>  | <ul> <li>EEPROM backup to FlexRAM ratio = 512</li> </ul> | 1.27 M   | 6.4 M             | _    | writes |       |
| n <sub>nvmwree4k</sub>   | • EEPROM backup to FlexRAM ratio = 4096                  | 10 M     | 50 M              | _    | writes |       |

| Table 22. | NVM reliability | y specifications | (continued) |
|-----------|-----------------|------------------|-------------|
|-----------|-----------------|------------------|-------------|

 Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25 °C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in Engineering Bulletin EB619.

2. Cycling endurance represents number of program/erase cycles at -40 °C  $\leq$  T<sub>i</sub>  $\leq$  °C.

3. Write endurance represents the number of writes to each FlexRAM location at -40 °C ≤Tj ≤ °C influenced by the cycling endurance of the FlexNVM (same value as data flash) and the allocated EEPROM backup per subsystem. Minimum and typical values assume all byte-writes to FlexRAM.

## 6.4.2 EzPort switching specifications

### Table 23. EzPort switching specifications

| Num  | Description                                              | Min.                    | Max.                | Unit |
|------|----------------------------------------------------------|-------------------------|---------------------|------|
|      | Operating voltage                                        | 1.71                    | 3.6                 | V    |
| EP1  | EZP_CK frequency of operation (all commands except READ) | —                       | f <sub>SYS</sub> /2 | MHz  |
| EP1a | EZP_CK frequency of operation (READ command)             | _                       | f <sub>SYS</sub> /8 | MHz  |
| EP2  | EZP_CS negation to next EZP_CS assertion                 | 2 x t <sub>EZP_CK</sub> | _                   | ns   |
| EP3  | EZP_CS input valid to EZP_CK high (setup)                | 5                       | —                   | ns   |
| EP4  | EZP_CK high to EZP_CS input invalid (hold)               | 5                       | _                   | ns   |
| EP5  | EZP_D input valid to EZP_CK high (setup)                 | 2                       | _                   | ns   |
| EP6  | EZP_CK high to EZP_D input invalid (hold)                | 5                       | _                   | ns   |
| EP7  | EZP_CK low to EZP_Q output valid                         | _                       |                     | ns   |
| EP8  | EZP_CK low to EZP_Q output invalid (hold)                | 0                       | —                   | ns   |
| EP9  | EZP_CS negation to EZP_Q tri-state                       | _                       | 12                  | ns   |



rempheral operating requirements and behaviors



Figure 9. ADC input impedance equivalency diagram

### 6.6.1.2 16-bit ADC electrical characteristics Table 25. 16-bit ADC characteristics (V<sub>REFH</sub> = V<sub>DDA</sub>, V<sub>REFL</sub> = V<sub>SSA</sub>)

|                      |                              |                                      | <ul><li>&lt; n⊑m</li></ul> |                   |              |                  |                         |
|----------------------|------------------------------|--------------------------------------|----------------------------|-------------------|--------------|------------------|-------------------------|
| Symbol               | Description                  | Conditions <sup>1</sup> .            | Min.                       | Typ. <sup>2</sup> | Max.         | Unit             | Notes                   |
| I <sub>DDA_ADC</sub> | Supply current               |                                      | 0.215                      | —                 | 1.7          | mA               | 3                       |
|                      | ADC                          | • ADLPC = 1, ADHSC = 0               | 1.2                        | 2.4               | 3.9          | MHz              | t <sub>ADACK</sub> = 1/ |
|                      | asynchronous<br>clock source | • ADLPC = 1, ADHSC = 1               | 2.4                        | 4.0               | 6.1          | MHz              | f <sub>ADACK</sub>      |
| f <sub>ADACK</sub>   |                              | • ADLPC = 0, ADHSC = 0               | 3.0                        | 5.2               | 7.3          | MHz              |                         |
|                      |                              | • ADLPC = 0, ADHSC = 1               | 4.4                        | 6.2               | 9.5          | MHz              |                         |
|                      | Sample Time                  | See Reference Manual chapter         | for sample t               | imes              | -            |                  | -                       |
| TUE                  | Total unadjusted             | 12-bit modes                         | —                          | ±4                | ±6.8         | LSB <sup>4</sup> | 5                       |
|                      | error                        | <ul> <li>&lt;12-bit modes</li> </ul> | _                          | ±1.4              | ±2.1         |                  |                         |
| DNL                  | Differential non-            | 12-bit modes                         |                            | ±0.7              | -1.1 to +1.9 | LSB <sup>4</sup> | 5                       |
|                      | linearity                    |                                      |                            |                   | -0.3 to 0.5  |                  |                         |
|                      |                              | <ul> <li>&lt;12-bit modes</li> </ul> | _                          | ±0.2              |              |                  |                         |
| INL                  | Integral non-                | 12-bit modes                         | _                          | ±1.0              | -2.7 to +1.9 | LSB <sup>4</sup> | 5                       |
|                      | linearity                    |                                      |                            |                   | -0.7 to +0.5 |                  |                         |
|                      |                              | <ul> <li>&lt;12-bit modes</li> </ul> | —                          | ±0.5              |              |                  |                         |
| E <sub>FS</sub>      | Full-scale error             | 12-bit modes                         | _                          | -4                | -5.4         | LSB <sup>4</sup> | V <sub>ADIN</sub> =     |
|                      |                              | <ul> <li>&lt;12-bit modes</li> </ul> | —                          | -1.4              | -1.8         |                  | V <sub>DDA</sub>        |
|                      |                              |                                      |                            |                   |              |                  | 5                       |

Table continues on the next page...

NP

rempheral operating requirements and behaviors



Figure 12. Typical hysteresis vs. Vin level (VDD = 3.3 V, PMODE = 0)



Peripheral operating requirements and behaviors



Figure 13. Typical hysteresis vs. Vin level (VDD = 3.3 V, PMODE = 1)

### 6.6.3 12-bit DAC electrical characteristics

### 6.6.3.1 12-bit DAC operating requirements Table 27. 12-bit DAC operating requirements

| Symbol           | Desciption              | Min. Max.                                    |     | Unit | Notes |
|------------------|-------------------------|----------------------------------------------|-----|------|-------|
| V <sub>DDA</sub> | Supply voltage          | 1.71 3.6                                     |     | V    |       |
| VDACR            | Reference voltage       | 1.13                                         | 3.6 | V    | 1     |
| T <sub>A</sub>   | Temperature             | Operating temperature<br>range of the device |     | °C   |       |
| CL               | Output load capacitance | _                                            | 100 | pF   | 2     |
| ١L               | Output load current     | —                                            | 1   | mA   |       |

1. The DAC reference can be selected to be V<sub>DDA</sub> or the voltage output of the VREF module (VREF\_OUT)

2. A small load capacitance (47 pF) can improve the bandwidth performance of the DAC



| Symbol              | Description                                                                                | Min.   | Тур.  | Max.   | Unit | Notes |
|---------------------|--------------------------------------------------------------------------------------------|--------|-------|--------|------|-------|
| V <sub>out</sub>    | Voltage reference output with factory trim at nominal V <sub>DDA</sub> and temperature=25C | 1.1915 | 1.195 | 1.1977 | V    | 1     |
| V <sub>out</sub>    | Voltage reference output — factory trim                                                    | 1.1584 | —     | 1.2376 | V    | 1     |
| V <sub>out</sub>    | Voltage reference output — user trim                                                       | 1.193  | _     | 1.197  | V    | 1     |
| V <sub>step</sub>   | Voltage reference trim step                                                                | _      | 0.5   | —      | mV   | 1     |
| V <sub>tdrift</sub> | Temperature drift (Vmax -Vmin across the full temperature range)                           | _      | _     | 80     | mV   | 1     |
| I <sub>bg</sub>     | Bandgap only current                                                                       | _      | —     | 80     | μA   | 1     |
| $\Delta V_{LOAD}$   | Load regulation<br>• current = ± 1.0 mA                                                    | _      | 200   | _      | μV   | 1, 2  |
| T <sub>stup</sub>   | Buffer startup time                                                                        | —      | —     | 100    | μs   |       |
| V <sub>vdrift</sub> | Voltage drift (Vmax -Vmin across the full voltage range)                                   | _      | 2     | _      | mV   | 1     |

#### Table 30. VREF full-range operating behaviors

1. See the chip's Reference Manual for the appropriate settings of the VREF Status and Control register.

2. Load regulation voltage is the difference between the VREF\_OUT voltage with no load vs. voltage with defined load

### Table 31. VREF limited-range operating requirements

| Symbol         | Description | Min. | Max. | Unit | Notes |
|----------------|-------------|------|------|------|-------|
| T <sub>A</sub> | Temperature | 0    | 50   | °C   |       |

### Table 32. VREF limited-range operating behaviors

| Symbol           | Description                                | Min.  | Max.  | Unit | Notes |
|------------------|--------------------------------------------|-------|-------|------|-------|
| V <sub>out</sub> | Voltage reference output with factory trim | 1.173 | 1.225 | V    |       |

## 6.7 Timers

See General switching specifications.

## 6.8 Communication interfaces



| Num  | Description                              | Min.                      | Max.                      | Unit |
|------|------------------------------------------|---------------------------|---------------------------|------|
| DS10 | DSPI_SCK input high/low time             | (t <sub>SCK</sub> /2) – 2 | (t <sub>SCK</sub> /2) + 2 | ns   |
| DS11 | DSPI_SCK to DSPI_SOUT valid              | —                         | 10                        | ns   |
| DS12 | DSPI_SCK to DSPI_SOUT invalid            | 0                         | _                         | ns   |
| DS13 | DSPI_SIN to DSPI_SCK input setup         | 2                         | —                         | ns   |
| DS14 | DSPI_SCK to DSPI_SIN input hold          | 7                         | —                         | ns   |
| DS15 | DSPI_SS active to DSPI_SOUT driven       | _                         | 14                        | ns   |
| DS16 | DSPI_SS inactive to DSPI_SOUT not driven | —                         | 14                        | ns   |

Table 34. Slave mode DSPI timing (limited voltage range) (continued)



Figure 17. DSPI classic SPI timing — slave mode

### 6.8.2 DSPI switching specifications (full voltage range)

The DMA Serial Peripheral Interface (DSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The tables below provides DSPI timing characteristics for classic SPI timing modes. Refer to the DSPI chapter of the Reference Manual for information on the modified transfer formats used for communicating with slower peripheral devices.

| Num | Description                       | Min.                          | Max.                     | Unit | Notes |
|-----|-----------------------------------|-------------------------------|--------------------------|------|-------|
|     | Operating voltage                 | 1.71                          | 3.6                      | V    | 1     |
|     | Frequency of operation            | _                             | 12.5                     | MHz  |       |
| DS1 | DSPI_SCK output cycle time        | 4 x t <sub>BUS</sub>          | _                        | ns   |       |
| DS2 | DSPI_SCK output high/low time     | (t <sub>SCK</sub> /2) - 4     | (t <sub>SCK/2)</sub> + 4 | ns   |       |
| DS3 | DSPI_PCSn valid to DSPI_SCK delay | (t <sub>BUS</sub> x 2) –<br>4 | _                        | ns   | 2     |

Table 35. Master mode DSPI timing (full voltage range)

Table continues on the next page...



#### rempheral operating requirements and behaviors



### Figure 22. I2S/SAI timing — master modes

# Table 40. I2S/SAI slave mode timing in VLPR, VLPW, and VLPS modes (full voltage range)

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)                        | 250  | _    | ns          |
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)              | 45%  | 55%  | MCLK period |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before<br>I2S_TX_BCLK/I2S_RX_BCLK | 30   | _    | ns          |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after<br>I2S_TX_BCLK/I2S_RX_BCLK   | 2    | _    | ns          |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                     | _    | 87   | ns          |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                   | 0    | —    | ns          |
| S17  | I2S_RXD setup before I2S_RX_BCLK                                  | 30   | _    | ns          |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                    | 2    | _    | ns          |
| S19  | I2S_TX_FS input assertion to I2S_TXD output valid <sup>1</sup>    | —    | 72   | ns          |

1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear



| Rev. No. | Date   | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | 6/2012 | Alpha customer release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1.1      | 6/2012 | In Table 6, "Power consumption operating behaviors", changed the units of $I_{DD_VLLS2}$ , $I_{DD_VLLS1}$ , $I_{DD_VLLS0}$ , and $I_{DD_VBAT}$ from nA to $\mu$ A.                                                                                                                                                                                                                                                                                                                                 |
| 2        | 7/2012 | <ul> <li>Updated section "Power consumption operating behaviors".</li> <li>Updated section "Flash timing specifications — program and erase".</li> <li>Updated section "Flash timing specifications — commands".</li> <li>Removed the 32K ratio from "Write endurance" in section "Reliability specifications".</li> <li>Updated IDDstby maximum value in section "VREG electrical specifications".</li> <li>Added the charts in section "Diagram: Typical IDD_RUN operating behavior".</li> </ul> |
| 3        | 8/2012 | <ul> <li>Updated section "Power consumption operating behaviors".</li> <li>Updated section "EMC radiated emissions operating behaviors".</li> <li>Updated section "MCG specifications".</li> <li>Added applicable notes in section "Signal Multiplexing and Pin Assignments".</li> </ul>                                                                                                                                                                                                           |
| 4        | 8/2013 | <ul> <li>Updated section "Power consumption operating behaviors"</li> <li>Updated section "MCG specifications"</li> <li>Updated section "16-bit ADC operating conditions"</li> <li>Added section "Small package marking"</li> </ul>                                                                                                                                                                                                                                                                |

### Table 41. Revision History