Welcome to **E-XFL.COM** Understanding <u>Embedded - DSP (Digital Signal Processors)</u> Embedded - DSP (Digital Signal Processors) are specialized microprocessors designed to perform complex mathematical computations on digital signals in real-time. Unlike general-purpose processors, DSPs are optimized for high-speed numeric processing tasks, making them ideal for applications that require efficient and precise manipulation of digital data. These processors are fundamental in converting and processing signals in various forms, including audio, video, and communication signals, ensuring that data is accurately interpreted and utilized in embedded systems. Applications of <u>Embedded - DSP (Digital Signal Processors)</u> | etails | | |------------------------|---------------------------------------------------------------------------------------------| | roduct Status | Active | | ype | Floating Point | | terface | CAN, EBI/EMI, Ethernet, DAI, I <sup>2</sup> C, MMC/SD/SDIO, SPI, SPORT, UART/USART, USB OTG | | ock Rate | 300MHz | | on-Volatile Memory | ROM (512kB) | | n-Chip RAM | 384kB | | oltage - I/O | 3.30V | | ltage - Core | 1.10V | | erating Temperature | -40°C ~ 105°C (TA) | | ounting Type | Surface Mount | | ckage / Case | 349-LFBGA, CSPBGA | | ipplier Device Package | 349-CSPBGA (19x19) | | ırchase URL | https://www.e-xfl.com/product-detail/analog-devices/adsc583wcbcz3a10 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong blocks on the processor. The digital audio interface carries three types of information: audio data, nonaudio data (compressed data), and timing information. The S/PDIF interface supports one stereo channel or compressed audio streams. The S/PDIF transmitter and receiver are AES3 compliant and support the sample rate from 24 KHz to 192 KHz. The S/PDIF receiver supports professional jitter standards. The S/PDIF receiver/transmitter has no separate DMA channels. It receives audio data in serial format and converts it into a biphase encoded signal. The serial data input to the receiver/transmitter can be formatted as left justified, I²S, or right justified with word widths of 16, 18, 20, or 24 bits. The serial data, clock, and frame sync inputs to the S/PDIF receiver/transmitter are routed through the signal routing unit (SRU). They can come from various sources, such as the SPORTs, external pins, and the precision clock generators (PCGs), and are controlled by the SRU control registers. #### **Precision Clock Generators (PCG)** The precision clock generators (PCG) consist of four units: units A/B located in the DAI0 block, and units C/D located in the DAI1 block. The PCG can generate a pair of signals (clock and frame sync) derived from a clock input signal (CLKIN1-0, SCLK0, or DAI pin buffer). Each unit can also access the opposite DAI unit. All units are identical in functionality and operate independently of each other. The two signals generated by each unit are normally used as a serial bit clock/frame sync pair. #### **Enhanced Parallel Peripheral Interface (EPPI)** The processors provide an enhanced parallel peripheral interface (EPPI) that supports data widths up to 24 bits. The EPPI supports direct connection to TFT LCD panels, parallel ADCs and DACs, video encoders and decoders, image sensor modules, and other general-purpose peripherals. The features supported in the EPPI module include the following: - Programmable data length of 8 bits, 10 bits, 12 bits, 14 bits, 16 bits, 18 bits, and 24 bits per clock. - Various framed, nonframed, and general-purpose operating modes. Frame syncs can be generated internally or can be supplied by an external device. - ITU-656 status word error detection and correction for ITU-656 receive modes and ITU-656 preamble and status word decoding. - Optional packing and unpacking of data to/from 32 bits from/to 8 bits, 16 bits, and 24 bits. If packing/unpacking is enabled, configure endianness to change the order of packing/unpacking of the bytes/words. - RGB888 can be converted to RGB666 or RGB565 for transmit modes. - Various deinterleaving/interleaving modes for receiving/transmitting 4:2:2 YCrCb data. - Configurable LCD data enable output available on Frame Sync 3. ### Universal Asynchronous Receiver/Transmitter (UART) Ports The processors provide three full-duplex universal asynchronous receiver/transmitter (UART) ports, fully compatible with PC standard UARTs. Each UART port provides a simplified UART interface to other peripherals or hosts, supporting full-duplex, DMA supported, asynchronous transfers of serial data. A UART port includes support for five to eight data bits as well as no parity, even parity, or odd parity. Optionally, an additional address bit can be transferred to interrupt only addressed nodes in multidrop bus (MDB) systems. A frame is terminated by a configurable number of stop bits. The UART ports support automatic hardware flow control through the clear to send (CTS) input and request to send (RTS) output with programmable assertion first in, first out (FIFO) levels. To help support the Local Interconnect Network (LIN) protocols, a special command causes the transmitter to queue a break command of programmable bit length into the transmit buffer. Similarly, the number of stop bits can be extended by a programmable interframe space. ### Serial Peripheral Interface (SPI) Ports The processors have three industry-standard SPI-compatible ports that allow the processors to communicate with multiple SPI-compatible devices. The baseline SPI peripheral is a synchronous, four-wire interface consisting of two data pins, one device select pin, and a gated clock pin. The two data pins allow full-duplex operation to other SPI-compatible devices. An extra two (optional) data pins are provided to support quad SPI operation. Enhanced modes of operation, such as flow control, fast mode, and dual-I/O mode (DIOM), are also supported. A direct memory access (DMA) mode allows for transferring several words with minimal central processing unit (CPU) interaction. With a range of configurable options, the SPI ports provide a glueless hardware interface with other SPI-compatible devices in master mode, slave mode, and multimaster environments. The SPI peripheral includes programmable baud rates, clock phase, and clock polarity. The peripheral can operate in a multimaster environment by interfacing with several other devices, acting as either a master device or a slave device. In a multimaster environment, the SPI peripheral uses open-drain outputs to avoid data bus contention. The flow control features enable slow slave devices to interface with fast master devices by providing an SPI ready pin (SPI\_RDY) which flexibly controls the transfers. The baud rate and clock phase/polarities of the SPI port are programmable. The port has integrated DMA channels for both transmit and receive data streams. #### Link Ports (LP) Two 8-bit wide link ports (LP) can connect to the link ports of other DSPs or peripherals. LP are bidirectional ports that have eight data lines, an acknowledge line, and a clock line. - Automatic detection of IPv4 and IPv6 packets, as well as PTP messages - Multiple input clock sources (SCLK0, RGMII, RMII, RMII clock, and external clock) - Programmable pulse per second (PPS) output - Auxiliary snapshot to time stamp external events #### Controller Area Network (CAN) There are two controller area network (CAN) modules. A CAN controller implements the CAN 2.0B (active) protocol. This protocol is an asynchronous communications protocol used in both industrial and automotive control systems. The CAN protocol is well suited for control applications due to the capability to communicate reliably over a network. This is because the protocol incorporates CRC checking, message error tracking, and fault node confinement. The CAN controller offers the following features: - 32 mailboxes (8 receive only, 8 transmit only, 16 configurable for receive or transmit) - · Dedicated acceptance masks for each mailbox - · Additional data filtering on the first two bytes - Support for both the standard (11-bit) and extended (29-bit) identifier (ID) message formats - Support for remote frames - Active or passive network support - Interrupts, including transmit and receive complete, error, and global An additional crystal is not required to supply the CAN clock because it is derived from a system clock through a programmable divider. #### **Timers** The processors include several timers that are described in the following sections. ### General-Purpose (GP) Timers (TIMER) There is one general-purpose (GP) timer unit, providing eight general-purpose programmable timers. Each timer has an external pin that can be configured either as PWM or timer output, as an input to clock the timer, or as a mechanism for measuring pulse widths and periods of external events. These timers can be synchronized to an external clock input on the TM\_TMR[n] pins, an external TM\_CLK input pin, or to the internal SCLKO. These timer units can be used in conjunction with the UARTs and the CAN controller to measure the width of the pulses in the data stream to provide a software autobaud detect function for the respective serial channels. The GP timers can generate interrupts to the processor core, providing periodic events for synchronization to either the system clock or to external signals. Timer events can also trigger other peripherals via the TRU (for instance, to signal a fault). Each timer can also be started and/or stopped by any TRU master without core intervention. #### Watchdog Timer (WDT) Two on-chip software watchdog timers (WDT) can be used by the ARM Cortex-A5 and/or SHARC+ cores. A software watchdog can improve system availability by forcing the processors to a known state, via a general-purpose interrupt, or a fault, if the timer expires before being reset by software. The programmer initializes the count value of the timer, enables the appropriate interrupt, then enables the timer. Thereafter, the software must reload the counter before it counts down to zero from the programmed value, protecting the system from remaining in an unknown state where software that normally resets the timer stops running due to an external noise condition or software error. ### **General-Purpose Counters (CNT)** A 32-bit counter (CNT) is provided that can operate in generalpurpose up/down count modes and can sense 2-bit quadrature or binary codes as typically emitted by industrial drives or manual thumbwheels. Count direction is either controlled by a levelsensitive input pin or by two edge detectors. A third counter input can provide flexible zero marker support and can input the push button signal of thumbwheel devices. All three CNT0 pins have a programmable debouncing circuit. Internal signals forwarded to a GP timer enable this timer to measure the intervals between count events. Boundary registers enable auto-zero operation or simple system warning by interrupts when programmed count values are exceeded. #### PCI Express (PCIe) A PCI express interface (PCIe) is available on some product variants (see Table 2 and Table 3). This single, bidirectional lane can be configured to be either a root complex (RC) or end point (EP) system. The PCIe interface has the following features: - Compliance with the PCI Express Base Specification 3.0 - Support for transfers at either 2.5 Gbps (Gen 1) or 5.0 Gbps (Gen 2) in each direction - Support for 8b/10b encode and decode - · Lane reversal and lane polarity inversion - Flow control of data in both the transmit and receive directions - Support for removal of corrupted packets for error detection and recovery - Maximum transaction payload of 256 bytes ### Housekeeping Analog-to-Digital Converter (HADC) The housekeeping analog-to-digital converter (HADC) provides a general-purpose, multichannel successive approximation ADC. It supports the following set of features: - 12-bit ADC core (10-bit accuracy) with built in sample and hold. - Eight single-ended input channels that can be extended to 15 channels by adding an external channel multiplexer. - Throughput rates up to 1 MSPS. This permits the customer to download, execute, and debug programs for the EZ-KIT Lite system. It also supports in circuit programming of the on-board Flash device to store user specific boot code, enabling standalone operation. With the full version of CrossCore Embedded Studio installed (sold separately), engineers can develop software for supported EZ-KITs or any custom system utilizing supported Analog Devices processors. #### Software Add-Ins for CrossCore Embedded Studio Analog Devices offers software add-ins which seamlessly integrate with CrossCore Embedded Studio to extend the capabilities and reduce development time. Add-ins include board support packages for evaluation hardware, various middleware packages, and algorithmic modules. Documentation, help, configuration dialogs, and coding examples present in these add-ins are viewable through the CrossCore Embedded Studio IDE once the add-in is installed. ### **Board Support Packages for Evaluation Hardware** Software support for the EZ-KIT Lite evaluation boards and EZ-Extender daughter cards is provided by software add-ins called board support packages (BSPs). The BSPs contain the required drivers, pertinent release notes, and select example code for the given evaluation hardware. A download link for a specific BSP is located on the web page for the associated EZ-KIT or EZ-Extender product. #### Middleware Packages Analog Devices offers middleware add-ins such as real time operating systems, file systems, USB stacks, and TCP/IP stacks. For more information, see the following web pages: - www.analog.com/ucos2 - www.analog.com/ucos3 - www.analog.com/ucfs - · www.analog.com/ucusbd - · www.analog.com/ucusbh - www.analog.com/lwip #### **Algorithmic Modules** To speed development, Analog Devices offers add-ins that perform popular audio and video processing algorithms. These are available for use with CrossCore Embedded Studio. For more information visit www.analog.com. ### Designing an Emulator-Compatible DSP Board (Target) For embedded system test and debug, Analog Devices provides a family of emulators. On each JTAG DSP, Analog Devices supplies an IEEE 1149.1 JTAG test access port (TAP). In-circuit emulation is facilitated by use of this JTAG interface. The emulator accesses the internal features of the processor via the TAP, allowing the developer to load code, set breakpoints, and view variables, memory, and registers. The processor must be halted to send data and commands, but once an operation is completed by the emulator, the DSP system is set to run at full speed with no impact on system timing. The emulators require the target board to include a header that supports connection of the JTAG port of the DSP to the emulator. For details on target board design issues including mechanical layout, single processor connections, signal buffering, signal termination, and emulator pod logic, see "Analog Devices JTAG Emulation Technical Reference" (EE-68). #### ADDITIONAL INFORMATION This data sheet provides a general overview of the ADSP-SC58x/ADSP-2158x architecture and functionality. For detailed information on the core architecture and instruction set, refer to the SHARC+ Core Programming Reference. #### **RELATED SIGNAL CHAINS** A signal chain is a series of signal-conditioning electronic components that receive input (data acquired from sampling either real-time phenomena or from stored data) in tandem, with the output of one portion of the chain supplying input to the next. Signal chains are often used in signal processing applications to gather and process data or to apply system controls based on analysis of real-time phenomena. Analog Devices eases signal processing system development by providing signal processing components that are designed to work together well. A tool for viewing relationships between specific applications and related components is available on the www.analog.com website. The application signal chains page in the Circuits from the Lab<sup>®</sup> site (http:\\www.analog.com\circuits) provides the following: - Graphical circuit block diagram presentation of signal chains for a variety of circuit types and applications - Drill down links for components in each chain to selection guides and application information - Reference designs applying best practice design techniques ### **SECURITY FEATURES DISCLAIMER** To our knowledge, the Security Features, when used in accordance with the data sheet and hardware reference manual specifications, provide a secure method of implementing code and data safeguards. However, Analog Devices does not guarantee that this technology provides absolute security. ACCORDINGLY, ANALOG DEVICES HEREBY DISCLAIMS ANY AND ALL EXPRESS AND IMPLIED WARRANTIES THAT THE SECURITY FEATURES CANNOT BE BREACHED, COMPROMISED, OR OTHERWISE CIRCUMVENTED AND IN NO EVENT SHALL ANALOG DEVICES BE LIABLE FOR ANY LOSS, DAMAGE, DESTRUCTION, OR RELEASE OF DATA, INFORMATION, PHYSICAL PROPERTY, OR INTELLECTUAL PROPERTY. Table 12. ADSP-SC58x/ADSP-2158x 349-Ball CSP\_BGA Signal Descriptions (Continued) | Signal Name | Description | Port | Pin Name | |-----------------------|----------------------------|------|----------------| | SMC0_D02 | SMC0 Data 2 | E | PE_10 | | SMC0_D03 | SMC0 Data 3 | E | PE_09 | | SMC0_D04 | SMC0 Data 4 | E | PE_00 | | SMC0_D05 | SMC0 Data 5 | D | PD_15 | | SMC0_D06 | SMC0 Data 6 | D | PD_14 | | SMC0_D07 | SMC0 Data 7 | D | PD_00 | | SMC0_D08 | SMC0 Data 8 | В | PB_14 | | SMC0_D09 | SMC0 Data 9 | В | PB_13 | | MC0_D10 | SMC0 Data 10 | В | PB_12 | | <br>SMC0_D11 | SMC0 Data 11 | В | PB_11 | | MC0_D12 | SMC0 Data 12 | В | PB_10 | | _<br>SMC0_D13 | SMC0 Data 13 | В | PB_09 | | MC0_D14 | SMC0 Data 14 | В | PB_08 | | SMC0_D15 | SMC0 Data 15 | В | PB_07 | | PIO_CLK | SPI0 Clock | C | PC_09 | | SPIO_MISO | SPI0 Master In, Slave Out | C | PC_10 | | SPIO_MOSI | SPI0 Master Out, Slave In | C | PC_11 | | SPIO_RDY | SPIO Ready | C | PC_12 | | SPIO_SEL1 | SPIO Slave Select Output 1 | c | PC_07 | | PIO_SEL2 | SPIO Slave Select Output 2 | D | PD_01 | | PIO_SEL3 | SPIO Slave Select Output 3 | C | PC_12 | | PIO_SEL4 | SPIO Slave Select Output 4 | c | PC_00 | | PIO_SEL5 | SPIO Slave Select Output 5 | E | PE_01 | | PIO_SEL6 | SPI0 Slave Select Output 6 | E | PE_02 | | PIO_SEL7 | SPI0 Slave Select Output 7 | E | PE_02<br>PE_03 | | FIO_SEL7 | SPI0 Slave Select Input | D | PD_01 | | FI1_CLK | SPI1 Clock | E | PE_13 | | | | E | | | PI1_MISO | SPI1 Master Out Slave In | | PE_14 | | SPI1_MOSI | SPI1 Master Out, Slave In | E | PE_15 | | SPI1_RDY<br>SPI1_SEL1 | SPI1 Ready | E | PE_08 | | <del>-</del> | SPI1 Slave Select Output 1 | C | PC_13 | | PI1_SEL2 | SPI1 Slave Select Output 2 | E | PE_07 | | PI1_SEL3 | SPI1 Slave Select Output 3 | E | PE_11 | | PI1_SEL4 | SPI1 Slave Select Output 4 | E | PE_12 | | PI1_SEL5 | SPI1 Slave Select Output 5 | E | PE_08 | | PI1_SS | SPI1 Slave Select Input | E | PE_11 | | PI2_CLK | SPI2 Clock | С | PC_01 | | PI2_D2 | SPI2 Data 2 | C | PC_04 | | SPI2_D3 | SPI2 Data 3 | C | PC_05 | | PI2_MISO | SPI2 Master In, Slave Out | C | PC_02 | | PI2_MOSI | SPI2 Master Out, Slave In | C | PC_03 | | SPI2_RDY | SPI2 Ready | E | PE_12 | | SPI2_SEL1 | SPI2 Slave Select Output 1 | C | PC_06 | | SPI2_SEL2 | SPI2 Slave Select Output 2 | E | PE_03 | | SPI2_SEL3 | SPI2 Slave Select Output 3 | E | PE_04 | | PI2_SEL4 | SPI2 Slave Select Output 4 | E | PE_05 | | PI2_SEL5 | SPI2 Slave Select Output 5 | E | PE_06 | | SPI2_SS | SPI2 Slave Select Input | c | PC_06 | Table 15. Signal Multiplexing for Port C | | Multiplexed | Multiplexed | Multiplexed | Multiplexed | Multiplexed | |-------------|-------------|-------------|-------------|-------------|---------------------------| | Signal Name | Function 0 | Function 1 | Function 2 | Function 3 | <b>Function Input Tap</b> | | PC_00 | LP1_CLK | PWM0_BL | SPI0_SEL4 | SMC0_ARE | | | PC_01 | SPI2_CLK | | | | | | PC_02 | SPI2_MISO | | | | | | PC_03 | SPI2_MOSI | | | | | | PC_04 | SPI2_D2 | | | | | | PC_05 | SPI2_D3 | | | | | | PC_06 | SPI2_SEL1 | | | | SPI2_SS | | PC_07 | CAN0_RX | SPI0_SEL1 | | SMC0_AMS2 | TM0_ACI3 | | PC_08 | CAN0_TX | | | SMC0_AMS3 | | | PC_09 | SPI0_CLK | | | | | | PC_10 | SPI0_MISO | | | | | | PC_11 | SPI0_MOSI | | | | TM0_CLK | | PC_12 | SPI0_SEL3 | SPI0_RDY | ACM0_T0 | SMC0_A25 | | | PC_13 | UARTO_TX | SPI1_SEL1 | ACM0_A0 | | | | PC_14 | UARTO_RX | | ACM0_A1 | | TM0_ACI0 | | PC_15 | UARTO_RTS | PPIO_FS3 | ACM0_A2 | SMC0_AMS0 | | Table 16. Signal Multiplexing for Port D | | Multiplexed | Multiplexed | Multiplexed | Multiplexed | Multiplexed | |-------------|-------------|-------------|-------------|-------------|---------------------------| | Signal Name | Function 0 | Function 1 | Function 2 | Function 3 | <b>Function Input Tap</b> | | PD_00 | UARTO_CTS | PPI0_D23 | ACM0_A3 | SMC0_D07 | | | PD_01 | SPI0_SEL2 | | ACM0_A4 | SMC0_AOE | SPIO_SS | | PD_02 | LP0_D0 | PWM1_TRIPO | TRACE0_D00 | | | | PD_03 | LP0_D1 | PWM1_AH | TRACE0_D01 | | | | PD_04 | LP0_D2 | PWM1_AL | TRACE0_D02 | | | | PD_05 | LP0_D3 | PWM1_BH | TRACE0_D03 | | | | PD_06 | LP0_D4 | PWM1_BL | TRACE0_D04 | | | | PD_07 | LP0_D5 | PWM1_CH | TRACE0_D05 | | | | PD_08 | LP0_D6 | PWM1_CL | TRACE0_D06 | | TM0_ACLK1 | | PD_09 | LP0_D7 | PWM1_DH | TRACE0_D07 | | TM0_ACLK2 | | PD_10 | LP0_CLK | PWM1_DL | TRACEO_CLK | | | | PD_11 | LP0_ACK | PWM1_SYNC | | | | | PD_12 | UART2_TX | | PPI0_D19 | SMC0_A06 | | | PD_13 | UART2_RX | | PPI0_D18 | SMC0_A05 | TM0_ACI2 | | PD_14 | PPI0_D11 | PWM2_TRIP0 | MLB0_CLKOUT | SMC0_D06 | | | PD_15 | PPI0_D10 | PWM2_CH | | SMC0_D05 | | ### 529-BALL CSP\_BGA SIGNAL DESCRIPTIONS The processor pin definitions are shown Table 19 for the 529-ball CSP\_BGA package. The columns in this table provide the following information: - The signal name column includes the signal name for every pin and the GPIO multiplexed pin function, where applicable. - The description column provides a descriptive name for each signal. - The port column shows whether or not a signal is multiplexed with other signals on a general-purpose I/O port pin. - The pin name column identifies the name of the package pin (at power on reset) on which the signal is located (if a single function pin) or is multiplexed (if a general-purpose I/O pin). - The DAI pins and their associated signal routing units (SRUs) connect inputs and outputs of the DAI peripherals (SPORT, ASRC, S/PDIF, and PCG). See the Digital Audio Interface (DAI) chapter of the ADSP-SC58x/ADSP-2158x SHARC+ Processor Hardware Reference for complete information on the use of the DAIs and SRUs. Table 19. ADSP-SC58x/ADSP-2158x 529-Ball CSP\_BGA Signal Descriptions | Signal Name | Description | Port | Pin Name | |-------------|-----------------------------|-----------|------------| | ACM0_A0 | ACM0 ADC Control Signals | С | PC_13 | | ACM0_A1 | ACM0 ADC Control Signals | С | PC_14 | | ACM0_A2 | ACM0 ADC Control Signals | С | PC_15 | | ACM0_A3 | ACM0 ADC Control Signals | D | PD_00 | | ACM0_A4 | ACM0 ADC Control Signals | D | PD_01 | | ACM0_T0 | ACM0 External Trigger n | С | PC_12 | | C1_FLG0 | SHARC Core 1 Flag Pin | E | PE_01 | | C1_FLG1 | SHARC Core 1 Flag Pin | E | PE_03 | | C1_FLG2 | SHARC Core 1 Flag Pin | E | PE_05 | | C1_FLG3 | SHARC Core 1 Flag Pin | E | PE_07 | | C2_FLG0 | SHARC Core 2 Flag Pin | E | PE_02 | | C2_FLG1 | SHARC Core 2 Flag Pin | E | PE_04 | | C2_FLG2 | SHARC Core 2 Flag Pin | E | PE_06 | | C2_FLG3 | SHARC Core 2 Flag Pin | E | PE_08 | | CAN0_RX | CAN0 Receive | С | PC_07 | | CAN0_TX | CAN0 Transmit | С | PC_08 | | CAN1_RX | CAN1 Receive | В | PB_10 | | CAN1_TX | CAN1 Transmit | В | PB_09 | | CNT0_DG | CNT0 Count Down and Gate | В | PB_14 | | CNT0_UD | CNT0 Count Up and Direction | В | PB_12 | | CNT0_ZM | CNT0 Count Zero Marker | В | PB_11 | | DAI0_PIN01 | DAIO Pin 1 | Not Muxed | DAI0_PIN01 | | DAI0_PIN02 | DAIO Pin 2 | Not Muxed | DAI0_PIN02 | | DAI0_PIN03 | DAIO Pin 3 | Not Muxed | DAI0_PIN03 | | DAI0_PIN04 | DAI0 Pin 4 | Not Muxed | DAI0_PIN04 | | DAI0_PIN05 | DAI0 Pin 5 | Not Muxed | DAI0_PIN05 | | DAI0_PIN06 | DAI0 Pin 6 | Not Muxed | DAI0_PIN06 | | DAI0_PIN07 | DAI0 Pin 7 | Not Muxed | DAI0_PIN07 | | DAI0_PIN08 | DAIO Pin 8 | Not Muxed | DAI0_PIN08 | | DAI0_PIN09 | DAI0 Pin 9 | Not Muxed | DAI0_PIN09 | | DAI0_PIN10 | DAIO Pin 10 | Not Muxed | DAI0_PIN10 | | DAI0_PIN11 | DAI0 Pin 11 | Not Muxed | DAI0_PIN11 | | DAI0_PIN12 | DAI0 Pin 12 | Not Muxed | DAI0_PIN12 | | DAI0_PIN13 | DAIO Pin 13 | Not Muxed | DAI0_PIN13 | | DAI0_PIN14 | DAI0 Pin 14 | Not Muxed | DAI0_PIN14 | Table 19. ADSP-SC58x/ADSP-2158x 529-Ball CSP\_BGA Signal Descriptions (Continued) | Signal Name | Description | Port | Pin Name | |-------------------|-----------------------------------------------|-----------|----------------| | DMC1_BA2 | DMC1 Bank Address 2 | Not Muxed | DMC1_BA2 | | DMC1_CAS | DMC1 Column Address Strobe | Not Muxed | DMC1_CAS | | DMC1_CK | DMC1 Clock | Not Muxed | DMC1_CK | | DMC1_CKE | DMC1 Clock enable | Not Muxed | DMC1_CKE | | DMC1_CK | DMC1 Clock (complement) | Not Muxed | DMC1_CK | | DMC1_CS0 | DMC1 Chip Select 0 | Not Muxed | DMC1_CS0 | | DMC1_DQ00 | DMC1 Data 0 | Not Muxed | DMC1_DQ00 | | DMC1_DQ01 | DMC1 Data 1 | Not Muxed | DMC1_DQ01 | | DMC1_DQ02 | DMC1 Data 2 | Not Muxed | DMC1_DQ02 | | DMC1_DQ03 | DMC1 Data 3 | Not Muxed | DMC1_DQ03 | | DMC1_DQ04 | DMC1 Data 4 | Not Muxed | DMC1_DQ04 | | DMC1_DQ05 | DMC1 Data 5 | Not Muxed | DMC1_DQ05 | | DMC1_DQ06 | DMC1 Data 6 | Not Muxed | DMC1_DQ06 | | DMC1_DQ07 | DMC1 Data 7 | Not Muxed | DMC1_DQ07 | | DMC1_DQ07 | DMC1 Data 8 | Not Muxed | DMC1_DQ07 | | DMC1_DQ00 | DMC1 Data 9 | Not Muxed | DMC1_DQ08 | | DMC1_DQ10 | DMC1 Data 9 | Not Muxed | DMC1_DQ09 | | DMC1_DQ10 | DMC1 Data 11 | Not Muxed | | | | | Not Muxed | DMC1_DQ11 | | DMC1_DQ12 | DMC1 Data 12 | | DMC1_DQ12 | | DMC1_DQ13 | DMC1 Data 13 | Not Muxed | DMC1_DQ13 | | DMC1_DQ14 | DMC1 Data 14 | Not Muxed | DMC1_DQ14 | | DMC1_DQ15 | DMC1 Data 15 | Not Muxed | DMC1_DQ15 | | DMC1_LDM | DMC1 Data Mask for Lower Byte | Not Muxed | DMC1_LDM | | DMC1_LDQS | DMC1 Data Strobe for Lower Byte | Not Muxed | DMC1_LDQS | | DMC1_LDQS | DMC1 Data Strobe for Lower Byte (complement) | Not Muxed | DMC1_LDQS | | DMC1_ODT | DMC1 On-die termination | Not Muxed | DMC1_ODT | | DMC1_RAS | DMC1 Row Address Strobe | Not Muxed | DMC1_RAS | | DMC1_RESET | DMC1 Reset (DDR3 only) | Not Muxed | DMC1_RESET | | DMC1_RZQ | DMC1 External calibration resistor connection | Not Muxed | DMC1_RZQ | | DMC1_UDM | DMC1 Data Mask for Upper Byte | Not Muxed | DMC1_UDM | | DMC1_UDQS | DMC1 Data Strobe for Upper Byte | Not Muxed | DMC1_UDQS | | DMC1_UDQS | DMC1 Data Strobe for Upper Byte (complement) | Not Muxed | DMC1_UDQS | | DMC1_VREF | DMC1 Voltage Reference | Not Muxed | DMC1_VREF | | DMC1_WE | DMC1 Write Enable | Not Muxed | DMC1_WE | | ETH0_CRS | ETH0 Carrier Sense/RMII Receive Data Valid | Α | PA_07 | | ETH0_MDC | ETH0 Management Channel Clock | Α | PA_02 | | ETH0_MDIO | ETH0 Management Channel Serial Data | Α | PA_03 | | ETH0_PTPAUXIN0 | ETH0 PTP Auxiliary Trigger Input 0 | В | PB_03 | | ETH0_PTPAUXIN1 | ETH0 PTP Auxiliary Trigger Input 1 | В | PB_04 | | ETH0_PTPAUXIN2 | ETH0 PTP Auxiliary Trigger Input 2 | В | PB_05 | | ETHO_PTPAUXIN3 | ETH0 PTP Auxiliary Trigger Input 3 | В | PB_06 | | ETH0_PTPCLKIN0 | ETH0 PTP Clock Input 0 | В | PB_02 | | ETHO_PTPPPS0 | ETH0 PTP Pulse-Per-Second Output 0 | В | PB_01 | | ETHO_PTPPPS1 | ETH0 PTP Pulse-Per-Second Output 1 | В | PB_00 | | ETHO_PTPPPS2 | ETHO PTP Pulse-Per-Second Output 2 | A | PA_15 | | ETHO_PTPPPS3 | ETHO PTP Pulse-Per-Second Output 3 | A | PA_14 | | ETHO_RXCLK_REFCLK | ETHO RXCLK (GigE) or REFCLK (10/100) | A | PA_06 | | ETHO_RXCTL_CRS | ETHO RXCER (dige) of REFCER (10/100) | A | PA_00<br>PA_07 | Table 19. ADSP-SC58x/ADSP-2158x 529-Ball CSP\_BGA Signal Descriptions (Continued) | Signal Name | Description | Port | Pin Name | |----------------------|------------------------------------------|------|----------| | PPI0_D00 | EPPI0 Data 0 | E | PE_12 | | PPI0_D01 | EPPI0 Data 1 | E | PE_11 | | PPI0_D02 | EPPI0 Data 2 | E | PE_10 | | PPI0_D03 | EPPI0 Data 3 | E | PE_09 | | PPI0_D04 | EPPI0 Data 4 | E | PE_08 | | PPI0_D05 | EPPI0 Data 5 | E | PE_07 | | PPI0_D06 | EPPI0 Data 6 | E | PE_06 | | PPI0_D07 | EPPI0 Data 7 | E | PE_05 | | PPI0_D08 | EPPI0 Data 8 | E | PE_04 | | PPI0_D09 | EPPI0 Data 9 | E | PE_00 | | PPI0_D10 | EPPI0 Data 10 | D | PD_15 | | PPI0_D11 | EPPI0 Data 11 | D | PD_14 | | PPI0_D12 | EPPI0 Data 12 | В | PB_04 | | PPI0_D13 | EPPI0 Data 13 | В | PB_05 | | PPI0_D14 | EPPI0 Data 14 | В | PB_00 | | PPI0_D15 | EPPI0 Data 15 | В | PB_01 | | PPI0_D16 | EPPI0 Data 16 | В | PB_02 | | PPI0_D17 | EPPI0 Data 17 | В | PB_03 | | PPI0_D18 | EPPI0 Data 18 | D | PD_13 | | PPI0_D19 | EPPI0 Data 19 | D | PD_12 | | PPI0_D20 | EPPI0 Data 20 | E | PE_13 | | PPI0_D21 | EPPI0 Data 21 | E | PE_14 | | PPI0_D22 | EPPI0 Data 22 | E | PE_15 | | PPI0_D23 | EPPI0 Data 23 | D | PD_00 | | | EPPI0 Data 23 EPPI0 Frame Sync 1 (HSYNC) | E | PE_02 | | PPIO_FS1<br>PPIO_FS2 | EPPI0 Frame Sync 2 (VSYNC) | E | PE_01 | | | EPPI0 Frame Sync 3 (FIELD) | C | PC_15 | | PPIO_FS3 | PWM0 Channel A High Side | | | | PWM0_AH | PWM0 Channel A Low Side | В | PB_07 | | PWM0_AL | | В | PB_08 | | PWM0_BH | PWM0 Channel B High Side | В | PB_06 | | PWM0_BL | PWM0 Channel B Low Side | C | PC_00 | | PWM0_CH | PWM0 Channel C High Side | В | PB_13 | | PWM0_CL | PWM0 Channel C Low Side | В | PB_14 | | PWM0_DH | PWM0 Channel D High Side | В | PB_11 | | PWM0_DL | PWM0 Channel D Low Side | В | PB_12 | | PWM0_SYNC | PWM0 PWMTMR Grouped | E | PE_09 | | PWM0_TRIP0 | PWM0 Shutdown Input 0 | В | PB_15 | | PWM1_AH | PWM1 Channel A High Side | D | PD_03 | | PWM1_AL | PWM1 Channel A Low Side | D | PD_04 | | PWM1_BH | PWM1 Channel B High Side | D | PD_05 | | PWM1_BL | PWM1 Channel B Low Side | D | PD_06 | | PWM1_CH | PWM1 Channel C High Side | D | PD_07 | | PWM1_CL | PWM1 Channel C Low Side | D | PD_08 | | PWM1_DH | PWM1 Channel D High Side | D | PD_09 | | PWM1_DL | PWM1 Channel D Low Side | D | PD_10 | | PWM1_SYNC | PWM1 PWMTMR Grouped | D | PD_11 | | PWM1_TRIP0 | PWM1 Shutdown Input 0 | D | PD_02 | | PWM2_AH | PWM2 Channel A High Side | F | PF_07 | Table 19. ADSP-SC58x/ADSP-2158x 529-Ball CSP\_BGA Signal Descriptions (Continued) | Signal Name | Description | Port | Pin Name | |----------------------|-------------------------------------------------------|--------|----------------| | SMC0_AMS2 | SMC0 Memory Select 2 | С | PC_07 | | SMC0_AMS3 | SMC0 Memory Select 3 | C | PC_08 | | SMC0_AOE | SMC0 Output Enable | D | PD_01 | | SMC0_ARDY | SMC0 Asynchronous Ready | В | PB_04 | | SMC0_ARE | SMC0 Read Enable | C | PC_00 | | SMC0_AWE | SMC0 Write Enable | В | PB_15 | | SMC0_D00 | SMC0 Data 0 | E | PE_12 | | SMC0_D01 | SMC0 Data 1 | E | PE_11 | | SMC0_D02 | SMC0 Data 2 | E | PE_10 | | SMC0_D03 | SMC0 Data 3 | E | PE_09 | | SMC0_D04 | SMC0 Data 4 | E | PE_00 | | SMC0_D05 | SMC0 Data 5 | D | PD_15 | | SMC0_D06 | SMC0 Data 6 | D | PD_14 | | SMC0_D07 | SMC0 Data 7 | D | PD_00 | | SMC0_D08 | SMC0 Data 8 | В | PB_14 | | SMC0_D09 | SMC0 Data 9 | В | PB_13 | | SMC0_D10 | SMC0 Data 10 | В | PB_12 | | SMC0_D11 | SMC0 Data 11 | В | PB_11 | | SMC0_D12 | SMC0 Data 12 | В | PB_10 | | SMC0_D13 | SMC0 Data 13 | В | PB_09 | | SMC0_D14 | SMC0 Data 14 | В | PB_08 | | SMC0_D15 | SMC0 Data 15 | В | PB_07 | | SPIO_CLK | SPI0 Clock | C | PC_09 | | SPI0_MISO | SPI0 Master In, Slave Out | C | PC_10 | | SPI0_MOSI | SPI0 Master Out, Slave In | C | PC_11 | | SPIO_RDY | SPI0 Ready | C | PC_12 | | SPIO_SEL1 | SPIO Slave Select Output 1 | C | PC_07 | | SPI0_SEL2 | SPIO Slave Select Output 2 | D | PD_01 | | SPIO_SEL3 | SPIO Slave Select Output 3 | C | PC_12 | | SPIO_SEL4 | SPIO Slave Select Output 4 | C | PC_00 | | SPIO_SEL5 | SPIO Slave Select Output 5 | E | PE_01 | | SPIO_SEL6 | SPIO Slave Select Output 6 | E | PE_02 | | SPI0_SEL7 | SPIO Slave Select Output 7 | E | PE_03 | | SPIO_SS | SPIO Slave Select Input | D | PD_01 | | SPI1_CLK | SPI1 Clock | E | PE_13 | | SPI1_MISO | SPI1 Master In, Slave Out | E | PE_14 | | SPI1_MOSI | SPI1 Master Out, Slave In | E | PE_15 | | SPI1_RDY | SPI1 Ready | E | PE_08 | | SPI1_SEL1 | SPI1 Slave Select Output 1 | C | PC_13 | | SPI1_SEL2 | SPI1 Slave Select Output 2 | E | PE_07 | | SPI1_SEL3 | SPI1 Slave Select Output 3 | E | PE_11 | | SPI1_SEL4 | SPI1 Slave Select Output 4 | E | PE_12 | | SPI1_SEL5 | SPI1 Slave Select Output 5 | E | PE_08 | | SPI1_SEL6 | SPI1 Slave Select Output 6 | F | PF_00 | | SPI1_SEL7 | SPI1 Slave Select Output 6 SPI1 Slave Select Output 7 | F | PF_00<br>PF_01 | | SPI1_SEL/<br>SPI1_SS | SPIT Slave Select Output / SPIT Slave Select Input | | PF_01<br>PE_11 | | | SPIT Slave Select Input SPI2 Clock | E<br>C | PC_01 | | SPI2_CLK | | | | | SPI2_D2 | SPI2 Data 2 | С | PC_04 | Table 22. Signal Multiplexing for Port C | C: | Multiplexed | Multiplexed | Multiplexed | Multiplexed | Multiplexed | |-------------|-------------|-------------|-------------|-------------|--------------------| | Signal Name | Function 0 | Function 1 | Function 2 | Function 3 | Function Input Tap | | PC_00 | LP1_CLK | PWM0_BL | SPI0_SEL4 | SMC0_ARE | | | PC_01 | SPI2_CLK | | | | | | PC_02 | SPI2_MISO | | | | | | PC_03 | SPI2_MOSI | | | | | | PC_04 | SPI2_D2 | | | | | | PC_05 | SPI2_D3 | | | | | | PC_06 | SPI2_SEL1 | | | | SPI2_SS | | PC_07 | CAN0_RX | SPI0_SEL1 | | SMC0_AMS2 | TM0_ACI3 | | PC_08 | CAN0_TX | | | SMC0_AMS3 | | | PC_09 | SPI0_CLK | | | | | | PC_10 | SPI0_MISO | | | | | | PC_11 | SPI0_MOSI | | | | TM0_CLK | | PC_12 | SPI0_SEL3 | SPI0_RDY | ACM0_T0 | SMC0_A25 | | | PC_13 | UARTO_TX | SPI1_SEL1 | ACM0_A0 | | | | PC_14 | UARTO_RX | | ACM0_A1 | | TM0_ACI0 | | PC_15 | UARTO_RTS | PPI0_FS3 | ACM0_A2 | SMC0_AMS0 | | Table 23. Signal Multiplexing for Port D | | Multiplexed | Multiplexed | Multiplexed | Multiplexed | Multiplexed | |-------------|-------------|-------------|-------------|-------------|--------------------| | Signal Name | Function 0 | Function 1 | Function 2 | Function 3 | Function Input Tap | | PD_00 | UARTO_CTS | PPI0_D23 | ACM0_A3 | SMC0_D07 | | | PD_01 | SPI0_SEL2 | | ACM0_A4 | SMC0_AOE | SPI0_SS | | PD_02 | LP0_D0 | PWM1_TRIP0 | TRACE0_D00 | | | | PD_03 | LP0_D1 | PWM1_AH | TRACE0_D01 | | | | PD_04 | LP0_D2 | PWM1_AL | TRACE0_D02 | | | | PD_05 | LP0_D3 | PWM1_BH | TRACE0_D03 | | | | PD_06 | LP0_D4 | PWM1_BL | TRACE0_D04 | | | | PD_07 | LP0_D5 | PWM1_CH | TRACE0_D05 | | | | PD_08 | LP0_D6 | PWM1_CL | TRACE0_D06 | | TM0_ACLK1 | | PD_09 | LP0_D7 | PWM1_DH | TRACE0_D07 | | TM0_ACLK2 | | PD_10 | LP0_CLK | PWM1_DL | TRACEO_CLK | | | | PD_11 | LP0_ACK | PWM1_SYNC | | | | | PD_12 | UART2_TX | | PPI0_D19 | SMC0_A06 | | | PD_13 | UART2_RX | | PPI0_D18 | SMC0_A05 | TM0_ACI2 | | PD_14 | PPI0_D11 | PWM2_TRIP0 | MLB0_CLKOUT | SMC0_D06 | | | PD_15 | PPI0_D10 | PWM2_CH | | SMC0_D05 | | Table 24. Signal Multiplexing for Port E | | Multiplexed | Multiplexed | Multiplexed | Multiplexed | Multiplexed | |-------------|-------------|-------------|-------------|-------------|--------------------| | Signal Name | Function 0 | Function 1 | Function 2 | Function 3 | Function Input Tap | | PE_00 | PPI0_D09 | PWM2_CL | | SMC0_D04 | | | PE_01 | PPI0_FS2 | SPI0_SEL5 | UART1_CTS | C1_FLG0 | | | PE_02 | PPI0_FS1 | SPI0_SEL6 | UART1_RTS | C2_FLG0 | | Table 27. ADSP-SC58x/ADSP-2158x Designer Quick Reference (Continued) | Signal Name | Туре | Driver<br>Type | Int<br>Term | Reset<br>Term | Reset<br>Drive | Power Domain | Description and Notes | |-------------|--------|----------------|-------------|---------------|----------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | PA_02 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTA Position 2 EMACO | | | | | | | | | Management Channel Clock <br>SMC0 Address 24 | | | | | | | | | Notes: No notes | | PA_03 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTA Position 3 EMAC0<br>Management Channel Serial<br>Data SMC0 Address 23<br>Notes: No notes | | PA_04 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTA Position 4 EMAC0<br>Receive Data 0 SMC0 Address 19 | | | | | | | | | Notes: No notes | | PA_05 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTA Position 5 EMACO<br>Receive Data 1 SMC0 Address 18<br>Notes: No notes | | PA_06 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTA Position 6 EMACO<br>RXCLK (GigE) or REFCLK (10/100)<br> SMCO Address 17 | | PA_07 | InOut | A | PullDown | none | none | VDD_EXT | Notes: No notes Desc: EMACO RXCTL (GigE) or CRS (10/100) PORTA Position 7 EMACO Carrier Sense/RMII Receive Data Valid SMCO Address 16 | | DA 00 | lu Out | | D. IID | | | VDD EVT | Notes: No notes | | PA_08 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTA Position 8 EMACO<br>Receive Data 2 SMC0 Address 12<br>Notes: No notes | | PA_09 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTA Position 9 EMAC0<br>Receive Data 3 SMC0 Address 11<br>Notes: No notes | | PA_10 | InOut | A | PullDown | none | none | VDD_EXT | Desc: EMAC0 TXCTL (GigE) or<br>TXEN (10/100) PORTA Position<br>10 EMAC0 Transmit Enable <br>SMC0 Address 22 | | PA_11 | InOut | A | PullDown | none | none | VDD_EXT | Notes: No notes Desc: PORTA Position 11 EMACO Transmit Clock SMC0 Address 15 | | | | | | | | | Notes: No notes | | PA_12 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTA Position 12 EMAC0<br>Transmit Data 2 SMC0 Address<br>14 | | | | | | | | | Notes: No notes | | PA_13 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTA Position 13 EMAC0<br>Transmit Data 3 SMC0 Address<br>13 | | | | | | | | | Notes: No notes | | PA_14 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTA Position 14 EMAC0<br>PTP Pulse-Per-Second Output 3 <br>SINC0 Data 0 SMC0 Address 10<br>Notes: No notes | Table 27. ADSP-SC58x/ADSP-2158x Designer Quick Reference (Continued) | Signal Name | Туре | Driver<br>Type | Int<br>Term | Reset<br>Term | Reset<br>Drive | Power Domain | Description and Notes | |-------------|-------|----------------|-------------|---------------|----------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PA_15 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTA Position 15 EMACO<br>PTP Pulse-Per-Second Output 2 <br>SINCO Data 1 SMCO Address 9<br>Notes: No notes | | PB_00 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTB Position 0 EMAC0<br>PTP Pulse-Per-Second Output 1 <br>EPPI0 Data 14 SINC0 Data 2 <br>SMC0 Address 8 TIMER0<br>Alternate Clock 3 | | PB_01 | InOut | А | PullDown | none | none | VDD_EXT | Notes: No notes Desc: PORTB Position 1 EMACO PTP Pulse-Per-Second Output 0 EPPI0 Data 15 SINCO Clock 0 SMC0 Address 7 TIMERO Alternate Clock 4 | | PB_02 | InOut | A | PullDown | none | none | VDD_EXT | Notes: No notes Desc: PORTB Position 2 EMACO PTP Clock Input 0 EPPI0 Data 16 SMC0 Address 4 UART1 Transmit Notes: No notes | | PB_03 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTB Position 3 EMACO<br>PTP Auxiliary Trigger Input 0 <br>EPPI0 Data 17 SMCO Address 3 <br>UART1 Receive TIMERO<br>Alternate Capture Input 1<br>Notes: No notes | | PB_04 | InOut | А | PullDown | none | none | VDD_EXT | Desc: PORTB Position 4 EPPI0 Data 12 MLB0 Single-Ended Clock SINC0 Data 3 SMC0 Asynchronous Ready EMAC0 PTP Auxiliary Trigger Input 1 Notes: No notes | | PB_05 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTB Position 5 EPPI0 Data 13 MLB0 Single-Ended Signal SMC0 Address 1 EMAC0 PTP Auxiliary Trigger Input 2 Notes: No notes | | PB_06 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTB Position 6 MLB0<br>Single-Ended Data PWM0<br>Channel B High Side SMC0<br>Address 2 EMAC0 PTP Auxiliary<br>Trigger Input 3 | | PB_07 | InOut | A | PullDown | none | none | VDD_EXT | Notes: No notes Desc: PORTB Position 7 LP1 Data 0 PWM0 Channel A High Side SMC0 Data 15 TIMER0 Timer 3 Notes: No notes | | PB_08 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTB Position 8 LP1 Data<br>1 PWM0 Channel A Low Side <br>SMC0 Data 14 TIMER0 Timer 4<br>Notes: No notes | Table 27. ADSP-SC58x/ADSP-2158x Designer Quick Reference (Continued) | Signal Name | Туре | Driver<br>Type | Int<br>Term | Reset<br>Term | Reset<br>Drive | Power Domain | Description and Notes | |-------------|-------|----------------|-------------|---------------|----------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | PB_09 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTB Position 9 CAN1<br>Transmit LP1 Data 2 SMC0 Data<br>13 | | | | | | | | | Notes: No notes | | PB_10 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTB Position 10 CAN1<br>Receive LP1 Data 3 SMC0 Data<br>12 TIMER0 Timer 2 TIMER0<br>Alternate Capture Input 4<br>Notes: No notes | | PB_11 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTB Position 11 LP1 Data 4 PWM0 Channel D High Side SMC0 Data 11 CNT0 Count Zero Marker | | PB_12 | InOut | A | PullDown | none | none | VDD_EXT | Notes: No notes Desc: PORTB Position 12 LP1 Data 5 PWM0 Channel D Low Side SMC0 Data 10 CNT0 Count Up and Direction Notes: No notes | | PB_13 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTB Position 13 LP1 Data 6 PWM0 Channel C High Side SMC0 Data 9 Notes: No notes | | PB_14 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTB Position 14 LP1<br>Data 7 PWM0 Channel C Low<br>Side SMC0 Data 8 TIMER0<br>Timer 5 CNT0 Count Down and<br>Gate | | PB_15 | InOut | A | PullDown | none | none | VDD_EXT | Notes: No notes Desc: PORTB Position 15 LP1 Acknowledge PWM0 Shutdown Input 0 SMC0 Write Enable TIMER0 Timer 1 Notes: No notes | | PCIE0_CLKM | Input | NA | PullDown | none | none | VDD_PCIE | Desc: PCIE0 CLK -<br>Notes: No notes | | PCIEO_CLKP | Input | NA | PullDown | none | none | VDD_PCIE | Desc: PCIE0 CLK + Notes: No notes | | PCIEO_REF | a | NA | PullDown | none | none | VDD_PCIE | Desc: PCIE0 Reference Notes: No notes | | PCIE0_RXM | Input | NA | PullDown | none | none | VDD_PCIE_RX | Desc: PCIE0 RX -<br>Notes: No notes | | PCIE0_RXP | Input | NA | PullDown | none | none | VDD_PCIE_RX | Desc: PCIE0 RX + Notes: No notes | | PCIE0_TXM | InOut | J | PullDown | none | none | VDD_PCIE_TX | Desc: PCIE0 TX - Notes: No notes | | PCIE0_TXP | InOut | J | PullDown | none | none | VDD_PCIE_TX | Desc: PCIE0 TX + Notes: No notes | Table 27. ADSP-SC58x/ADSP-2158x Designer Quick Reference (Continued) | Signal Name | Туре | Driver<br>Type | Int<br>Term | Reset<br>Term | Reset<br>Drive | Power Domain | Description and Notes | |-------------|-------|----------------|-------------|---------------|----------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------| | PD_08 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTD Position 8 LP0 Data 6 PWM1 Channel C Low Side TRACE0 Trace Data 6 TIMER0 Alternate Clock 1 | | | | | | | | | Notes: No notes | | PD_09 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTD Position 9 LP0 Data 7 PWM1 Channel D High Side TRACE0 Trace Data 7 TIMER0 Alternate Clock 2 | | | | | | | | | Notes: No notes | | PD_10 | InOut | Н | PullDown | none | none | VDD_EXT | Desc: PORTD Position 10 LP0<br>Clock PWM1 Channel D Low<br>Side TRACE0 Trace Clock | | DD 11 | InOut | Α | PullDown | nono | none | VDD_EXT | Notes: No notes Desc: PORTD Position 11 LP0 | | PD_11 | mout | A | Pulibown | none | none | VDD_EXT | Acknowledge PWM1 PWMTMR<br>Grouped | | | | | | | | | Notes: No notes | | PD_12 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTD Position 12 EPPI0<br>Data 19 SMC0 Address 6 UART2<br>Transmit | | | | | | | | | Notes: No notes | | PD_13 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTD Position 13 EPPI0<br>Data 18 SMC0 Address 5 UART2<br>Receive TIMERO Alternate<br>Capture Input 2 | | | | | | | | | Notes: No notes | | PD_14 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTD Position 14 EPPI0 Data 11 MLB0 Single-Ended Clock Out PWM2 Shutdown Input 0 SMC0 Data 6 Notes: No notes | | PD_15 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTD Position 15 EPPI0<br>Data 10 PWM2 Channel C High<br>Side SMC0 Data 5<br>Notes: No notes | | PE_00 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTE Position 0 EPPI0<br>Data 9 PWM2 Channel C Low<br>Side SMC0 Data 4<br>Notes: No notes | | PE_01 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTE Position 1 EPPI0<br>Frame Sync 2 (VSYNC) SPI0<br>Slave Select Output 5 SHARC<br>Core 1 Flag Pin UART1 Clear to<br>Send | | | | | | | | | Notes: No notes | ### **Asynchronous Read** Table 45 and Figure 12 show asynchronous memory read timing, related to the SMC. Table 45. Asynchronous Read | Parameter | | Min | Max | Unit | |---------------------------|---------------------------------------------------------------|----------------------------------------------|---------------------------------------|------| | Timing Requirements | | | | | | t <sub>SDATARE</sub> | DATA in Setup Before SMC0_ARE High | 5.1 | | ns | | t <sub>HDATARE</sub> | DATA in Hold After SMC0_ARE High | 0.7 | | ns | | t <sub>DARDYARE</sub> | SMC0_ARDY Valid After SMC0_ARE Low <sup>1, 2</sup> | | $(RAT - 2.5) \times t_{SCLK0} - 17.5$ | ns | | Switching Characteristics | | | | | | t <sub>AMSARE</sub> | ADDR/SMC0_AMSx Assertion Before SMC0_ARE Low <sup>3</sup> | $(PREST + RST + PREAT) \times t_{SCLK0} - 2$ | | ns | | t <sub>AOEARE</sub> | SMC0_AOE Assertion Before SMC0_ARE Low | $(RST + PREAT) \times t_{SCLK0} - 2$ | | ns | | t <sub>HARE</sub> | Output <sup>4</sup> Hold After SMC0_ARE High <sup>5</sup> | RHT × t <sub>SCLK0</sub> –2 | | ns | | t <sub>WARE</sub> | SMC0_ARE Active Low Width <sup>6</sup> | $RAT \times t_{SCLK0} - 2$ | | ns | | t <sub>DAREARDY</sub> | SMC0_ARE High Delay After SMC0_ARDY<br>Assertion <sup>1</sup> | 2.5 × t <sub>SCLK0</sub> | $3.5 \times t_{SCLK0} + 17.5$ | ns | $<sup>^{1}</sup>$ SMC0\_BxCTL.ARDYEN bit = 1. $<sup>^6</sup>$ SMC0\_BxCTL.ARDYEN bit = 0. Figure 12. Asynchronous Read <sup>&</sup>lt;sup>2</sup>RAT value set using the SMC\_BxTIM.RAT bits. <sup>&</sup>lt;sup>3</sup> PREST, RST, and PREAT values set using the SMC\_BXETIM.PREST bits, SMC\_BXTIM.RST bits, and the SMC\_BXETIM.PREAT bits. $<sup>^4</sup> Output \ signals \ are \ SMC0\_Ax, \overline{SMC0\_AMS}, \overline{SMC0\_AOE}, \overline{SMC0\_ABEx}.$ <sup>&</sup>lt;sup>5</sup>RHT value set using the SMC\_BxTIM.RHT bits. ### SPI Port—Slave Timing Table 72 and Figure 44 describe SPI port slave operations. Note that - In dual-mode data transmit, the SPIx\_MOSI signal is also an output. - In quad-mode data transmit, the SPIx\_MOSI, SPIx\_D2, and SPIx\_D3 signals are also outputs. - In dual-mode data receive, the SPIx\_MISO signal is also an input. - In quad-mode data receive, the SPIx\_MISO, SPIx\_D2, and SPIx\_D3 signals are also inputs. - In SPI slave mode, the SPI clock is supplied externally and is called f<sub>SPICLKEXT</sub>: $$t_{SPICLKEXT} = \frac{1}{f_{SPICLKEXT}}$$ - · Quad mode is supported by SPI2 only. - CPHA is a configuration bit in the SPI\_CTL register. Table 72. SPI Port—Slave Timing<sup>1</sup> | Parameter | | Min | Max | Unit | | |---------------------|------------------------------------------------------|--------------------------------|------|------|--| | Timing Req | uirements | | | | | | t <sub>SPICHS</sub> | SPIx_CLK High Period <sup>2</sup> | $0.5 \times t_{SPICLKEXT} - 1$ | | ns | | | t <sub>SPICLS</sub> | SPIx_CLK Low Period <sup>2</sup> | $0.5 \times t_{SPICLKEXT} - 1$ | | ns | | | t <sub>SPICLK</sub> | SPIx_CLK Period <sup>2</sup> | t <sub>SPICLKEXT</sub> – 1 | | ns | | | t <sub>HDS</sub> | Last SPIx_CLK Edge to SPIx_SS Not Asserted | 5 | | ns | | | t <sub>SPITDS</sub> | Sequential Transfer Delay | t <sub>SPICLK</sub> – 1 | | ns | | | t <sub>SDSCI</sub> | SPIx_SS Assertion to First SPIx_CLK Edge | 10.5 | | ns | | | t <sub>SSPID</sub> | Data Input Valid to SPIx_CLK Edge (Data Input Setup) | 2 | | ns | | | t <sub>HSPID</sub> | SPIx_CLK Sampling Edge to Data Input Invalid | 1.6 | 1.6 | | | | Switching C | haracteristics | | | | | | t <sub>DSOE</sub> | SPIx_SS Assertion to Data Out Active | 0 | 14 | ns | | | t <sub>DSDHI</sub> | SPIx_SS Deassertion to Data High Impedance | 0 | 12.5 | ns | | | t <sub>DDSPID</sub> | SPIx_CLK Edge to Data Out Valid (Data Out Delay) | | 14 | ns | | | t <sub>HDSPID</sub> | SPIx_CLK Edge to Data Out Invalid (Data Out Hold) | 0 | | ns | | <sup>&</sup>lt;sup>1</sup>All specifications apply to all three SPIs. <sup>&</sup>lt;sup>2</sup>This specification indicates the minimum instantaneous width or period that can be tolerated due to duty cycle variation or jitter on the external SPIx\_CLK. For the external SPIx\_CLK ideal maximum frequency see the f<sub>SPICLKTEXT</sub> specification in Table 29. Figure 49. SPIx\_CLK Switching Diagram After SPIx\_RDY Assertion ### **Gigabit EMAC Timing (ETH0 Only)** Table 91 and Figure 62 describe the gigabit EMAC timing. Table 91. Gigabit Ethernet MAC Controller (EMAC) Timing: RGMII <sup>1</sup> | Parameter | | Min | Max | Unit | |-----------------------|------------------------------------------|-----------------------------|----------------------------|------| | Timing Require | ements | | | | | t <sub>SETUPR</sub> | Data to Clock Input Setup at Receiver | 1 | | ns | | t <sub>HOLDR</sub> | Data to Clock Input Hold at Receiver | 1 | | ns | | t <sub>GREFCLKF</sub> | RGMII Receive Clock Period | 8 | | ns | | t <sub>GREFCLKW</sub> | RGMII Receive Clock Pulse Width | 4 | | ns | | Switching Cha | racteristics | | | | | t <sub>SKEWT</sub> | Data to Clock Output Skew at Transmitter | -0.5 | 0.5 | ns | | t <sub>CYC</sub> | Clock Cycle Duration | 7.2 | 8.8 | ns | | t <sub>DUTY_G</sub> | Duty Cycle for Gigabit Minimum | t <sub>GREFCLKF</sub> × 45% | $t_{GREFCLKF} \times 55\%$ | ns | <sup>&</sup>lt;sup>1</sup>This specification is supported by ETH0 only (10/100/1000 EMAC controller). Figure 62. Gigabit EMAC Controller Timing—RGMII Figure 70. MLB 6-Pin Transition Time Figure 71. MLB 6-Pin Clock Definitions Figure 72. MLB 6-Pin Delay, Setup, and Hold Times Figure 73. MLB 6-Pin Disable and Enable Turnaround Times ### **ORDERING GUIDE** | | Processor Instruction | Temperature | ARM | SHARC+ | SHARC+ | | Package | Package | |--------------------|-----------------------|--------------------|--------------------|--------|--------|--------------------|-----------------|----------| | Model <sup>1</sup> | Rate (Max) | Range <sup>2</sup> | Cores <sup>3</sup> | Cores | SRAM | Lanes <sup>3</sup> | Description | Option | | ADSP-21583KBCZ-4A | 450 MHz | 0°C to +70°C | N/A | 2 | 384 kB | N/A | 349-Ball cspBGA | | | ADSP-21583BBCZ-4A | 450 MHz | -40°C to +85°C | N/A | 2 | 384 kB | N/A | 349-Ball cspBGA | BC-349-1 | | ADSP-21583CBCZ-4A | 450 MHz | -40°C to +95°C | N/A | 2 | 384 kB | N/A | 349-Ball cspBGA | BC-349-1 | | ADSP-21584KBCZ-4A | 450 MHz | 0°C to +70°C | N/A | 2 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 | | ADSP-21584BBCZ-4A | 450 MHz | -40°C to +85°C | N/A | 2 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 | | ADSP-21584CBCZ-4A | 450 MHz | -40°C to +95°C | N/A | 2 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 | | ADSP-21587KBCZ-4B | 450 MHz | 0°C to +70°C | N/A | 2 | 640 kB | N/A | 529-Ball cspBGA | BC-529-1 | | ADSP-21587BBCZ-4B | 450 MHz | -40°C to +85°C | N/A | 2 | 640 kB | N/A | 529-Ball cspBGA | BC-529-1 | | ADSP-SC582KBCZ-4A | 450 MHz | 0°C to +70°C | 1 | 1 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 | | ADSP-SC582BBCZ-4A | 450 MHz | -40°C to +85°C | 1 | 1 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 | | ADSP-SC582CBCZ-4A | 450 MHz | -40°C to +95°C | 1 | 1 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 | | ADSP-SC583KBCZ-3A | 300 MHz | 0°C to +70°C | 1 | 2 | 384 kB | N/A | 349-Ball cspBGA | BC-349-1 | | ADSP-SC583BBCZ-3A | 300 MHz | -40°C to +85°C | 1 | 2 | 384 kB | N/A | 349-Ball cspBGA | BC-349-1 | | ADSP-SC583CBCZ-3A | 300 MHz | -40°C to +95°C | 1 | 2 | 384 kB | N/A | 349-Ball cspBGA | BC-349-1 | | ADSP-SC583KBCZ-4A | 450 MHz | 0°C to +70°C | 1 | 2 | 384 kB | N/A | 349-Ball cspBGA | BC-349-1 | | ADSP-SC583BBCZ-4A | 450 MHz | -40°C to +85°C | 1 | 2 | 384 kB | N/A | 349-Ball cspBGA | BC-349-1 | | ADSP-SC583CBCZ-4A | 450 MHz | -40°C to +95°C | 1 | 2 | 384 kB | N/A | 349-Ball cspBGA | BC-349-1 | | ADSP-SC584KBCZ-3A | 300 MHz | 0°C to +70°C | 1 | 2 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 | | ADSP-SC584BBCZ-3A | 300 MHz | -40°C to +85°C | 1 | 2 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 | | ADSP-SC584CBCZ-3A | 300 MHz | -40°C to +95°C | 1 | 2 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 | | ADSP-SC584KBCZ-4A | 450 MHz | 0°C to +70°C | 1 | 2 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 | | ADSP-SC584BBCZ-4A | 450 MHz | -40°C to +85°C | 1 | 2 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 | | ADSP-SC584CBCZ-4A | 450 MHz | -40°C to +95°C | 1 | 2 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 | | ADSP-SC587KBCZ-4B | 450 MHz | 0°C to +70°C | 1 | 2 | 640 kB | N/A | 529-Ball cspBGA | | | ADSP-SC587BBCZ-4B | 450 MHz | -40°C to +85°C | 1 | 2 | 640 kB | N/A | 529-Ball cspBGA | BC-529-1 | | ADSP-SC589KBCZ-4B | 450 MHz | 0°C to +70°C | 1 | 2 | 640 kB | 1 | 529-Ball cspBGA | BC-529-1 | | ADSP-SC589BBCZ-4B | 450 MHz | -40°C to +85°C | 1 | 2 | 640 kB | 1 | 529-Ball cspBGA | BC-529-1 | $<sup>^{1}</sup>Z$ =RoHS Compliant Part. <sup>&</sup>lt;sup>2</sup> Referenced temperature is ambient temperature. The ambient temperature is not a specification. Please see the Operating Conditions section for the junction temperature (T<sub>J</sub>) specification which is the only temperature specification. <sup>&</sup>lt;sup>3</sup>N/A means not applicable.