Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | R8C | | Core Size | 16-Bit | | Speed | 20MHz | | Connectivity | I <sup>2</sup> C, LINbus, SIO, SSU, UART/USART | | Peripherals | LED, POR, Voltage Detect, WDT | | Number of I/O | 25 | | Program Memory Size | 16KB (16K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 2K x 8 | | RAM Size | 1K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V | | Data Converters | A/D 12x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 32-LQFP | | Supplier Device Package | 32-LQFP (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f21274kfp-u0 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## 1.4 Product Information Table 1.3 lists the Product Information for R8C/26 Group and Table 1.4 lists the Product Information for R8C/27 Group. Table 1.3 Product Information for R8C/26 Group Current of Sep. 2008 | Dowt No. | ROM | RAM | Doolsono Tuno | D | | |-----------------|-----------|------------|---------------|-----------|------------------------| | Part No. | Capacity | Capacity | Package Type | Re | emarks | | R5F21262SNFP | 8 Kbytes | 512 bytes | PLQP0032GB-A | N version | | | R5F21264SNFP | 16 Kbytes | 1 Kbyte | PLQP0032GB-A | | | | R5F21265SNFP | 24 Kbytes | 1.5 Kbytes | PLQP0032GB-A | | | | R5F21266SNFP | 32 Kbytes | 1.5 Kbytes | PLQP0032GB-A | | | | R5F21262SDFP | 8 Kbytes | 512 bytes | PLQP0032GB-A | D version | | | R5F21264SDFP | 16 Kbytes | 1 Kbyte | PLQP0032GB-A | | | | R5F21265SDFP | 24 Kbytes | 1.5 Kbytes | PLQP0032GB-A | | | | R5F21266SDFP | 32 Kbytes | 1.5 Kbytes | PLQP0032GB-A | | | | R5F21264JFP | 16 Kbytes | 1 Kbyte | PLQP0032GB-A | J version | | | R5F21266JFP | 32 Kbytes | 1.5 Kbytes | PLQP0032GB-A | | | | R5F21264KFP | 16 Kbytes | 1 Kbyte | PLQP0032GB-A | K version | | | R5F21266KFP | 32 Kbytes | 1.5 Kbytes | PLQP0032GB-A | | | | R5F21262SNXXXFP | 8 Kbytes | 512 bytes | PLQP0032GB-A | N version | Factory | | R5F21264SNXXXFP | 16 Kbytes | 1 Kbyte | PLQP0032GB-A | | programming | | R5F21265SNXXXFP | 24 Kbytes | 1.5 Kbytes | PLQP0032GB-A | | product <sup>(1)</sup> | | R5F21266SNXXXFP | 32 Kbytes | 1.5 Kbytes | PLQP0032GB-A | | | | R5F21262SDXXXFP | 8 Kbytes | 512 bytes | PLQP0032GB-A | D version | | | R5F21264SDXXXFP | 16 Kbytes | 1 Kbyte | PLQP0032GB-A | | | | R5F21265SDXXXFP | 24 Kbytes | 1.5 Kbytes | PLQP0032GB-A | | | | R5F21266SDXXXFP | 32 Kbytes | 1.5 Kbytes | PLQP0032GB-A | | | | R5F21264JXXXFP | 16 Kbytes | 1 Kbyte | PLQP0032GB-A | J version | 7 | | R5F21266JXXXFP | 32 Kbytes | 1.5 Kbytes | PLQP0032GB-A | | | | R5F21264KXXXFP | 16 Kbytes | 1 Kbyte | PLQP0032GB-A | K version | 7 | | R5F21266KXXXFP | 32 Kbytes | 1.5 Kbytes | PLQP0032GB-A | | | #### NOTE: 1. The user ROM is programmed before shipment. Figure 1.2 Part Number, Memory Size, and Package of R8C/26 Group Table 1.4 Product Information for R8C/27 Group # Current of Sep. 2008 | | ROM ( | Capacity | RAM | | | | |-----------------|----------------|-------------|------------|--------------|-----------|------------------------| | Part No. | Program<br>ROM | Data flash | Capacity | Package Type | Re | marks | | R5F21272SNFP | 8 Kbytes | 1 Kbyte x 2 | 512 bytes | PLQP0032GB-A | N version | | | R5F21274SNFP | 16 Kbytes | 1 Kbyte × 2 | 1 Kbyte | PLQP0032GB-A | | | | R5F21275SNFP | 24 Kbytes | 1 Kbyte × 2 | 1.5 Kbytes | PLQP0032GB-A | | | | R5F21276SNFP | 32 Kbytes | 1 Kbyte × 2 | 1.5 Kbytes | PLQP0032GB-A | | | | R5F21272SDFP | 8 Kbytes | 1 Kbyte × 2 | 512 bytes | PLQP0032GB-A | D version | | | R5F21274SDFP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLQP0032GB-A | | | | R5F21275SDFP | 24 Kbytes | 1 Kbyte × 2 | 1.5 Kbytes | PLQP0032GB-A | | | | R5F21276SDFP | 32 Kbytes | 1 Kbyte × 2 | 1.5 Kbytes | PLQP0032GB-A | | | | R5F21274JFP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLQP0032GB-A | J version | | | R5F21276JFP | 32 Kbytes | 1 Kbyte × 2 | 1.5 Kbytes | PLQP0032GB-A | | | | R5F21274KFP | 16 Kbytes | 1 Kbyte × 2 | 1 Kbyte | PLQP0032GB-A | K version | | | R5F21276KFP | 32 Kbytes | 1 Kbyte × 2 | 1.5 Kbytes | PLQP0032GB-A | | | | R5F21272SNXXXFP | 8 Kbytes | 1 Kbyte × 2 | 512 bytes | PLQP0032GB-A | N version | Factory | | R5F21274SNXXXFP | 16 Kbytes | 1 Kbyte × 2 | 1 Kbyte | PLQP0032GB-A | | programming | | R5F21275SNXXXFP | 24 Kbytes | 1 Kbyte x 2 | 1.5 Kbytes | PLQP0032GB-A | | product <sup>(1)</sup> | | R5F21276SNXXXFP | 32 Kbytes | 1 Kbyte × 2 | 1.5 Kbytes | PLQP0032GB-A | | | | R5F21272SDXXXFP | 8 Kbytes | 1 Kbyte × 2 | 512 bytes | PLQP0032GB-A | D version | | | R5F21274SDXXXFP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLQP0032GB-A | | | | R5F21275SDXXXFP | 24 Kbytes | 1 Kbyte × 2 | 1.5 Kbytes | PLQP0032GB-A | | | | R5F21276SDXXXFP | 32 Kbytes | 1 Kbyte × 2 | 1.5 Kbytes | PLQP0032GB-A | | | | R5F21274JXXXFP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLQP0032GB-A | J version | ] | | R5F21276JXXXFP | 32 Kbytes | 1 Kbyte x 2 | 1.5 Kbytes | PLQP0032GB-A | | | | R5F21274KXXXFP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLQP0032GB-A | K version | ] | | R5F21276KXXXFP | 32 Kbytes | 1 Kbyte x 2 | 1.5 Kbytes | PLQP0032GB-A | | | ## NOTE: <sup>1.</sup> The user ROM is programmed before shipment. Figure 1.3 Part Number, Memory Size, and Package of R8C/27 Group #### 2. **Central Processing Unit (CPU)** Figure 2.1 shows the CPU Registers. The CPU contains 13 registers. R0, R1, R2, R3, A0, A1, and FB configure a register bank. There are two sets of register bank. Figure 2.1 **CPU Registers** # 2.1 Data Registers (R0, R1, R2, and R3) R0 is a 16-bit register for transfer, arithmetic, and logic operations. The same applies to R1 to R3. R0 can be split into high-order bits (R0H) and low-order bits (R0L) to be used separately as 8-bit data registers. R1H and R1L are analogous to R0H and R0L. R2 can be combined with R0 and used as a 32-bit data register (R2R0). R3R1 is analogous to R2R0. # 2.2 Address Registers (A0 and A1) A0 is a 16-bit register for address register indirect addressing and address register relative addressing. It is also used for transfer, arithmetic, and logic operations. A1 is analogous to A0. A1 can be combined with A0 to be used as a 32-bit address register (A1A0). # 2.3 Frame Base Register (FB) FB is a 16-bit register for FB relative addressing. # 2.4 Interrupt Table Register (INTB) INTB is a 20-bit register that indicates the start address of an interrupt vector table. ## 2.5 Program Counter (PC) PC is 20 bits wide and indicates the address of the next instruction to be executed. ## 2.6 User Stack Pointer (USP) and Interrupt Stack Pointer (ISP) The stack pointers (SP), USP, and ISP, are each 16 bits wide. The U flag of FLG is used to switch between USP and ISP. # 2.7 Static Base Register (SB) SB is a 16-bit register for SB relative addressing. ## 2.8 Flag Register (FLG) FLG is an 11-bit register indicating the CPU state. # 2.8.1 Carry Flag (C) The C flag retains carry, borrow, or shift-out bits that have been generated by the arithmetic and logic unit. ## 2.8.2 Debug Flag (D) The D flag is for debugging only. Set it to 0. ## 2.8.3 **Zero Flag (Z)** The Z flag is set to 1 when an arithmetic operation results in 0; otherwise to 0. ## 2.8.4 **Sign Flag (S)** The S flag is set to 1 when an arithmetic operation results in a negative value; otherwise to 0. #### 2.8.5 Register Bank Select Flag (B) Register bank 0 is selected when the B flag is 0. Register bank 1 is selected when this flag is set to 1. #### 2.8.6 Overflow Flag (O) The O flag is set to 1 when an operation results in an overflow; otherwise to 0. # 2.8.7 Interrupt Enable Flag (I) The I flag enables maskable interrupts. Interrupt are disabled when the I flag is set to 0, and are enabled when the I flag is set to 1. The I flag is set to 0 when an interrupt request is acknowledged. # 2.8.8 Stack Pointer Select Flag (U) ISP is selected when the U flag is set to 0; USP is selected when the U flag is set to 1. The U flag is set to 0 when a hardware interrupt request is acknowledged or the INT instruction of software interrupt numbers 0 to 31 is executed. # 2.8.9 Processor Interrupt Priority Level (IPL) IPL is 3 bits wide and assigns processor interrupt priority levels from level 0 to level 7. If a requested interrupt has higher priority than IPL, the interrupt is enabled. #### 2.8.10 Reserved Bit If necessary, set to 0. When read, the content is undefined. SFR Information (3)<sup>(1)</sup> Table 4.3 | Address | Register | Symbol | After reset | |-----------------------|-------------------------------------------------------------------------|---------------|-----------------| | 0080h | 1109,500 | | 7 | | 0081h | | | | | 0082h | | | | | 0083h | | | | | 0084h | | | | | 0085h | | | | | 0086h | | | | | 0087h | | | | | 0087H | | | | | 0089h | | | | | 0089h | | | | | 008Bh | | | | | 008Ch | | | | | 008Ch | | | | | 008Eh | | | | | 008Fh | | | | | 0090h | | | | | 0090H | | | | | 0091h | | | | | 0092h<br>0093h | | | | | 0093h<br>0094h | | | | | 0094h<br>0095h | | | | | 0095h | | | | | | | | | | 0097h<br>0098h | | | | | 0098h | | | | | | | | | | 009Ah | | | | | 009Bh | | | | | 009Ch | | | | | 009Dh | | | | | 009Eh | | | | | 009Fh | | LIONED | | | 00A0h | UARTO Transmit/Receive Mode Register | U0MR | 00h | | 00A1h | UARTO Bit Rate Register | U0BRG | XXh | | 00A2h | UART0 Transmit Buffer Register | U0TB | XXh | | 00A3h | LIANTO T | 11000 | XXh | | 00A4h | UART0 Transmit/Receive Control Register 0 | U0C0 | 00001000b | | 00A5h | UART0 Transmit/Receive Control Register 1 | U0C1 | 00000010b | | 00A6h | UART0 Receive Buffer Register | U0RB | XXh | | 00A7h | | | XXh | | 00A8h | UART1 Transmit/Receive Mode Register | U1MR | 00h | | 00A9h | UART1 Bit Rate Register | U1BRG | XXh | | 00AAh | UART1 Transmit Buffer Register | U1TB | XXh | | 00ABh | | | XXh | | 00ACh | UART1 Transmit/Receive Control Register 0 | U1C0 | 00001000b | | 00ADh | UART1 Transmit/Receive Control Register 1 | U1C1 | 00000010b | | 00AEh | UART1 Receive Buffer Register | U1RB | XXh | | 00AFh | | | XXh | | 00B0h | | | 1 | | 00B1h | | | | | 00B2h | | | 1 | | 00B3h | | | | | 00B4h | | | | | 00B5h | | | | | 00B6h | | | | | 00B7h | | | | | 00B8h | SS Control Register H / IIC bus Control Register 1 <sup>(2)</sup> | SSCRH / ICCR1 | 00h | | 00B9h | SS Control Register L / IIC bus Control Register 2 <sup>(2)</sup> | SSCRL / ICCR2 | 01111101b | | 00BAh | SS Mode Register / IIC bus Mode Register <sup>(2)</sup> | SSMR / ICMR | 00011000b | | 00BBh | SS Enable Register / IIC bus Interrupt Enable Register <sup>(2)</sup> | SSER / ICIER | 00h | | 00BCh | SS Status Register / IIC bus Status Register <sup>(2)</sup> | SSSR / ICSR | 00h / 0000X000b | | 00BDh | SS Mode Register 2 / Slave Address Register <sup>(2)</sup> | SSMR2 / SAR | 00h | | 00BEh | | SSTDR / ICDRT | FFh | | | SS Transmit Data Register / IIC bus Transmit Data Register(2) | | | | 00BFh<br>X: Undefined | SS Receive Data Register / IIC bus Receive Data Register <sup>(2)</sup> | SSRDR / ICDRR | FFh | X: Undefined NOTES: 1. The blank regions are reserved. Do not access locations in these regions. 2. Selected by the IICSEL bit in the PMR register. Table 4.7 SFR Information (7)<sup>(1)</sup> | Address | Register | Symbol | After reset | |-----------------|---------------------------------|--------|-------------| | 0180h | | | | | 0181h | | | | | 0182h | | | | | 0183h | | | | | 0184h | | | | | 0185h | | | | | 0186h | | | | | 0187h | | | | | 0187h | | | | | 0189h | | | | | 018Ah | | | | | 018Bh | | | | | 018Ch | | | | | 018Dh | | | | | 018Eh | | | | | | | | | | 018Fh | | | | | 0190h | | | | | 0191h | | | | | 0192h | | | | | 0193h | | | | | 0194h | | | | | 0195h | | | | | 0196h | | | | | 0197h | | | | | 0198h | | | | | 0199h | | | | | 019Ah | | | | | 019Bh | | | | | 019Ch | | | | | 019Dh | | | | | 019Eh | | | | | 019Fh | | | | | 01A0h | | | | | 01A1h | | | | | 01A2h | | | | | 01A3h | | | | | 01A4h | | | | | 01A5h | | | | | 01A6h | | | | | 01A7h | | | | | 01A8h | | | | | 01A9h | | | | | 01AAh | | | | | 01ABh | | | | | 01ACh | | | | | 01ADh | | | | | 01AEh | <del>-</del> | | | | 01AFh | | | | | 01B0h | | | | | 01B0fi<br>01B1h | | | | | 01B1h<br>01B2h | | | | | 01020 | Floch Momony Control Pogister 4 | FMR4 | 0100000h | | 01B3h | Flash Memory Control Register 4 | FIVIN4 | 01000000b | | 01B4h | Floob Mamony Control Dogistor 4 | EMD4 | 1000000Vb | | 01B5h | Flash Memory Control Register 1 | FMR1 | 1000000Xb | | 01B6h | FILLIN O LIB III O | FMD0 | 000000041 | | 01B7h | Flash Memory Control Register 0 | FMR0 | 00000001b | | 01B8h | | | | | 01B9h | | | | | 01BAh | | | | | 01BBh | | | | | 01BCh | | | | | 01BDh | | | | | 01BEh | | | | | 01BFh | | | | FFFFh Option Function Select Register OFS (Note 2) X: Undefined NOTES: - 1. The blank regions are reserved. Do not access locations in these regions. - 2. The OFS register cannot be changed by a program. Use a flash programmer to write to it. Figure 5.4 I/O Timing of Clock Synchronous Serial I/O with Chip Select (Master) Figure 5.5 I/O Timing of Clock Synchronous Serial I/O with Chip Select (Slave) Figure 5.6 I/O Timing of Clock Synchronous Serial I/O with Chip Select (Clock Synchronous Communication Mode) Table 5.15 Electrical Characteristics (1) [Vcc = 5 V] | Symbol | Parameter | | Condition | Condition | | Standard | | | | |---------|---------------------|-----------------------------------------------------------------------------------------------------|---------------------|---------------|-----------|----------|------|------|--| | Symbol | Pa | rameter | Condition | | Min. | Тур. | Max. | Unit | | | Vон | Output "H" voltage | Except P1_0 to P1_7, XOUT | Iон = −5 mA | | Vcc - 2.0 | 1 | Vcc | V | | | | | | Ioн = -200 μA | | Vcc - 0.5 | 1 | Vcc | V | | | | | P1_0 to P1_7 | Drive capacity HIGH | Iон = -20 mA | Vcc - 2.0 | 1 | Vcc | V | | | | | | Drive capacity LOW | Iон = -5 mA | Vcc - 2.0 | 1 | Vcc | V | | | | | XOUT | Drive capacity HIGH | Iон = -1 mA | Vcc - 2.0 | 1 | Vcc | V | | | | | | Drive capacity LOW | Ιοн = -500 μΑ | Vcc - 2.0 | 1 | Vcc | V | | | Vol | Output "L" voltage | Except P1_0 to P1_7, | IoL = 5 mA | | _ | 1 | 2.0 | V | | | | | XOUT | IoL = 200 μA | | _ | 1 | 0.45 | V | | | | | P1_0 to P1_7 | Drive capacity HIGH | IoL = 20 mA | _ | 1 | 2.0 | V | | | | | | Drive capacity LOW | IoL = 5 mA | ı | 1 | 2.0 | V | | | | | XOUT | Drive capacity HIGH | IoL = 1 mA | _ | 1 | 2.0 | V | | | | | | Drive capacity LOW | IOL = 500 μA | _ | 1 | 2.0 | V | | | VT+-VT- | Hysteresis | INTO, INT1, INT3,<br>KIO, KI1, KI2, KI3,<br>TRAIO, RXDO, RXD1,<br>CLK0, CLK1,<br>SSI, SCL, SDA, SSO | | | 0.1 | 0.5 | _ | ٧ | | | | | RESET | | | 0.1 | 1.0 | - | V | | | lін | Input "H" current | | VI = 5 V, Vcc = 5 V | | = | = | 5.0 | μА | | | lıL | Input "L" current | | VI = 0 V, Vcc = 5 V | | = | = | -5.0 | μА | | | RPULLUP | Pull-up resistance | | VI = 0 V, Vcc = 5 V | | 30 | 50 | 167 | kΩ | | | RfXIN | Feedback resistance | XIN | | | = | 1.0 | _ | МΩ | | | RfXCIN | Feedback resistance | XCIN | | | = | 18 | _ | МΩ | | | VRAM | RAM hold voltage | • | During stop mode | | 1.8 | _ | - | V | | NOTE: <sup>1.</sup> Vcc = 4.2 to 5.5 V at $T_{opr} = -20$ to $85^{\circ}C$ (N version) / -40 to $85^{\circ}C$ (D version), f(XIN) = 20 MHz, unless otherwise specified. Table 5.16 Electrical Characteristics (2) [Vcc = 5 V] (Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.) | Symbol | Parameter | Condition | | Standard | | | Unit | |--------|--------------------------------------------------------------------------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|------|------| | Symbol | Parameter | | Condition | Min. | Тур. | Max. | Unit | | Icc | Power supply current<br>(Vcc = 3.3 to 5.5 V)<br>Single-chip mode,<br>output pins are open, | High-speed clock mode | XIN = 20 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division | - | 10 | 17 | mA | | | other pins are Vss | | XIN = 16 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division | - | 9 | 15 | mA | | | | | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division | - | 6 | _ | mA | | | | | XIN = 20 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | _ | 5 | _ | mA | | | | | XIN = 16 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | - | 4 | - | mA | | | | | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | = | 2.5 | - | mA | | | | High-speed<br>on-chip<br>oscillator<br>mode | XIN clock off High-speed on-chip oscillator on fOCO = 20 MHz Low-speed on-chip oscillator on = 125 kHz No division | I | 10 | 15 | mA | | | | | XIN clock off High-speed on-chip oscillator on fOCO = 20 MHz Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | = | 4 | _ | mA | | | | | XIN clock off High-speed on-chip oscillator on fOCO = 10 MHz Low-speed on-chip oscillator on = 125 kHz No division | - | 5.5 | 10 | mA | | | | | XIN clock off High-speed on-chip oscillator on fOCO = 10 MHz Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | I | 2.5 | _ | mA | | | | Low-speed<br>on-chip<br>oscillator<br>mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8, FMR47 = 1 | = | 130 | 300 | μА | | | | Low-speed clock mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz FMR47 = 1 | _ | 130 | 300 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz Program operation on RAM Flash memory off, FMSTP = 1 | _ | 30 | _ | μА | Table 5.23 Electrical Characteristics (4) [Vcc = 3 V] (Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.) | Symbol | Parameter | Condition | | | Standard | | | |------------|--------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|------|------| | - Syrribor | i aiametei | | Condition | Min. | Тур. | Max. | Unit | | Icc | Power supply current<br>(Vcc = 2.7 to 3.3 V)<br>Single-chip mode,<br>output pins are open, | (Vcc = 2.7 to 3.3 V) Single-chip mode, clock mode Low-speed on-chip o No division | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division | | 6 | _ | mA | | | other pins are Vss | | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | - | 2 | = | mA | | | | High-speed on-chip oscillator | XIN clock off<br>High-speed on-chip oscillator on fOCO = 10 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>No division | - | 5 | 9 | mA | | | | mode | XIN clock off<br>High-speed on-chip oscillator on fOCO = 10 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8 | - | 2 | _ | mA | | | | Low-speed<br>on-chip<br>oscillator<br>mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8, FMR47 = 1 | - | 130 | 300 | μА | | | | Low-speed clock mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz FMR47 = 1 | П | 130 | 300 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz Program operation on RAM Flash memory off, FMSTP = 1 | I | 30 | | μА | | | | Wait mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock operation VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | _ | 25 | 70 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock off VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | - | 23 | 55 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (high drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | = | 3.8 | - | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (low drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | - | 2.0 | - | μА | | | | Stop mode | XIN clock off, Topr = 25°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 | - | 0.7 | 3.0 | μА | | | | | XIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 | _ | 1.1 | _ | μА | Table 5.46 Timing Requirements of I<sup>2</sup>C bus Interface<sup>(1)</sup> | Symbol | Parameter | Condition | St | Standard | | | | |----------|---------------------------------------------|-----------|-----------------------------|----------|----------|----|--| | Syllibol | i arameter Contr | | Min. | Тур. | Max. | | | | tscl | SCL input cycle time | | 12tcyc + 600 <sup>(2)</sup> | - | _ | ns | | | tsclh | SCL input "H" width | | 3tcyc + 300 <sup>(2)</sup> | = | - | ns | | | tscll | SCL input "L" width | | 5tcyc + 500 <sup>(2)</sup> | = | - | ns | | | tsf | SCL, SDA input fall time | | - | - | 300 | ns | | | tsp | SCL, SDA input spike pulse rejection time | | - | - | 1tcyc(2) | ns | | | tBUF | SDA input bus-free time | | 5tcyc(2) | - | - | ns | | | tstah | Start condition input hold time | | 3tcyc(2) | = | - | ns | | | tstas | Retransmit start condition input setup time | | 3tcyc(2) | = | - | ns | | | tstop | Stop condition input setup time | | 3tcyc(2) | - | - | ns | | | tsdas | Data input setup time | | 1tcyc + 20 <sup>(2)</sup> | - | - | ns | | | tsdah | Data input hold time | | 0 | - | - | ns | | #### NOTES: - 1. Vcc = 2.7 to 5.5 V, Vss = 0 V at Topr = -40 to $85^{\circ}C$ (J version) / -40 to $125^{\circ}C$ (K version), unless otherwise specified. - 2. 1tcyc = 1/f1(s) Figure 5.26 I/O Timing of I<sup>2</sup>C bus Interface Table 5.48 Electrical Characteristics (2) [Vcc = 5 V] (Topr = -40 to 85°C (J version) / -40 to 125°C (K version), unless otherwise specified.) | Cumbal | Parameter | Condition | | | Standar | d | Unit | |---------------------------------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------|------|------| | Symbol | Parameter | er Condition | | Min. Typ. | | Max. | Unil | | lcc | Power supply current (Vcc = 3.3 to 5.5 V)<br>Single-chip mode, | High-speed clock mode | XIN = 20 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>No division | - | 10 | 17 | mA | | output pins are open,<br>other pins are Vss | | XIN = 16 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>No division | _ | 9 | 15 | mA | | | | | | XIN = 10 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>No division | _ | 6 | - | mA | | | | | XIN = 20 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8 | _ | 5 | = | mA | | | | | XIN = 16 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8 | - | 4 | = | mA | | | | | XIN = 10 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8 | _ | 2.5 | _ | mA | | | | High-speed on-chip oscillator | XIN clock off<br>High-speed on-chip oscillator on fOCO = 20 MHz (J version)<br>Low-speed on-chip oscillator on = 125 kHz<br>No division | - | 10 | 15 | mA | | | | mode | XIN clock off<br>High-speed on-chip oscillator on fOCO = 20 MHz (J version)<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8 | - | 4 | - | mA | | | | | XIN clock off<br>High-speed on-chip oscillator on fOCO = 10 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>No division | - | 5.5 | 10 | m/ | | | | | XIN clock off High-speed on-chip oscillator on fOCO = 10 MHz Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | _ | 2.5 | - | mA | | | | Low-speed<br>on-chip<br>oscillator<br>mode | XIN clock off<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8, FMR47 = 1 | - | 130 | 300 | μА | | | | Wait mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock operation VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | _ | 25 | 75 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock off VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | - | 23 | 60 | μА | | | | Stop mode | XIN clock off, Topr = 25°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 | - | 0.8 | 3.0 | μА | | | | | XIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 | - | 1.2 | _ | μА | | | | | XIN clock off, Topr = 125°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off | = | 4.0 | = | μА | | Table 5. | .51 | Serial | Interface | |----------|-----|--------|-----------| | | | | | | Symbol | Parameter | | Standard | | | |----------|------------------------|------|----------|------|--| | | raidilletei | Min. | Max. | Unit | | | tc(CK) | CLKi input cycle time | 200 | - | ns | | | tW(CKH) | CLKi input "H" width | 100 | - | ns | | | tW(CKL) | CLKi input "L" width | 100 | - | ns | | | td(C-Q) | TXDi output delay time | = | 50 | ns | | | th(C-Q) | TXDi hold time | 0 | - | ns | | | tsu(D-C) | RXDi input setup time | 50 | = | ns | | | th(C-D) | RXDi input hold time | 90 | - | ns | | i = 0 or 1 Figure 5.29 Serial Interface Timing Diagram when Vcc = 5 V Table 5.52 External Interrupt INTi (i = 0, 1, 3) Input | Symbol | Parameter | Standard | | Unit | |---------|----------------------|--------------------|------|-------| | | | Min. | Max. | Offic | | tw(INH) | INTi input "H" width | 250 <sup>(1)</sup> | - | ns | | tW(INL) | INTi input "L" width | 250(2) | - | ns | #### NOTES: - 1. When selecting the digital filter by the INTi input filter select bit, use an INTi input HIGH width of either (1/digital filter clock frequency x 3) or the minimum value of standard, whichever is greater. - 2. When selecting the digital filter by the INTi input filter select bit, use an INTi input LOW width of either (1/digital filter clock frequency x 3) or the minimum value of standard, whichever is greater. Figure 5.30 External Interrupt INTi Input Timing Diagram when Vcc = 5 V Table 5.54 Electrical Characteristics (4) [Vcc = 3 V] (Topr = -40 to 85°C (J version) / -40 to 125°C (K version), unless otherwise specified.) | Symbol | Parameter | Condition | Standard | | | Unit | | |--------|------------------------------------------------------------------------------------------------------------------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------| | Symbol | Faiailielei | | Condition | Min. | Тур. | Max. | UIIIL | | Icc | Power supply current<br>(Vcc = 2.7 to 3.3 V)<br>Single-chip mode,<br>output pins are open,<br>other pins are Vss | High-speed clock mode | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division | - | 6 | - | mA | | | | | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | ı | 2 | _ | mA | | | | High-speed<br>on-chip<br>oscillator<br>mode | XIN clock off High-speed on-chip oscillator on fOCO = 10 MHz Low-speed on-chip oscillator on = 125 kHz No division | - | 5 | 9 | mA | | | | | XIN clock off High-speed on-chip oscillator on fOCO = 10 MHz Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | Ι | 2 | - | mA | | | | Low-speed<br>on-chip<br>oscillator<br>mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8, FMR47 = 1 | I | 130 | 300 | μА | | | | Wait mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock operation VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | | 25 | 70 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock off VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | - | 23 | 55 | μА | | | | Stop mode | XIN clock off, Topr = 25°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 | = | 0.7 | 3.0 | μА | | | | | XIN clock off, Topr = 85°C<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>CM10 = 1<br>Peripheral clock off<br>VCA27 = VCA26 = VCA25 = 0 | I | 1.1 | _ | μА | | | | | XIN clock off, Topr = 125°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 | - | 3.8 | _ | μА | #### **Timing requirements** (Unless Otherwise Specified: Vcc = 3 V, Vss = 0 V at Topr = 25°C) [Vcc = 3 V] Table 5.55 XIN Input | Symbol | Parameter | Stan | Unit | | |----------|----------------------|------|------|-------| | | | Min. | Max. | Offic | | tc(XIN) | XIN input cycle time | 100 | - | ns | | twh(xin) | XIN input "H" width | 40 | - | ns | | twl(XIN) | XIN input "L" width | 40 | - | ns | Figure 5.31 XIN Input Timing Diagram when Vcc = 3 V Table 5.56 TRAIO Input | Symbol | Parameter | Stan | Unit | | |------------|------------------------|------|------|-------| | | | Min. | Max. | Offic | | tc(TRAIO) | TRAIO input cycle time | 300 | - | ns | | twh(traio) | TRAIO input "H" width | 120 | - | ns | | tWL(TRAIO) | TRAIO input "L" width | 120 | = | ns | Figure 5.32 TRAIO Input Timing Diagram when Vcc = 3 V