

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                    |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | C166                                                                        |
| Core Size                  | 16-Bit                                                                      |
| Speed                      | 25MHz                                                                       |
| Connectivity               | CANbus, EBI/EMI, SPI, UART/USART                                            |
| Peripherals                | POR, PWM, WDT                                                               |
| Number of I/O              | 111                                                                         |
| Program Memory Size        | -                                                                           |
| Program Memory Type        | ROMIess                                                                     |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 4K x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                                 |
| Data Converters            | A/D 16x10b                                                                  |
| Oscillator Type            | External                                                                    |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 144-BQFP                                                                    |
| Supplier Device Package    | P-MQFP-144-8                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/c167srlmhakxuma2 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# C167CR C167SR 16-Bit Single-Chip Microcontroller

# Microcontrollers



Never stop thinking.



C167CR C167SR

#### **Table of Contents**

# **Table of Contents**

| Table of Contents                                                                                                                                                                                                                                                                                                                                                    | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Summary of Features                                                                                                                                                                                                                                                                                                                                                  | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| General Device Information       Introduction         Introduction       Introduction         Pin Configuration and Definition for P-MQFP-144-8       8         Pin Configuration and Definition for P-BGA-176-2       1                                                                                                                                             | 7<br>8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Functional Description26Memory Organization27External Bus Controller28Central Processing Unit (CPU)30Interrupt System32Capture/Compare (CAPCOM) Units36PWM Module38General Purpose Timer (GPT) Unit39A/D Converter42Serial Channels43CAN-Module44Watchdog Timer44Parallel Ports44Oscillator Watchdog44Instruction Set Summary50Special Function Registers Overview50 | 78026892344567                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Electrical Parameters58General Parameters58DC Parameters60Analog/Digital Converter Parameters64AC Parameters66Definition of Internal Timing66External Clock Drive XTAL170Testing Waveforms72External Bus Timing72Package Outlines88                                                                                                                                  | 8<br>0<br>4<br>6<br>0<br>1<br>2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                                                                                                                                                                      | Summary of Features       General Device Information         Introduction       Pin Configuration and Definition for P-MQFP-144-8         Pin Configuration and Definition for P-BGA-176-2       1         Functional Description       2         Memory Organization       2         External Bus Controller       2         Central Processing Unit (CPU)       3         Interrupt System       3         Capture/Compare (CAPCOM) Units       3         PWM Module       3         General Purpose Timer (GPT) Unit       3         A/D Converter       4         Serial Channels       4         CAN-Module       4         Watchdog Timer       4         Parallel Ports       4         Oscillator Watchdog       44         Instruction Set Summary       4         Special Function Registers Overview       55         General Parameters       56         DC Parameters       56         Definition of Internal Timing       66         Actoral Clock Drive XTAL1       70         Testing Waveforms       7 |



#### **Summary of Features**

| Derivative <sup>1)</sup>                        | Program<br>ROM Size | XRAM Size | Operating<br>Frequency | Package      |
|-------------------------------------------------|---------------------|-----------|------------------------|--------------|
| SAK-C167SR-LM<br>SAB-C167SR-LM                  | -                   | 2 Kbytes  | 25 MHz                 | P-MQFP-144-8 |
| SAK-C167SR-L33M<br>SAB-C167SR-L33M              | -                   | 2 Kbytes  | 33 MHz                 | P-MQFP-144-8 |
| SAK-C167CR-LM<br>SAF-C167CR-LM<br>SAB-C167CR-LM | -                   | 2 Kbytes  | 25 MHz                 | P-MQFP-144-8 |
| SAK-C167CR-L33M<br>SAB-C167CR-L33M              | -                   | 2 Kbytes  | 33 MHz                 | P-MQFP-144-8 |
| SAK-C167CR-4RM<br>SAB-C167CR-4RM                | 32 Kbytes           | 2 Kbytes  | 25 MHz                 | P-MQFP-144-8 |
| SAK-C167CR-4R33M<br>SAB-C167CR-4R33M            | 32 Kbytes           | 2 Kbytes  | 33 MHz                 | P-MQFP-144-8 |
| SAK-C167CR-16RM                                 | 128 Kbytes          | 2 Kbytes  | 25 MHz                 | P-MQFP-144-8 |
| SAK-C167CR-16R33M                               | 128 Kbytes          | 2 Kbytes  | 33 MHz                 | P-MQFP-144-8 |
| SAK-C167CR-LE                                   | -                   | 2 Kbytes  | 25 MHz                 | P-BGA-176-2  |

## Table 1 C167CR Derivative Synopsis

1) This Data Sheet is valid for devices manufactured in 0.5 μm technology, i.e. devices starting with and including design step GA(-T)6.



# 2 General Device Information

## 2.1 Introduction

The C167CR derivatives are high performance derivatives of the Infineon C166 Family of full featured single-chip CMOS microcontrollers. They combine high CPU performance (up to 16.5 million instructions per second) with high peripheral functionality and enhanced IO-capabilities. They also provide clock generation via PLL and various on-chip memory modules such as program ROM, internal RAM, and extension RAM.



Figure 1 Logic Symbol



| Table 2    | Pin        | Definit        | tions and Functions P-MQFP-144-8 (cont'd)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------|------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol     | Pin<br>No. | Input<br>Outp. | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| RSTIN      | 140        | I/O            | Reset Input with Schmitt-Trigger characteristics. A low level<br>at this pin while the oscillator is running resets the C167CR.<br>An internal pull-up resistor permits power-on reset using only<br>a capacitor connected to $V_{SS}$ .<br>A spike filter suppresses input pulses < 10 ns. Input pulses<br>> 100 ns safely pass the filter. The minimum duration for a<br>safe recognition should be 100 ns + 2 CPU clock cycles.<br>In bidirectional reset mode (enabled by setting bit BDRSTEN<br>in register SYSCON) the RSTIN line is internally pulled low<br>for the duration of the internal reset sequence upon any reset<br>(HW, SW, WDT). See note below this table. |
|            |            |                | Note: To let the reset configuration of PORT0 settle and to let<br>the PLL lock a reset duration of ca. 1 ms is<br>recommended.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| RST<br>OUT | 141        | 0              | Internal Reset Indication Output. This pin is set to a low level<br>when the part is executing either a hardware-, a software- or<br>a watchdog timer reset. RSTOUT remains low until the EINIT<br>(end of initialization) instruction is executed.                                                                                                                                                                                                                                                                                                                                                                                                                             |
| NMI        | 142        | 1              | Non-Maskable Interrupt Input. A high to low transition at this<br>pin causes the CPU to vector to the NMI trap routine. When<br>the PWRDN (power down) instruction is executed, the NMI<br>pin must be low in order to force the C167CR to go into power<br>down mode. If NMI is high, when PWRDN is executed, the<br>part will continue to run in normal mode.<br>If not used, pin NMI should be pulled high externally.                                                                                                                                                                                                                                                       |
| $V_{AREF}$ | 37         | _              | Reference voltage for the A/D converter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| $V_{AGND}$ | 38         | _              | Reference ground for the A/D converter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



## 2.3 Pin Configuration and Definition for P-BGA-176-2

The pins<sup>1)</sup> of the C167CR are described in detail in **Table 3**, including all their alternate functions. **Figure 3** summarizes all pins in a condensed way, showing their location on the bottom of the package.

Note: The P-MQFP-144-8 is described in Table 2 and Figure 2.

|   | 1               | 2                 | 3               | 4               | 5               | 6    | 7    | 8               | 9         | 10   | 11                 | 12                | 13    | 14              |
|---|-----------------|-------------------|-----------------|-----------------|-----------------|------|------|-----------------|-----------|------|--------------------|-------------------|-------|-----------------|
| A |                 |                   | P5.5            | P5.2            | P5.0            | P7.7 | P7.3 | V <sub>ss</sub> | P8.5      | P8.1 | P6.7               | P6.4              | P6.0  |                 |
| В |                 | V <sub>AREF</sub> | P5.8            | P5.4            |                 | P7.6 | P7.2 | V <sub>DD</sub> | P8.4      | P8.0 | P6.5               | P6.1              |       |                 |
| С | P5.11           | $V_{\text{AGND}}$ | P5.9            | P5.6            | P5.3            | P7.5 | P7.1 | P8.7            | P8.3      | P6.6 | P6.3               | V <sub>DD</sub>   | XTAL1 | NMI             |
| D | P5.12           | P5.13             | P5.10           | P5.7            | P5.1            | P7.4 | P7.0 | P8.6            | P8.2      | P6.2 | V <sub>ss</sub>    | <u>RST</u><br>OUT | XTAL2 | V <sub>DD</sub> |
| Е | V <sub>ss</sub> | P5.15             | P5.14           |                 |                 |      |      |                 |           |      | R <u>S</u> T<br>IN | V <sub>ss</sub>   | P1.15 | P1.14           |
| F | V <sub>DD</sub> | P2.1              | P2.0            | P2.2            |                 |      |      |                 |           |      | P1.9               | P1.10             | P1.12 | P1.13           |
| G | P2.6            | P2.5              | P2.4            | P2.3            |                 |      |      |                 |           |      | P1.7               | V <sub>ss</sub>   | P1.8  | P1.11           |
| н | P2.7            | V <sub>ss</sub>   | V <sub>DD</sub> | P2.8            |                 |      |      |                 |           |      | P1.4               | P1.5              | P1.6  | V <sub>DD</sub> |
| J | P2.9            | P2.10             | P2.12           | P2.11           |                 |      |      |                 |           |      | P0.14              | P0.15             | P1.2  | P1.3            |
| к | P2.13           | P2.14             | P3.1            | V <sub>DD</sub> |                 |      |      |                 |           |      | P0.9               | P0.13             | P1.0  | P1.1            |
| L | P2.15           | P3.2              | V <sub>ss</sub> | P3.12           | V <sub>ss</sub> | P4.2 | P4.6 | RD              | P0.1      | P0.8 | V <sub>ss</sub>    | P0.10             | P0.12 | P0.11           |
| М | P3.0            | P3.3              | P3.6            | P3.11           | V <sub>DD</sub> | P4.1 | P4.5 | V <sub>ss</sub> | EA        | P0.3 | P0.5               | V <sub>DD</sub>   |       |                 |
| Ν | P3.4            | P3.7              | P3.8            | P3.10           | P3.15           | OWE  | P4.3 | P4.7            | WR        | P0.0 | P0.4               | P0.7              |       |                 |
| Ρ |                 | P3.5              | P3.9            | P3.13           |                 | P4.0 | P4.4 | V <sub>DD</sub> | REA<br>DY | ALE  | P0.2               | P0.6              |       |                 |
|   | 1               | 2                 | 3               | 4               | 5               | 6    | 7    | 8               | 9         | 10   | 11                 | 12                | 13    | 14              |





<sup>1)</sup> The external connections of the C167CR in P-BGA-176-2 are referred to as pins throughout this document, although they are mechanically realized as solder balls.



## Table 3Pin Definitions and Functions P-BGA-176-2 (cont'd)

| D13 |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| C13 | O<br>I | <ul> <li>XTAL2: Output of the oscillator amplifier circuit.</li> <li>XTAL1: Input to the oscillator amplifier and input to the internal clock generator.</li> <li>To clock the device from an external source, drive XTAL1, while leaving XTAL2 unconnected. Minimum and maximum high/low and rise/fall times specified in the AC Characteristics must be observed.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                             |
| D12 | 0      | Internal Reset Indication Output. This pin is set to a low level<br>when the part is executing either a hardware-, a software- or<br>a watchdog timer reset. RSTOUT remains low until the EINIT<br>(end of initialization) instruction is executed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Ξ11 | I/O    | Reset Input with Schmitt-Trigger characteristics. A low level<br>at this pin while the oscillator is running resets the C167CR.<br>An internal pull-up resistor permits power-on reset using only<br>a capacitor connected to $V_{SS}$ .<br>A spike filter suppresses input pulses < 10 ns. Input pulses<br>> 100 ns safely pass the filter. The minimum duration for a<br>safe recognition should be 100 ns + 2 CPU clock cycles.<br>In bidirectional reset mode (enabled by setting bit BDRSTEN<br>in register SYSCON) the RSTIN line is internally pulled low<br>for the duration of the internal reset sequence upon any reset<br>(HW, SW, WDT). See note below this table.<br><i>Note: To let the reset configuration of PORT0 settle and to let<br/>the PLL lock a reset duration of ca. 1 ms is</i> |
|     |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |



## Table 3Pin Definitions and Functions P-BGA-176-2 (cont'd)

| Symbol     | Pin  | Input | Function                                                                                                                                                                                                                                                                                                |
|------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            | Num. | Outp. |                                                                                                                                                                                                                                                                                                         |
| ĒĀ         | M9   | I     | External Access Enable pin. A low level at this pin during and<br>after Reset forces the C167CR to begin instruction execution<br>out of external memory. A high level forces execution out of<br>the internal program memory.<br>"ROMless" versions must have this pin tied to '0'.                    |
| WR/<br>WRL | N9   | 0     | External Memory Write Strobe. In WR-mode this pin is<br>activated for every external data write access. In WRL-mode<br>this pin is activated for low byte data write accesses on a<br>16-bit bus, and for every data write access on an 8-bit bus.<br>See WRCFG in register SYSCON for mode selection.  |
| READY      | P9   | 1     | Ready Input. When the Ready function is enabled, a high<br>level at this pin during an external memory access will force<br>the insertion of memory cycle time waitstates until the pin<br>returns to a low level.<br>An internal pull-up device will hold this pin high when nothing<br>is driving it. |
| ALE        | P10  | 0     | Address Latch Enable Output. Can be used for latching the address into external memory or an address latch in the multiplexed bus modes.                                                                                                                                                                |
| P4         |      | IO    | Port 4 is an 8-bit bidirectional I/O port. It is bit-wise<br>programmable for input or output via direction bits. For a pin<br>configured as input, the output driver is put into high-<br>impedance state.<br>Port 4 can be used to output the segment address lines and<br>for serial bus interfaces: |
| P4.0       | P6   | 0     | A16 Least Significant Segment Address Line                                                                                                                                                                                                                                                              |
| P4.1       | M6   | 0     | A17 Segment Address Line                                                                                                                                                                                                                                                                                |
| P4.2       | L6   | 0     | A18 Segment Address Line                                                                                                                                                                                                                                                                                |
| P4.3       | N7   | 0     | A19 Segment Address Line                                                                                                                                                                                                                                                                                |
| P4.4       | P7   | 0     | A20 Segment Address Line                                                                                                                                                                                                                                                                                |
| P4.5       | M7   | 0     | A21 Segment Address Line,                                                                                                                                                                                                                                                                               |
|            |      | I     | CAN1_RxD CAN 1 Receive Data Input                                                                                                                                                                                                                                                                       |
| P4.6       | L7   | 0     | A22 Segment Address Line,                                                                                                                                                                                                                                                                               |
|            |      | 0     | CAN1_TxD CAN 1 Transmit Data Output                                                                                                                                                                                                                                                                     |
| P4.7       | N8   | 0     | A23 Most Significant Segment Address Line                                                                                                                                                                                                                                                               |



| Compare Modes           | Function                                                                                                                         |  |  |  |  |  |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Mode 0                  | Interrupt-only compare mode;<br>several compare interrupts per timer period are possible                                         |  |  |  |  |  |
| Mode 1                  | Pin toggles on each compare match;<br>several compare events per timer period are possible                                       |  |  |  |  |  |
| Mode 2                  | Interrupt-only compare mode;<br>only one compare interrupt per timer period is generated                                         |  |  |  |  |  |
| Mode 3                  | Pin set '1' on match; pin reset '0' on compare time overflow;<br>only one compare event per timer period is generated            |  |  |  |  |  |
| Double<br>Register Mode | Two registers operate on one pin;<br>pin toggles on each compare match;<br>several compare events per timer period are possible. |  |  |  |  |  |

## Table 6 Compare Modes (CAPCOM)



## 3.7 General Purpose Timer (GPT) Unit

The GPT unit represents a very flexible multifunctional timer/counter structure which may be used for many different time related tasks such as event timing and counting, pulse width and duty cycle measurements, pulse generation, or pulse multiplication.

The GPT unit incorporates five 16-bit timers which are organized in two separate modules, GPT1 and GPT2. Each timer in each module may operate independently in a number of different modes, or may be concatenated with another timer of the same module.

Each of the three timers T2, T3, T4 of **module GPT1** can be configured individually for one of four basic modes of operation, which are Timer, Gated Timer, Counter, and Incremental Interface Mode. In Timer Mode, the input clock for a timer is derived from the CPU clock, divided by a programmable prescaler, while Counter Mode allows a timer to be clocked in reference to external events.

Pulse width or duty cycle measurement is supported in Gated Timer Mode, where the operation of a timer is controlled by the 'gate' level on an external input pin. For these purposes, each timer has one associated port pin (TxIN) which serves as gate or clock input. The maximum resolution of the timers in module GPT1 is 16 TCL.

The count direction (up/down) for each timer is programmable by software or may additionally be altered dynamically by an external signal on a port pin (TxEUD) to facilitate e.g. position tracking.

In Incremental Interface Mode the GPT1 timers (T2, T3, T4) can be directly connected to the incremental position sensor signals A and B via their respective inputs TxIN and TxEUD. Direction and count signals are internally derived from these two input signals, so the contents of the respective timer Tx corresponds to the sensor position. The third position sensor signal TOP0 can be connected to an interrupt input.

Timer T3 has an output toggle latch (T3OTL) which changes its state on each timer overflow/underflow. The state of this latch may be output on pin T3OUT e.g. for time out monitoring of external hardware components, or may be used internally to clock timers T2 and T4 for measuring long time periods with high resolution.

In addition to their basic operating modes, timers T2 and T4 may be configured as reload or capture registers for timer T3. When used as capture or reload registers, timers T2 and T4 are stopped. The contents of timer T3 is captured into T2 or T4 in response to a signal at their associated input pins (TxIN). Timer T3 is reloaded with the contents of T2 or T4 triggered either by an external signal or by a selectable state transition of its toggle latch T3OTL. When both T2 and T4 are configured to alternately reload T3 on opposite state transitions of T3OTL with the low and high times of a PWM signal, this signal can be constantly generated without software intervention.



## 3.8 A/D Converter

For analog signal measurement, a 10-bit A/D converter with 16 multiplexed input channels and a sample and hold circuit has been integrated on-chip. It uses the method of successive approximation. The sample time (for loading the capacitors) and the conversion time is programmable and can so be adjusted to the external circuitry.

Overrun error detection/protection is provided for the conversion result register (ADDAT): either an interrupt request will be generated when the result of a previous conversion has not been read from the result register at the time the next conversion is complete, or the next conversion is suspended in such a case until the previous result has been read.

For applications which require less than 16 analog input channels, the remaining channel inputs can be used as digital input port pins.

The A/D converter of the C167CR supports four different conversion modes. In the standard Single Channel conversion mode, the analog level on a specified channel is sampled once and converted to a digital result. In the Single Channel Continuous mode, the analog level on a specified channel is repeatedly sampled and converted without software intervention. In the Auto Scan mode, the analog levels on a prespecified number of channels are sequentially sampled and converted. In the Auto Scan Continuous mode, the number of prespecified channels is repeatedly sampled and converted in a converted. In addition, the conversion of a specific channel can be inserted (injected) into a running sequence without disturbing this sequence. This is called Channel Injection Mode.

The Peripheral Event Controller (PEC) may be used to automatically store the conversion results into a table in memory for later evaluation, without requiring the overhead of entering and exiting interrupt routines for each data transfer.

After each reset and also during normal operation the ADC automatically performs calibration cycles. This automatic self-calibration constantly adjusts the converter to changing operating conditions (e.g. temperature) and compensates process variations.

These calibration cycles are part of the conversion cycle, so they do not affect the normal operation of the A/D converter.

In order to decouple analog inputs from digital noise and to avoid input trigger noise those pins used for analog input can be disconnected from the digital IO or input stages under software control. This can be selected for each pin separately via register P5DIDIS (Port 5 Digital Input Disable).



## 3.13 Oscillator Watchdog

The Oscillator Watchdog (OWD) monitors the clock signal generated by the on-chip oscillator (either with a crystal or via external clock drive). For this operation the PLL provides a clock signal which is used to supervise transitions on the oscillator clock. This PLL clock is independent from the XTAL1 clock. When the expected oscillator clock transitions are missing the OWD activates the PLL Unlock / OWD interrupt node and supplies the CPU with the PLL clock signal. Under these circumstances the PLL will oscillate with its basic frequency.

In direct drive mode the PLL base frequency is used directly ( $f_{CPU} = 2 \dots 5 \text{ MHz}$ ). In prescaler mode the PLL base frequency is divided by 2 ( $f_{CPU} = 1 \dots 2.5 \text{ MHz}$ ).

Note: The CPU clock source is only switched back to the oscillator clock after a hardware reset.

**The oscillator watchdog can be disabled** via hardware by (externally) pulling low pin OWE (internal pull-up provides high level if not connected). In this case (OWE = '0') the PLL remains idle and provides no clock signal, while the CPU clock signal is derived directly from the oscillator clock or via prescaler. Also no interrupt request will be generated in case of a missing oscillator clock.



#### Table 8C167CR Registers, Ordered by Name (cont'd)

| Table 8 | С<br>С | 16/CR Reg                  | isters,         | Ordered by Name (cont'd)                                       |                                 |
|---------|--------|----------------------------|-----------------|----------------------------------------------------------------|---------------------------------|
| Name    |        | Physical<br>Address        | 8-Bit<br>Addr.  | Description                                                    | Reset<br>Value                  |
| SOEIC   | b      | FF70 <sub>H</sub>          | B8 <sub>H</sub> | Serial Chan. 0 Error Interrupt Ctrl. Reg.                      | 0000 <sub>H</sub>               |
| SORBUF  |        | FEB2 <sub>H</sub>          | 59 <sub>H</sub> | Serial Channel 0 Receive Buffer Reg.<br>(read only)            | XX <sub>H</sub>                 |
| SORIC   | b      | FF6E <sub>H</sub>          | В7 <sub>Н</sub> | Serial Channel 0 Receive Interrupt<br>Control Register         | 0000 <sub>H</sub>               |
| SOTBIC  | b      | F19C <sub>H</sub> <b>E</b> | CE <sub>H</sub> | Serial Channel 0 Transmit Buffer<br>Interrupt Control Register | 0000 <sub>H</sub>               |
| SOTBUF  |        | FEB0 <sub>H</sub>          | 58 <sub>H</sub> | Serial Channel 0 Transmit Buffer Reg.<br>(write only)          | 00 <sub>H</sub>                 |
| SOTIC   | b      | FF6C <sub>H</sub>          | B6 <sub>H</sub> | Serial Channel 0 Transmit Interrupt<br>Control Register        | 0000 <sub>H</sub>               |
| SP      |        | FE12 <sub>H</sub>          | 09 <sub>H</sub> | CPU System Stack Pointer Register                              | FC00 <sub>H</sub>               |
| SSCBR   |        | F0B4 <sub>H</sub> E        | 5A <sub>H</sub> | SSC Baudrate Register                                          | 0000 <sub>H</sub>               |
| SSCCON  | b      | FFB2 <sub>H</sub>          | D9 <sub>H</sub> | SSC Control Register                                           | 0000 <sub>H</sub>               |
| SSCEIC  | b      | FF76 <sub>H</sub>          | BB <sub>H</sub> | SSC Error Interrupt Control Register                           | 0000 <sub>H</sub>               |
| SSCRB   |        | F0B2 <sub>H</sub> E        | 59 <sub>H</sub> | SSC Receive Buffer                                             | XXXX <sub>H</sub>               |
| SSCRIC  | b      | FF74 <sub>H</sub>          | $BA_H$          | SSC Receive Interrupt Control Register                         | 0000 <sub>H</sub>               |
| SSCTB   |        | F0B0 <sub>H</sub> <b>E</b> | 58 <sub>H</sub> | SSC Transmit Buffer                                            | 0000 <sub>H</sub>               |
| SSCTIC  | b      | FF72 <sub>H</sub>          | B9 <sub>H</sub> | SSC Transmit Interrupt Control Register                        | 0000 <sub>H</sub>               |
| STKOV   |        | FE14 <sub>H</sub>          | 0A <sub>H</sub> | CPU Stack Overflow Pointer Register                            | FA00 <sub>H</sub>               |
| STKUN   |        | FE16 <sub>H</sub>          | 0B <sub>H</sub> | CPU Stack Underflow Pointer Register                           | FC00 <sub>H</sub>               |
| SYSCON  | b      | FF12 <sub>H</sub>          | 89 <sub>H</sub> | CPU System Configuration Register                              | <sup>1)</sup> 0xx0 <sub>H</sub> |
| Т0      |        | FE50 <sub>H</sub>          | 28 <sub>H</sub> | CAPCOM Timer 0 Register                                        | 0000 <sub>H</sub>               |
| T01CON  | b      | FF50 <sub>H</sub>          | A8 <sub>H</sub> | CAPCOM Timer 0 and Timer 1 Ctrl. Reg.                          | 0000 <sub>H</sub>               |
| TOIC    | b      | FF9C <sub>H</sub>          | CE <sub>H</sub> | CAPCOM Timer 0 Interrupt Ctrl. Reg.                            | 0000 <sub>H</sub>               |
| TOREL   |        | FE54 <sub>H</sub>          | 2A <sub>H</sub> | CAPCOM Timer 0 Reload Register                                 | 0000 <sub>H</sub>               |
| T1      |        | FE52 <sub>H</sub>          | 29 <sub>H</sub> | CAPCOM Timer 1 Register                                        | 0000 <sub>H</sub>               |
| T1IC    | b      | FF9E <sub>H</sub>          | CF <sub>H</sub> | CAPCOM Timer 1 Interrupt Ctrl. Reg.                            | 0000 <sub>H</sub>               |
| T1REL   |        | FE56 <sub>H</sub>          | 2B <sub>H</sub> | CAPCOM Timer 1 Reload Register                                 | 0000 <sub>H</sub>               |
| Т2      |        | FE40 <sub>H</sub>          | 20 <sub>H</sub> | GPT1 Timer 2 Register                                          | 0000 <sub>H</sub>               |
| T2CON   | b      | FF40 <sub>H</sub>          | A0 <sub>H</sub> | GPT1 Timer 2 Control Register                                  | 0000 <sub>H</sub>               |



Reset

Value

0000<sub>н</sub>

0000<sub>н</sub>

0000<sub>н</sub>

0000<sub>H</sub>

0000<sub>H</sub>

0000<sub>H</sub>

0000<sub>H</sub>

0000<sub>н</sub>

0000<sub>н</sub>

0000<sub>н</sub>

0000<sub>н</sub>

0000<sub>H</sub>

0000<sub>н</sub>

0000<sub>H</sub>

0000<sub>H</sub>

0000<sub>н</sub>

0000<sub>H</sub>

0000<sub>H</sub>

0000<sub>H</sub>

0000<sub>H</sub>

0000<sub>H</sub>

0000<sub>H</sub>

0000<sub>H</sub>

0000<sub>н</sub>

0000<sub>H</sub>

0000<sub>H</sub>

0000<sub>H</sub>

#### **Functional Description**

#### C167CR Registers, Ordered by Name (cont'd) Table 8 8-Bit Name Physical Description **Address** Addr. T2IC b FF60<sub>H</sub> B0<sub>H</sub> GPT1 Timer 2 Interrupt Control Register FE42<sub>H</sub> 21<sub>H</sub> **T**3 **GPT1** Timer 3 Register A1<sub>H</sub> T3CON FF42<sub>H</sub> **GPT1** Timer 3 Control Register b T3IC b FF62<sub>H</sub> B1<sub>н</sub> **GPT1** Timer 3 Interrupt Control Register Τ4 FE44<sub>H</sub> 22<sub>н</sub> **GPT1** Timer 4 Register T4CON FF44<sub>H</sub> **GPT1** Timer 4 Control Register b А2<sub>н</sub> FF64<sub>H</sub> T4IC **GPT1** Timer 4 Interrupt Control Register b B2<sub>H</sub> **T5** FE46<sub>H</sub> 23<sub>H</sub> GPT2 Timer 5 Register T5CON FF46<sub>H</sub> A3<sub>H</sub> **GPT2** Timer 5 Control Register b T5IC b FF66<sub>µ</sub> B3<sub>H</sub> GPT2 Timer 5 Interrupt Control Register **T6** FE48<sub>H</sub> 24<sub>H</sub> **GPT2** Timer 6 Register A4<sub>H</sub> **T6CON** FF48<sub>H</sub> **GPT2** Timer 6 Control Register b $B4_{H}$ T6IC **b** | FF68<sub>H</sub> **GPT2** Timer 6 Interrupt Control Register **E** | 28<sub>H</sub> T7 F050<sub>н</sub> CAPCOM Timer 7 Register **T78CON** b FF20<sub>H</sub> 90<sub>H</sub> CAPCOM Timer 7 and 8 Ctrl. Reg. T7IC **b** | F17А<sub>н</sub> E BE<sub>H</sub> CAPCOM Timer 7 Interrupt Ctrl. Reg. F054<sub>H</sub> T7REL CAPCOM Timer 7 Reload Register E 2A<sub>н</sub> F052<sub>H</sub> **T8** Ε **CAPCOM Timer 8 Register** 29<sub>н</sub> F17C<sub>H</sub> T8IC CAPCOM Timer 8 Interrupt Ctrl. Reg. b Ε BF<sub>H</sub> F056<sub>H</sub> $2B_{H}$ T8REL Ε CAPCOM Timer 8 Reload Register FFAC<sub>H</sub> TFR Trap Flag Register b D6<sub>н</sub> WDT FEAE<sub>H</sub> Watchdog Timer Register (read only) 57<sub>H</sub> <sup>2)</sup>00XX<sub>H</sub>

FFAE<sub>H</sub>

F186<sub>H</sub>

F18E<sub>H</sub>

F196<sub>н</sub>

**b** | F19E<sub>н</sub>

**b** | FF1C<sub>H</sub>

b

b

b

D7<sub>H</sub>

C3<sub>H</sub>

С7<sub>н</sub>

CB<sub>H</sub>

8E<sub>н</sub>

E | CF<sub>H</sub>

E

E

E

2) The reset value depends on the indicated reset source.

WDTCON

XP0IC

XP1IC

XP2IC

XP3IC

ZEROS

Watchdog Timer Control Register

CAN1 Module Interrupt Control Register

Unassigned Interrupt Control Register

Unassigned Interrupt Control Register

Constant Value 0's Register (read only)

PLL/OWD Interrupt Control Register



#### **Operating Conditions**

The following operating conditions must not be exceeded in order to ensure correct operation of the C167CR. All parameters specified in the following sections refer to these operating conditions, unless otherwise noticed.

| Parameter                         | Symbol            | Limit             | Values | Unit | Notes                                                                           |  |
|-----------------------------------|-------------------|-------------------|--------|------|---------------------------------------------------------------------------------|--|
|                                   |                   | Min.              | Max.   |      |                                                                                 |  |
| Digital supply voltage            | V <sub>DD</sub>   | 4.5               | 5.5    | V    | Active mode,<br>$f_{CPUmax}$ = 33 MHz                                           |  |
|                                   |                   | 2.5 <sup>1)</sup> | 5.5    | V    | Power Down mode                                                                 |  |
| Digital ground voltage            | V <sub>SS</sub>   |                   | 0      | V    | Reference voltage                                                               |  |
| Overload current                  | I <sub>OV</sub>   | _                 | ±5     | mA   | Per pin <sup>2)3)</sup>                                                         |  |
| Absolute sum of overload currents | $\Sigma  I_{OV} $ | -                 | 50     | mA   | 3)                                                                              |  |
| External Load Capacitance         | CL                | -                 | 50     | pF   | Pin drivers in<br><b>fast edge</b> mode<br>(PDCR.BIPEC = '0')                   |  |
|                                   |                   | -                 | 30     | pF   | Pin drivers in<br><b>reduced edge</b> mode<br>(PDCR.BIPEC = '1') <sup>3)</sup>  |  |
|                                   |                   | -                 | 100    | рF   | Pin drivers in<br><b>fast edge</b> mode,<br>$f_{CPUmax}$ = 25 MHz <sup>4)</sup> |  |
| Ambient temperature               | T <sub>A</sub>    | 0                 | 70     | °C   | SAB-C167CR                                                                      |  |
|                                   |                   | -40               | 85     | °C   | SAF-C167CR                                                                      |  |
|                                   |                   | -40               | 125    | °C   | SAK-C167CR                                                                      |  |

#### Table 10Operating Condition Parameters

1) Output voltages and output currents will be reduced when  $V_{\rm DD}$  leaves the range defined for active mode.

2) Overload conditions occur if the standard operating conditions are exceeded, i.e. the voltage on any pin exceeds the specified range (i.e.  $V_{OV} > V_{DD} + 0.5 \text{ V}$  or  $V_{OV} < V_{SS} - 0.5 \text{ V}$ ). The absolute sum of input overload currents on all pins may not exceed **50 mA**. The supply voltage must remain within the specified limits. Proper operation is not guaranteed if overload conditions occur on functional pins like XTAL1,  $\overline{\text{RD}}$ ,  $\overline{\text{WR}}$ , etc.

3) Not subject to production test - verified by design/characterization.

4) The increased capacitive load is valid for the 25 MHz-derivatives up to a CPU clock frequency of 25 MHz. Under these circumstances the timing parameters as specified in the "C167CR Data Sheet 1999-06" are valid.



## 4.3 Analog/Digital Converter Parameters

| Table 13 | A/D Converter Characteristics (Operating Conditions apply) |
|----------|------------------------------------------------------------|
|----------|------------------------------------------------------------|

| Parameter                                       | Symbol              | Limit                 | Values                                             | Unit | Test<br>Condition                              |  |
|-------------------------------------------------|---------------------|-----------------------|----------------------------------------------------|------|------------------------------------------------|--|
|                                                 |                     | Min.                  | Max.                                               |      |                                                |  |
| Analog reference supply                         | $V_{AREF}  SR$      | 4.0                   | V <sub>DD</sub> + 0.1                              | V    | 1)                                             |  |
| Analog reference ground                         | $V_{\rm AGND} SR$   | V <sub>SS</sub> - 0.1 | V <sub>SS</sub> + 0.2                              | V    | -                                              |  |
| Analog input voltage range                      | $V_{\rm AIN}$ SR    | V <sub>AGND</sub>     | V <sub>AREF</sub>                                  | V    | 2)                                             |  |
| Basic clock frequency                           | $f_{\rm BC}$        | 0.5                   | 6.25                                               | MHz  | 3)                                             |  |
| Conversion time                                 | t <sub>C</sub> CC   | -                     | 40 $t_{\rm BC}$ + $t_{\rm S}$<br>+ 2 $t_{\rm CPU}$ | -    | $t_{\rm CPU} = 1/f_{\rm CPU}$                  |  |
| Calibration time after reset                    | t <sub>CAL</sub> CC | -                     | 3328 t <sub>BC</sub>                               | _    | 5)                                             |  |
| Total unadjusted error                          | TUE CC              | -                     | ±2                                                 | LSB  | 1)                                             |  |
| Internal resistance of reference voltage source | $R_{AREF}SR$        | -                     | t <sub>BC</sub> / 60<br>- 0.25                     | kΩ   | <i>t</i> <sub>BC</sub> in [ns] <sup>6)7)</sup> |  |
| Internal resistance of analog source            | $R_{\rm ASRC} SR$   | -                     | t <sub>s</sub> / 450<br>- 0.25                     | kΩ   | <i>t</i> <sub>S</sub> in [ns] <sup>7)8)</sup>  |  |
| ADC input capacitance                           | $C_{AIN}$ CC        | -                     | 33                                                 | pF   | 7)                                             |  |

1) TUE is tested at  $V_{AREF}$  = 5.0 V,  $V_{AGND}$  = 0 V,  $V_{DD}$  = 4.9 V. It is guaranteed by design for all other voltages within the defined voltage range.

If the analog reference supply voltage exceeds the power supply voltage by up to 0.2 V  $\,$ 

(i.e.  $V_{AREF} = V_{DD} + 0.2 \text{ V}$ ) the maximum TUE is increased to ±3 LSB. This range is not 100% tested.

The specified TUE is guaranteed only if the absolute sum of input overload currents on Port 5 pins (see  $I_{OV}$  specification) does not exceed 10 mA.

During the reset calibration sequence the maximum TUE may be  $\pm$ 4 LSB.

- V<sub>AIN</sub> may exceed V<sub>AGND</sub> or V<sub>AREF</sub> up to the absolute maximum ratings. However, the conversion result in these cases will be X000<sub>H</sub> or X3FF<sub>H</sub>, respectively.
- 3) The limit values for  $f_{\rm BC}$  must not be exceeded when selecting the CPU frequency and the ADCTC setting.
- 4) This parameter includes the sample time t<sub>S</sub>, the time for determining the digital result and the time to load the result register with the conversion result.
   Values for the basic clock t<sub>BC</sub> depend on programming and can be taken from Table 14.
   This parameter depends on the ADC control logic. It is not a real maximum value, but rather a fixum.
- This parameter depends on the ADC control logic. It is not a real maximum value, but rather a fixum.
- During the reset calibration conversions can be executed (with the current accuracy). The time required for these conversions is added to the total reset calibration time.
- 6) During the conversion the ADC's capacitance must be repeatedly charged or discharged. The internal resistance of the reference voltage source must allow the capacitance to reach its respective voltage level within each conversion step. The maximum internal resistance results from the programmed conversion timing.
- 7) Not subject to production test verified by design/characterization.



upper half of PORT0 (P0H), i.e. bitfield CLKCFG represents the logic levels on pins P0.15-13 (P0H.7-5).

 Table 15 associates the combinations of these three bits with the respective clock generation mode.

| CLKCFG<br>(P0H.7-5) | CPU Frequency $f_{CPU} = f_{OSC} \times F$ | External Clock<br>Input Range <sup>1)</sup> | Notes                      |
|---------------------|--------------------------------------------|---------------------------------------------|----------------------------|
| 111                 | $f_{\rm OSC} \times 4$                     | 2.5 to 8.25 MHz                             | Default configuration      |
| 110                 | $f_{\rm OSC} \times 3$                     | 3.33 to 11 MHz                              | -                          |
| 101                 | $f_{\rm OSC} \times 2$                     | 5 to 16.5 MHz                               | -                          |
| 100                 | $f_{\rm OSC} 	imes 5$                      | 2 to 6.6 MHz                                | -                          |
| 011                 | $f_{\rm OSC} 	imes 1$                      | 1 to 33 MHz                                 | Direct drive <sup>2)</sup> |
| 010                 | $f_{\rm OSC} 	imes$ 1.5                    | 6.66 to 22 MHz                              | -                          |
| 001                 | <i>f</i> <sub>OSC</sub> / 2                | 2 to 66 MHz                                 | CPU clock via prescaler    |
| 000                 | $f_{\rm OSC} \times 2.5$                   | 4 to 13.2 MHz                               | -                          |

 Table 15
 C167CR Clock Generation Modes

1) The external clock input range refers to a CPU clock range of 10 ... 33 MHz (PLL operation).

2) The maximum frequency depends on the duty cycle of the external clock signal.

### Prescaler Operation

When prescaler operation is configured (CLKCFG =  $001_B$ ) the CPU clock is derived from the internal oscillator (input clock signal) by a 2:1 prescaler.

The frequency of  $f_{\text{CPU}}$  is half the frequency of  $f_{\text{OSC}}$  and the high and low time of  $f_{\text{CPU}}$  (i.e. the duration of an individual TCL) is defined by the period of the input clock  $f_{\text{OSC}}$ .

The timings listed in the AC Characteristics that refer to TCLs therefore can be calculated using the period of  $f_{\rm OSC}$  for any TCL.

#### Phase Locked Loop

When PLL operation is configured (via CLKCFG) the on-chip phase locked loop is enabled and provides the CPU clock (see table above). The PLL multiplies the input frequency by the factor **F** which is selected via the combination of pins P0.15-13 (i.e.  $f_{CPU} = f_{OSC} \times \mathbf{F}$ ). With every **F**'th transition of  $f_{OSC}$  the PLL circuit synchronizes the CPU clock to the input clock. This synchronization is done smoothly, i.e. the CPU clock frequency does not change abruptly.

Due to this adaptation to the input clock the frequency of  $f_{\rm CPU}$  is constantly adjusted so it is locked to  $f_{\rm OSC}$ . The slight variation causes a jitter of  $f_{\rm CPU}$  which also effects the duration of individual TCLs.







Figure 13 Input Output Waveforms



Figure 14 Float Waveforms



#### General Notes for the Following Timing Figures

These standard notes apply to all subsequent timing figures. Additional individual notes are placed at the respective figure.

- 1. The falling edge of signals  $\overline{RD}$  and  $\overline{WR}/\overline{WRH}/\overline{WRL}/\overline{WrCS}$  is controlled by the Read/Write delay feature (bit BUSCON.RWDCx).
- 2. A bus cycle is extended here, if MCTC waitstates are selected or if the READY input is sampled inactive.
- 3. A bus cycle is extended here, if an MTTC waitstate is selected.





Figure 16 Demultiplexed Bus, Write Access