# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                 |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                        |
| Core Size                  | 32-Bit Single-Core                                                     |
| Speed                      | 50MHz                                                                  |
| Connectivity               | I <sup>2</sup> C, Microwire, SPI, SSI, SSP, UART/USART                 |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                       |
| Number of I/O              | 18                                                                     |
| Program Memory Size        | 16KB (16K x 8)                                                         |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | 2K x 8                                                                 |
| RAM Size                   | 4K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 2.6V ~ 3.6V                                                            |
| Data Converters            | A/D 8x10b; D/A 1x10b                                                   |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 20-UFBGA, WLCSP                                                        |
| Supplier Device Package    | 20-WLCSP (2.55x2.55)                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc11a02uk-118 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 32-bit ARM Cortex-M0 microcontroller

## 6. Pinning information

## 6.1 Pinning



## 32-bit ARM Cortex-M0 microcontroller

| Symbol                                               | Pin    | /Ball   |         |               | Туре | Reset<br>state<br>[1] | Description                                                                                                                                                                                                                   |                                                                                                |                                                                                                                                                                                 |
|------------------------------------------------------|--------|---------|---------|---------------|------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                      | LQFP48 | HVQFN33 | WLCSP20 |               |      |                       |                                                                                                                                                                                                                               |                                                                                                |                                                                                                                                                                                 |
| PIO0_3/SDA/ACMP_O/<br>SWDIO/CT16B1_CAP0              | 16     | 11      | B1      | <u>[4][6]</u> | I/O  | I; IA                 | <b>PIO0_3</b> — General purpose digital input/output pin.<br>High-current sink (20 mA) or standard-current sink (4 mA)<br>programmable; true open-drain for all pin functions. Input<br>glitch filter (50 ns) capable.        |                                                                                                |                                                                                                                                                                                 |
|                                                      |        |         |         |               | I/O  | -                     | <b>SDA</b> — I <sup>2</sup> C-bus data (true open-drain) input/output. Input glitch filter (50 ns) capable.                                                                                                                   |                                                                                                |                                                                                                                                                                                 |
|                                                      |        |         |         |               | 0    | -                     | ACMP_O — Analog comparator output.                                                                                                                                                                                            |                                                                                                |                                                                                                                                                                                 |
|                                                      |        |         |         |               | I/O  | -                     | <b>SWDIO</b> — Serial Wire Debug I/O (secondary for LQFP and HVQFN packages). Input glitch filter (50 ns) capable. For the WLCSP20 package only, this pin is configured to the SWDIO function by the boot loader after reset. |                                                                                                |                                                                                                                                                                                 |
|                                                      |        |         |         |               | I    | -                     | <b>CT16B1_CAP0</b> — Capture input 0 for 16-bit timer 1. Input glitch filter (50 ns) capable.                                                                                                                                 |                                                                                                |                                                                                                                                                                                 |
| PIO0_4/R/AOUT/<br>CT16B0_MAT1/MOSI0                  | 28     | 18      | A4      | [7]           | I/O  | I; PU                 | <b>PIO0_4</b> — General purpose digital input/output pin. Input glitch filter (10 ns) capable.                                                                                                                                |                                                                                                |                                                                                                                                                                                 |
|                                                      |        |         |         |               | -    | -                     | R — Reserved.                                                                                                                                                                                                                 |                                                                                                |                                                                                                                                                                                 |
|                                                      |        |         |         |               | 0    | -                     | AOUT — D/A converter output.                                                                                                                                                                                                  |                                                                                                |                                                                                                                                                                                 |
|                                                      |        |         |         |               | 0    | -                     | CT16B0_MAT1 — Match output 1 for 16-bit timer 0.                                                                                                                                                                              |                                                                                                |                                                                                                                                                                                 |
|                                                      |        |         |         |               | I/O  | -                     | <b>MOSI0</b> — Master Out Slave In for SSP0. Input glitch filter (10 ns) capable.                                                                                                                                             |                                                                                                |                                                                                                                                                                                 |
| TCK/SWCLK/PIO0_5/<br>R/CT16B0_MAT2/<br>SCK0          | 29     | 19      | -       | <u>[9]</u>    | I    | I; PU                 | <b>TCK/SWCLK</b> — Test clock TCK for JTAG interface and primary (default) Serial Wire Debug Clock. Input glitch filter (10 ns) capable.                                                                                      |                                                                                                |                                                                                                                                                                                 |
|                                                      |        |         |         |               | I/O  | -                     | <b>PIO0_5</b> — General purpose digital input/output pin. Input glitch filter (10 ns) capable.                                                                                                                                |                                                                                                |                                                                                                                                                                                 |
|                                                      |        |         |         |               | -    | -                     | R — Reserved.                                                                                                                                                                                                                 |                                                                                                |                                                                                                                                                                                 |
|                                                      |        |         |         |               | 0    | -                     | CT16B0_MAT2 — Match output 2 for 16-bit timer 0.                                                                                                                                                                              |                                                                                                |                                                                                                                                                                                 |
|                                                      |        |         |         |               | I/O  | -                     | <b>SCK0</b> — Serial clock for SSP0. Input glitch filter (10 ns) capable.                                                                                                                                                     |                                                                                                |                                                                                                                                                                                 |
| TCK/SWCLK/PIO0_5/<br>VDDCMP/<br>CT16B0_MAT2/<br>SCK0 | -      | -       | - E     | - 1           | B3   | [7][8]                | I                                                                                                                                                                                                                             | I; PU                                                                                          | <b>TCK/SWCLK</b> — Test clock TCK for JTAG interface and secondary Serial Wire Debug ClocK. Use PIO0_2 for the default TCK/SWCLK function. Input glitch filter (10 ns) capable. |
|                                                      |        |         |         |               |      | I/O                   | -                                                                                                                                                                                                                             | <b>PIO0_5</b> — General purpose digital input/output pin. Input glitch filter (10 ns) capable. |                                                                                                                                                                                 |
|                                                      |        |         |         |               | 1    | -                     | <b>VDDCMP</b> — Analog comparator alternate reference voltage.                                                                                                                                                                |                                                                                                |                                                                                                                                                                                 |
|                                                      |        |         |         |               | 0    | -                     | CT16B0_MAT2 — Match output 2 for 16-bit timer 0.                                                                                                                                                                              |                                                                                                |                                                                                                                                                                                 |
|                                                      |        |         |         |               | I/O  | -                     | <b>SCK0</b> — Serial clock for SSP0. Input glitch filter (10 ns) capable.                                                                                                                                                     |                                                                                                |                                                                                                                                                                                 |

## 32-bit ARM Cortex-M0 microcontroller

| Symbol                               | Pin    | /Ball   |         |              | Туре | Reset<br>state<br>[1] | Description                                                                                    |
|--------------------------------------|--------|---------|---------|--------------|------|-----------------------|------------------------------------------------------------------------------------------------|
|                                      | LQFP48 | HVQFN33 | WLCSP20 |              |      |                       |                                                                                                |
| TDI/PIO0_6/AD0/<br>CT32B0_MAT3/MISO0 | 32     | 21      | C3      | <u>[9]</u>   | I    | I; PU                 | <b>TDI</b> — Test Data In for JTAG interface. Input glitch filter (10 ns) capable.             |
|                                      |        |         |         |              | I/O  | -                     | <b>PIO0_6</b> — General purpose digital input/output pin. Input glitch filter (10 ns) capable. |
|                                      |        |         |         |              | I    | -                     | AD0 — A/D converter input 0.                                                                   |
|                                      |        |         |         |              | 0    | -                     | CT32B0_MAT3 — Match output 3 for 32-bit timer 0.                                               |
|                                      |        |         |         |              | I/O  | -                     | <b>MISO0</b> — Master In Slave Out for SSP0. Input glitch filter (10 ns) capable.              |
| TMS/PIO0_7/AD1/<br>CT32B1_CAP0/      | 33     | 22      | C4      | . <u>[9]</u> | I    | I; PU                 | <b>TMS</b> — Test Mode Select for JTAG interface. Input glitch filter (10 ns) capable.         |
| CT16B0_MAT0                          |        |         |         |              | I/O  | -                     | <b>PIO0_7</b> — General purpose digital input/output pin. Input glitch filter (10 ns) capable. |
|                                      |        |         |         |              | I    | -                     | AD1 — A/D converter input 1.                                                                   |
|                                      |        |         |         |              | I    | -                     | <b>CT32B1_CAP0</b> — Capture input 0 for 32-bit timer 1. Input glitch filter (10 ns) capable.  |
|                                      |        |         |         |              | 0    | -                     | CT16B0_MAT0 — Match output 2 for 16-bit timer 0.                                               |
| TDO/PIO0_8/AD2/                      | 34     | 23      | 23 C2   | C2 [9]       | 0    | I; PU                 | <b>TDO</b> — Test Data Out for JTAG interface.                                                 |
| CT32B1_MAT0/SCK1                     |        |         |         |              | I/O  | -                     | <b>PIO0_8</b> — General purpose digital input/output pin. Input glitch filter (10 ns) capable. |
|                                      |        |         |         |              | I    | -                     | AD2 — A/D converter input 2.                                                                   |
|                                      |        |         |         |              | 0    | -                     | CT32B1_MAT0 — Match output 0 for 32-bit timer 1.                                               |
|                                      |        |         |         |              | I/O  | -                     | <b>SCK1</b> — Serial clock for SSP1. Input glitch filter (10 ns) capable.                      |
| TRST/PIO0_9/AD3/<br>CT32B1_MAT1/     | 35     | 24      | D4      | [9]          | I    | I; PU                 | <b>TRST</b> — Test Reset for JTAG interface. Input glitch filter (10 ns) capable.              |
| CT16B0_MAT1/CTS                      |        |         |         |              | I/O  | -                     | <b>PIO0_9</b> — General purpose digital input/output pin. Input glitch filter (10 ns) capable. |
|                                      |        |         |         |              | I    | -                     | AD3 — A/D converter, input 3.                                                                  |
|                                      |        |         |         |              | 0    | -                     | CT32B1_MAT1 — Match output 1 for 32-bit timer 1.                                               |
|                                      |        |         |         |              | 0    | -                     | CT16B0_MAT1 — Match output 1 for 16-bit timer 0.                                               |
|                                      |        |         |         |              | I    | -                     | <b>CTS</b> — Clear To Send input for USART. Input glitch filter (10 ns) capable.               |

## 32-bit ARM Cortex-M0 microcontroller

| Symbol                              | Pin    | /Ball   |         |     | Туре | Reset<br>state<br>[1] | Description                                                                                                                                   |
|-------------------------------------|--------|---------|---------|-----|------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
|                                     | LQFP48 | HVQFN33 | WLCSP20 |     |      |                       |                                                                                                                                               |
| PIO0_14/MISO1/AD6/<br>CT32B0_CAP1/  | 30     | 20      | -       | [7] | I/O  | I; PU                 | <b>PIO0_14</b> — General purpose digital input/output pin. Input glitch filter (10 ns) capable.                                               |
| CT16B1_MAT1/<br>VDDCMP              |        |         |         |     | I/O  | -                     | <b>MISO1</b> — Master In Slave Out for SSP1. Input glitch filter (10 ns) capable.                                                             |
|                                     |        |         |         |     | I    | -                     | AD6 — A/D converter, input 6.                                                                                                                 |
|                                     |        |         |         |     | I    | -                     | <b>CT32B0_CAP1</b> — Capture input 1 for 32-bit timer 0. Input glitch filter (10 ns) capable.                                                 |
|                                     |        |         |         |     | 0    | -                     | CT16B1_MAT1 — Match output 1 for 16-bit timer 1.                                                                                              |
|                                     |        |         |         |     | I    | -                     | <b>VDDCMP</b> — Analog comparator alternate reference voltage.                                                                                |
| PIO0_14/MISO1/AD6/<br>CT32B0_CAP1/  | -      | -       | B4      | [9] | I/O  | I; PU                 | <b>PIO0_14</b> — General purpose digital input/output pin. Input glitch filter (10 ns) capable.                                               |
| CT16B1_MAT1                         |        |         |         |     | I/O  | -                     | <b>MISO1</b> — Master In Slave Out for SSP1. Input glitch filter (10 ns) capable.                                                             |
|                                     |        |         |         |     | I    | -                     | AD6 — A/D converter, input 6.                                                                                                                 |
|                                     |        |         |         |     | I    | -                     | <b>CT32B0_CAP1</b> — Capture input 1 for 32-bit timer 0. Input glitch filter (10 ns) capable.                                                 |
|                                     |        |         |         |     | 0    | -                     | CT16B1_MAT1 — Match output 1 for 16-bit timer 1.                                                                                              |
| PIO0_15/TXD/AD7/<br>CT32B0_CAP2/SDA | 41     | 27      | E4      | [9] | I/O  | I; PU                 | <b>PIO0_15</b> — General purpose digital input/output pin. Input glitch filter (10 ns) capable.                                               |
|                                     |        |         |         |     | 0    | -                     | TXD — Transmitter data output for USART.                                                                                                      |
|                                     |        |         |         |     | I    | -                     | AD7 — A/D converter, input 7.                                                                                                                 |
|                                     |        |         |         |     | I    | -                     | <b>CT32B0_CAP2</b> — Capture input 2 for 32-bit timer 0. Input glitch filter (10 ns) capable.                                                 |
|                                     |        |         |         |     | I/O  | -                     | <b>SDA</b> — $I^2C$ -bus data input/output. This is not an $I^2C$ -bus open-drain pin <sup>[10]</sup> . Input glitch filter (10 ns) capable.  |
| PIO0_16/<br>ATRG0/ACMP_I3/          | 18     | 13      | A2      | [9] | I/O  | I; PU                 | <b>PIO0_16</b> — General purpose digital input/output pin. Input glitch filter (10 ns) capable.                                               |
| CT16B0_CAP1/SCL                     |        |         |         |     | I    | -                     | <b>ATRG0</b> — Conversion trigger 0 for ADC or DAC. Input glitch filter (10 ns) capable.                                                      |
|                                     |        |         |         |     | 1    | -                     | ACMP_I3 — Analog comparator input 3.                                                                                                          |
|                                     |        |         |         |     | I    | -                     | <b>CT16B0_CAP1</b> — Capture input 1 for 16-bit timer 0. Input glitch filter (10 ns) capable.                                                 |
|                                     |        |         |         |     | I/O  | -                     | <b>SCL</b> — $l^2$ C-bus clock input/output. This is not an $l^2$ C-bus open-drain pin <sup>[10]</sup> . Input glitch filter (10 ns) capable. |

## 32-bit ARM Cortex-M0 microcontroller

| Symbol                      | Pin/Ball |         |         |     | Туре | Reset<br>state<br>[1] | Description                                                                                                                |
|-----------------------------|----------|---------|---------|-----|------|-----------------------|----------------------------------------------------------------------------------------------------------------------------|
|                             | LQFP48   | HVQFN33 | WLCSP20 |     |      |                       |                                                                                                                            |
| PIO0_23/RTS/                | 45       | 30      | -       | [3] | I/O  | I; PU                 | PIO0_23 — General purpose digital input/output pin.                                                                        |
| ACMP_O/<br>CT32B0_CAP0/SCLK |          |         |         |     | 0    | -                     | <b>RTS</b> — Request To Send output for USART.                                                                             |
| 010200_0/1 0/00ER           |          |         |         |     | 0    | -                     | ACMP_O — Analog comparator output.                                                                                         |
|                             |          |         |         |     | I    | -                     | CT32B0_CAP0 — Capture input 0 for 32-bit timer 0.                                                                          |
|                             |          |         |         |     | I/O  | -                     | SCLK — Serial clock for USART.                                                                                             |
| PIO0_24/SCL/CLKIN/          | 9        | 7       | -       | [3] | I/O  | I; PU                 | PIO0_24 — General purpose digital input/output pin.                                                                        |
| CT16B1_CAP0                 |          |         |         |     | I/O  | -                     | <b>SCL</b> — I <sup>2</sup> C-bus clock input/output. This is not an I <sup>2</sup> C-bus open-drain pin <sup>[10]</sup> . |
|                             |          |         |         |     | I    | -                     | CLKIN — External clock input.                                                                                              |
|                             |          |         |         |     | I    | -                     | CT16B1_CAP0 — Capture input 0 for 16-bit timer 1.                                                                          |
| PIO0_25/SDA/SSEL1/          | 17       | 12      | -       | [3] | I/O  | I; PU                 | PIO0_25 — General purpose digital input/output pin.                                                                        |
| CT16B1_MAT0                 |          |         |         |     | I/O  | -                     | <b>SDA</b> — $I^2$ C-bus data input/output. This is not an $I^2$ C-bus open-drain pin <sup>[10]</sup> .                    |
|                             |          |         |         |     | I/O  | -                     | SSEL1 — Slave Select for SSP1.                                                                                             |
|                             |          |         |         |     | 0    | -                     | CT16B1_MAT0 — Match output 0 for 16-bit timer 1.                                                                           |
| PIO0_26/TXD/MISO1/          | 1        | 1       | -       | [3] | I/O  | I; PU                 | PIO0_26 — General purpose digital input/output pin.                                                                        |
| CT16B1_CAP1/                |          |         |         |     | 0    | -                     | <b>TXD</b> — Transmitter data output for USART.                                                                            |
| 013200_0A12                 |          |         |         |     | I/O  | -                     | MISO1 — Master In Slave Out for SSP1.                                                                                      |
|                             |          |         |         |     | I    | -                     | CT16B1_CAP1 — Capture input 1 for 16-bit timer 1.                                                                          |
|                             |          |         |         |     | Ι    | -                     | CT32B0_CAP2 — Capture input 2 for 32-bit timer 0.                                                                          |
| PIO0_27/MOSI1/<br>ACMP_I1/  | 43       | 28      | -       | [9] | I/O  | I; PU                 | <b>PIO0_27</b> — General purpose digital input/output pin. Input glitch filter (10 ns) capable.                            |
| CT32B1_MAT1/<br>CT16B1_CAP2 |          |         |         |     | I/O  | -                     | <b>MOSI1</b> — Master Out Slave In for SSP1. Input glitch filter (10 ns) capable.                                          |
|                             |          |         |         |     | Ι    | -                     | ACMP_I1 — Analog comparator input 1.                                                                                       |
|                             |          |         |         |     | 0    | -                     | CT32B1_MAT1 — Match output 1 for 32-bit timer 1.                                                                           |
|                             |          |         |         |     | I    | -                     | <b>CT16B1_CAP2</b> — Capture input 2 for 16-bit timer 1. Input glitch filter (10 ns) capable.                              |
| PIO0_28/DTR/SSEL1/          | 2        | -       | -       | [3] | I/O  | I; PU                 | PIO0_28 — General purpose digital input/output pin.                                                                        |
| CT32B0_CAP0                 |          |         |         |     | 0    | -                     | <b>DTR</b> — Data Terminal Ready output for USART.                                                                         |
|                             |          |         |         |     | I/O  | -                     | SSEL1 — Slave Select for SSP1.                                                                                             |
|                             |          |         |         |     | I    | -                     | CT32B0_CAP0 — Capture input 0 for 32-bit timer 0.                                                                          |
| PIO0_29/DSR/SCK1/           | 13       | -       | -       | [3] | I/O  | I; PU                 | PIO0_29 — General purpose digital input/output pin.                                                                        |
| CT32B0_CAP1                 |          |         |         |     | I    | -                     | DSR — Data Set Ready input for USART.                                                                                      |
|                             |          |         |         |     | I/O  | -                     | SCK1 — Serial clock for SSP1.                                                                                              |
|                             |          |         |         |     | I    | -                     | CT32B0_CAP1 — Capture input 1 for 32-bit timer 0.                                                                          |

## 32-bit ARM Cortex-M0 microcontroller

| Table 4. | LPC11Axx p | in description table |
|----------|------------|----------------------|
|----------|------------|----------------------|

| Symbol                       | Pin/Ball |         |         |              | Туре | Reset<br>state<br>[1] | Description                                                                                                 |
|------------------------------|----------|---------|---------|--------------|------|-----------------------|-------------------------------------------------------------------------------------------------------------|
|                              | LQFP48   | HVQFN33 | WLCSP20 |              |      |                       |                                                                                                             |
| PIO1_5/TXD/SCK1/             | 20       | -       | -       | [3]          | I/O  | I; PU                 | PIO1_5 — General purpose digital input/output pin.                                                          |
| CT32B0_MAT2/                 |          |         |         |              | 0    | -                     | TXD — Transmitter data output for USART.                                                                    |
| CT16B0_CAP2                  |          |         |         |              | I/O  | -                     | SCK1 — Serial clock for SSP1.                                                                               |
|                              |          |         |         |              | 0    | -                     | CT32B0_MAT2 — Match output 2 for 32-bit timer 0.                                                            |
|                              |          |         |         |              | I    | -                     | CT32B1_CAP1 — Capture input 1 for 32-bit timer 1.                                                           |
|                              |          |         |         |              | I    | -                     | CT16B0_CAP2 — Capture input 2 for 16-bit timer 0.                                                           |
| PIO1_6/RTS/MOSI1/            | 11       | -       | -       | [3]          | I/O  | I; PU                 | PIO1_6 — General purpose digital input/output pin.                                                          |
| CT32B0_MAT3/                 |          |         |         |              | 0    | -                     | <b>RTS</b> — Request To Send output for USART.                                                              |
| CT16B0_MAT0                  |          |         |         |              | I/O  | -                     | MOSI1 — Master Out Slave In for SSP1.                                                                       |
|                              |          |         |         |              | 0    | -                     | CT32B0_MAT3 — Match output 3 for 32-bit timer 0.                                                            |
|                              |          |         |         |              | I    | -                     | CT32B1_CAP2 — Capture input 2 for 32-bit timer 1.                                                           |
|                              |          |         |         |              | 0    | -                     | CT16B0_MAT0 — Match output 0 for 16-bit timer 0.                                                            |
| PIO1_7/CTS/MOSI0/            | 25       | -       | -       | [3]          | I/O  | I; PU                 | PIO1_7 — General purpose digital input/output pin.                                                          |
| CT32B1_MAT1/<br>CT16B0_MAT2/ |          |         |         |              | I    | -                     | <b>CTS</b> — Clear To Send input for USART.                                                                 |
| CT16B1_CAP2                  |          |         |         |              | I/O  | -                     | MOSI0 — Master Out Slave In for SSP0.                                                                       |
|                              |          |         |         |              | 0    | -                     | CT32B1_MAT1 — Match output 1 for 32-bit timer 1.                                                            |
|                              |          |         |         |              | 0    | -                     | CT16B0_MAT2 — Match output 2 for 16-bit timer 0.                                                            |
|                              |          |         |         |              | I    | -                     | CT16B1_CAP2 — Capture input 2 for 16-bit timer 1.                                                           |
| PIO1_8/RXD / MISO1/          | 26       | -       | -       | [3]          | I/O  | I; PU                 | PIO1_8 — General purpose digital input/output pin.                                                          |
| CI32B1_MAI0/<br>CT16B1_MAT1  |          |         |         |              | 1    | -                     | <b>RXD</b> — Receiver data input for USART.                                                                 |
|                              |          |         |         |              | I/O  | -                     | MISO1 — Master In Slave Out for SSP1.                                                                       |
|                              |          |         |         |              | 0    | -                     | CT32B1_MAT0 — Match output 0 for 32-bit timer 1.                                                            |
|                              |          |         |         |              | 0    | -                     | CT16B1_MAT1 — Match output 1 for 16-bit timer 1.                                                            |
| PIO1_9/DCD/R/                | 12       | -       | -       | [3]          | I/O  | I; PU                 | <b>PIO1_9</b> — General purpose digital input/output pin.                                                   |
| CI32B1_MAI2/<br>CT16B1_MAT2  |          |         |         |              | 1    | -                     | <b>DCD</b> — Data Carrier Detect input for USART.                                                           |
|                              |          |         |         |              | -    | -                     | R — Reserved.                                                                                               |
|                              |          |         |         |              | 0    | -                     | CT32B1_MAT2 — Match output 2 for 32-bit timer 1.                                                            |
|                              |          |         |         |              | 0    | -                     | CT16B1_MAT2 — Match output 2 for 16-bit timer 1.                                                            |
| XTALIN                       | 6        | 4       | -       | <u>[11]</u>  | -    | -                     | Input to the oscillator circuit and internal clock generator circuits. Input voltage must not exceed 1.8 V. |
| XTALOUT                      | 7        | 5       | -       | [11]         | -    | -                     | Output from the oscillator amplifier.                                                                       |
| V <sub>DD(IO)</sub>          | 8        | 6       | E2      | [12]<br>[13] | -    | -                     | 3.3 V input/output supply voltage.                                                                          |

### 32-bit ARM Cortex-M0 microcontroller

## 7. Functional description

## 7.1 ARM Cortex-M0 processor

The ARM Cortex-M0 is a general purpose, 32-bit microprocessor, which offers high performance and very low power consumption.

## 7.2 On-chip flash program memory

The LPC11Axx contain up to 32 kB of on-chip flash program memory.

## 7.3 On-chip EEPROM data memory

The LPC11Axx contain up to 4 kB of on-chip EEPROM data memory.

**Remark:** The top 64 bytes of the 4 kB EEPROM memory are reserved and cannot be written to. The entire EEPROM is writable for smaller EEPROM sizes.

## 7.4 On-chip SRAM

The LPC11Axx contain a total of 8 kB, 4 kB, or 2 kB on-chip static RAM data memory.

## 7.5 On-chip ROM

The on-chip ROM contains the boot loader and the following Application Programming Interfaces (API):

- In-System Programming (ISP) and In-Application Programming (IAP) support for flash programming
- Power profiles for configuring power consumption and PLL settings
- 32-bit integer division routines
- I<sup>2</sup>C-bus driver routines

## 7.6 Memory map

The LPC11Axx incorporates several distinct memory regions, shown in the following figures. <u>Figure 5</u> shows the overall map of the entire address space from the user program viewpoint following reset. The interrupt vector area supports address remapping.

The AHB peripheral area is 2 MB in size, and is divided to allow for up to 128 peripherals. The APB peripheral area is 512 kB in size and is divided to allow for up to 32 peripherals. Each peripheral of either type is allocated 16 kB of space. This allows simplifying the address decoding for each peripheral.

### 32-bit ARM Cortex-M0 microcontroller

## 7.19 General purpose external event counter/timers

The LPC11Axx includes two 32-bit counter/timers and two 16-bit counter/timers. The counter/timer is designed to count cycles of the system derived clock. It can optionally generate interrupts or perform other actions at specified timer values, based on four match registers. Each counter/timer also includes four capture inputs to trap the timer value when an input signal transitions, optionally generating an interrupt.

## 7.19.1 Features

- A 32-bit/16-bit timer/counter with a programmable 32-bit/16-bit prescaler.
- Counter or timer operation.
- Four capture channels per timer, that can take a snapshot of the timer value when an input signal transitions. A capture event may also generate an interrupt. Up to three capture channels are pinned out. One channel is internally connected to the comparator output ACMP\_O.
- Four match registers per timer that allow:
  - Continuous operation with optional interrupt generation on match.
  - Stop timer on match with optional interrupt generation.
  - Reset timer on match with optional interrupt generation.
- Up to four external outputs corresponding to match registers, with the following capabilities:
  - Set LOW on match.
  - Set HIGH on match.
  - Toggle on match.
  - Do nothing on match.

## 7.20 System tick timer

The ARM Cortex-M0 includes a system tick timer (SYSTICK) that is intended to generate a dedicated SYSTICK exception at a fixed time interval (typically 10 ms).

## 7.21 Windowed WatchDog Timer (WWDT)

The purpose of the watchdog is to reset the controller if software fails to periodically service it within a programmable time window.

## 7.21.1 Features

- Internally resets chip if not periodically reloaded during the programmable time-out period.
- Optional windowed operation requires reload to occur between a minimum and maximum time period, both programmable.
- Optional warning interrupt can be generated at a programmable time prior to watchdog time-out.
- Enabled by software but requires a hardware reset or a watchdog reset/interrupt to be disabled.
- Incorrect feed sequence causes reset or interrupt if enabled.

### 32-bit ARM Cortex-M0 microcontroller

- Flag to indicate watchdog reset.
- Programmable 24-bit timer with internal prescaler.
- Selectable time period from  $(T_{cy(WDCLK)} \times 256 \times 4)$  to  $(T_{cy(WDCLK)} \times 2^{24} \times 4)$  in multiples of  $T_{cy(WDCLK)} \times 4$ .
- The Watchdog Clock (WDCLK) source can be selected from the internal RC oscillator (IRC), or the dedicated watchdog oscillator (WDOsc). This gives a wide range of potential timing choices of watchdog operation under different power conditions.

## 7.22 Clocking and power control

## 7.22.1 Crystal and internal oscillators

The LPC11Axx include four independent oscillators.

- 1. The crystal oscillator (SysOsc) operating at frequencies between 1 MHz and 25 MHz.
- 2. The internal RC Oscillator (IRC) with a fixed frequency of 12 MHz, trimmed to 1% accuracy.
- 3. The internal low-power, Low-Frequency Oscillator (LFOsc) with a programmable nominal frequency between 9.4 kHz and 2.3 MHz with 40% accuracy.
- 4. The dedicated Watchdog Oscillator (WDOsc) with a programmable nominal frequency between 9.4 kHz and 2.3 MHz with 40% accuracy.

Each oscillator, except the WDOsc, can be used for more than one purpose as required in a particular application.

Following reset, the LPC11Axx will operate from the IRC until switched by software. This allows systems to operate without any external crystal and the bootloader code to operate at a known frequency.

See Figure 10 for an overview of the LPC11Axx clock generation.

### 32-bit ARM Cortex-M0 microcontroller

## 9. Static characteristics

#### Table 6.Static characteristics

 $T_{amb} = -40 \ ^{\circ}C$  to +85  $^{\circ}C$ , unless otherwise specified.

| Symbol               | Parameter                   | Conditions                                                                                                                  |                 | Min             | Typ <u>[1]</u> | Max                     | Unit           |
|----------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|----------------|-------------------------|----------------|
| V <sub>DD(3V3)</sub> | supply voltage (3.3 V)      |                                                                                                                             |                 | 2.6             | 3.3            | 3.6                     | V              |
| V <sub>DD(IO)</sub>  | input/output supply voltage |                                                                                                                             |                 | 2.6             | 3.3            | 3.6                     | V              |
| I <sub>DD</sub>      | supply current              | Active mode; code                                                                                                           |                 |                 |                |                         |                |
|                      |                             | while(1){}                                                                                                                  |                 |                 |                |                         |                |
|                      |                             | executed from flash;<br>$V_{DD(3V3)} = V_{DD(IO)} = 3.3 V$ ;<br>low-current mode (see<br><u>Section 7.22.6.2</u> )          |                 |                 |                |                         |                |
|                      |                             | system clock = 12 MHz;<br>all peripherals disabled                                                                          | [2][4][5]       | -               | 3              | -                       | mA             |
|                      |                             | system clock = 48 MHz;<br>all peripherals disabled                                                                          | [2][6][5]       | -               | 8              | -                       | mA             |
|                      |                             | Sleep mode;<br>system clock = 12 MHz;<br>$V_{DD(3V3)} = V_{DD(IO)} = 3.3 V$ ;<br>low-current mode (see<br>Section 7.22.6.2) |                 |                 |                |                         |                |
|                      |                             | all peripherals disabled;<br>12 MHz                                                                                         | [2][4][5]       | -               | 2              | -                       | mA             |
|                      |                             | all peripherals disabled;<br>48 MHz                                                                                         | [2][4][5]       | -               | 5              | -                       | mA             |
| Standard po          | rt pins, RESET              |                                                                                                                             |                 |                 |                |                         |                |
| I <sub>IL</sub>      | LOW-level input current     | $V_I = 0 V$ ; on-chip pull-up resistor disabled                                                                             |                 | -               | 0.5            | 1000                    | nA             |
| I <sub>IH</sub>      | HIGH-level input<br>current | $V_{I} = V_{DD(IO)}$ ; on-chip<br>pull-down resistor<br>disabled                                                            |                 | -               | 0.5            | 1000                    | nA             |
| I <sub>OZ</sub>      | OFF-state output current    | $V_O = 0 V$ ; $V_O = V_{DD(IO)}$ ;<br>on-chip pull-up/down<br>resistors disabled                                            |                 | -               | 0.5            | 1000                    | nA             |
| VI                   | input voltage               | pin configured to provide a digital function                                                                                | [7][8]          | 0               | -              | 5.0                     | V              |
|                      |                             | 5 V tolerant pins                                                                                                           |                 |                 |                |                         |                |
|                      |                             | 3 V tolerant pins:<br>PIO0_4 and PIO0_14<br>(LQFP and HVQFN<br>packages) or PIO0_5<br>(HVQFN package)                       | <u>[7][8]</u>   |                 |                | V <sub>DD</sub> (IO)    |                |
| Vo                   | output voltage              | output active                                                                                                               |                 | 0               | -              | V <sub>DD(IO)</sub>     | V              |
| V <sub>IH</sub>      | HIGH-level input voltage    |                                                                                                                             |                 | $0.7V_{DD(IO)}$ | -              | -                       | V              |
| V <sub>IL</sub>      | LOW-level input voltage     |                                                                                                                             |                 | -               | -              | $0.3V_{DD(IO)}$         | V              |
| V <sub>hys</sub>     | hysteresis voltage          | $3.0~V \leq V_{DD(IO)}~\leq 3.6~V$                                                                                          |                 | 0.4             | -              | -                       | V              |
| LPC11AXX             |                             | All information provided in this document is subject                                                                        | to legal discla | imers.          |                | © NXP B.V. 2012. All ri | ghts reserved. |

### 32-bit ARM Cortex-M0 microcontroller

| Symbol                    | Parameter                                  | Conditions                                                                                                                       |            | Min             | Typ <u>[1]</u>          | Max                    | Unit |
|---------------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------|-----------------|-------------------------|------------------------|------|
| I <sub>OHS</sub>          | HIGH-level short-circuit<br>output current | V <sub>OH</sub> = 0 V                                                                                                            | <u>[9]</u> | -               | -                       | -160                   | mA   |
| I <sub>OLS</sub>          | LOW-level short-circuit<br>output current  | $V_{OL} = V_{DD(IO)}$                                                                                                            | [9]        | -               | -                       | 50                     | mA   |
| I <sub>pd</sub>           | pull-down current                          | V <sub>I</sub> = 5 V                                                                                                             |            | 10              | 50                      | 150                    | μA   |
| l <sub>pu</sub>           | pull-up current                            | $\begin{array}{l} V_{\text{I}} = 0 \ \text{V} \\ 2.6 \ \text{V} \leq V_{\text{DD}(\text{IO})} \ \leq 3.6 \ \text{V} \end{array}$ |            | -15             | -50                     | -85                    | μΑ   |
|                           |                                            | $V_{DD(IO)} < V_I < 5 V$                                                                                                         |            | 0               | 0                       | 0                      | μA   |
| I <sup>2</sup> C-bus pins | s (PIO0_2 and PIO0_3)                      |                                                                                                                                  |            |                 |                         |                        |      |
| V <sub>IH</sub>           | HIGH-level input voltage                   |                                                                                                                                  |            | $0.7V_{DD(IO)}$ | -                       | -                      | V    |
| V <sub>IL</sub>           | LOW-level input voltage                    |                                                                                                                                  |            | -               | -                       | 0.3V <sub>DD(IO)</sub> | V    |
| V <sub>hys</sub>          | hysteresis voltage                         |                                                                                                                                  |            | -               | 0.05V <sub>DD(IO)</sub> | -                      | V    |
| I <sub>OL</sub>           | LOW-level output current                   | $V_{OL}$ = 0.4 V; I <sup>2</sup> C-bus pins<br>configured as standard<br>mode pins                                               |            | 4               | -                       | -                      | mA   |
|                           |                                            | $2.6~V \leq V_{DD(IO)}~\leq 3.6~V$                                                                                               |            |                 |                         |                        |      |
| I <sub>OL</sub>           | LOW-level output current                   | $V_{OL} = 0.4 \text{ V}; I^2\text{C-bus pins}$<br>configured as high-current<br>sink pins                                        |            | 20              | -                       | -                      | mA   |
|                           |                                            | $2.6~V \leq V_{DD(IO)}~\leq 3.6~V$                                                                                               |            |                 |                         |                        |      |
| ILI                       | input leakage current                      | $V_{I} = V_{DD(IO)}$                                                                                                             | [11]       | -               | 2                       | 4                      | μA   |
|                           |                                            | V <sub>I</sub> = 5 V                                                                                                             |            | -               | 10                      | 22                     | μA   |
| Oscillator p              | bins                                       |                                                                                                                                  |            |                 |                         |                        |      |
| V <sub>i(xtal)</sub>      | crystal input voltage                      |                                                                                                                                  |            | -0.5            | 1.8                     | 1.95                   | V    |
| V <sub>o(xtal)</sub>      | crystal output voltage                     |                                                                                                                                  |            | -0.5            | 1.8                     | 1.95                   | V    |

#### Table 6. Static characteristics ... continued

[1] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.

[2] T<sub>amb</sub> = 25 °C.

I<sub>DD</sub> measurements were performed with all pins configured as GPIO outputs driven LOW and pull-up resistors disabled. [3]

IRC enabled; SysOsc disabled; system PLL disabled. [4]

All digital peripherals disabled in the SYSCLKCTRL register except ROM, RAM, and flash. Peripheral clocks to USART and SSP0/1 [5] disabled in system configuration block. Analog peripherals disabled in the PDRUNCFG register except flash memory.

[6] IRC disabled; SysOsc enabled; system PLL enabled.

[7] Including voltage on outputs in 3-state mode.

[8] All supply voltages must be present.

[9] Allowed as long as the current limit does not exceed the maximum current allowed by the device.

[10] Does not apply to 3 V tolerant pins PIO0\_4 and PIO0\_14 (LQFP and HVQFN packages) or PIO0\_5 (HVQFN package).

[11] To V<sub>SS</sub>.

## 32-bit ARM Cortex-M0 microcontroller





## 32-bit ARM Cortex-M0 microcontroller



Product data sheet

#### 32-bit ARM Cortex-M0 microcontroller



## 10.4 Internal oscillators

### Table 12. Dynamic characteristic: IRC

 $T_{amb} = -40 \text{ °C to } +85 \text{ °C}; 2.7 \text{ V} \le V_{DD(3V3)} \le 3.6 \text{ V}.^{[1]}$ 

| Symbol               | Parameter                        | Conditions | Min   | Typ <u>[2]</u> | Max   | Unit |
|----------------------|----------------------------------|------------|-------|----------------|-------|------|
| f <sub>osc(RC)</sub> | internal RC oscillator frequency | -          | 11.88 | 12             | 12.12 | MHz  |

[1] Parameters are valid over operating temperature range unless otherwise specified.

Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply [2] voltages.





#### Table 13. Dynamic characteristics: WDOsc and LFOsc

| Symbol           | Parameter                        | Conditions                                                  |        | Min | Typ <u>[1]</u> | Max | Unit |
|------------------|----------------------------------|-------------------------------------------------------------|--------|-----|----------------|-----|------|
| f <sub>osc</sub> | internal oscillator<br>frequency | DIVSEL = 0x1F, FREQSEL = 0x1<br>in the WDTOSCCTRL register; | [2][3] | -   | 9.4            | -   | kHz  |
|                  |                                  | DIVSEL = 0x00, FREQSEL = 0xF<br>in the WDTOSCCTRL register  | [2][3] | -   | 2300           | -   | kHz  |

[1] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.

### 32-bit ARM Cortex-M0 microcontroller



## 10.7 SSP interfaces

## Table 16. Dynamic characteristics of SSP pins in SPI mode $2.6 V = V_{OD}(a) = V_{OD}(a) = 3.6 V$

| 2.6 V <= V            | $V_{DD(3V3)} = V_{DD(10)} <= 3.6$ | V.                     |        |                                          |     |                              |      |
|-----------------------|-----------------------------------|------------------------|--------|------------------------------------------|-----|------------------------------|------|
| Symbol                | Parameter                         | Conditions             |        | Min                                      | Тур | Max                          | Unit |
| SPI maste             | er (in SPI mode)                  |                        |        |                                          |     |                              |      |
| T <sub>cy(clk)</sub>  | clock cycle time                  | full-duplex mode       | [1]    | 50                                       | -   | -                            | ns   |
|                       |                                   | when only transmitting | [1][1] | 40                                       |     |                              | ns   |
| t <sub>DS</sub>       | data set-up time                  | in SPI mode            | [1][2] | 15                                       | -   | -                            | ns   |
|                       |                                   |                        |        |                                          |     |                              |      |
| t <sub>DH</sub>       | data hold time                    | in SPI mode            | [1][2] | 0                                        | -   | -                            | ns   |
| t <sub>v(Q)</sub>     | data output valid time            | in SPI mode            | [1][2] | -                                        | -   | 10                           | ns   |
| t <sub>h(Q)</sub>     | data output hold time             | in SPI mode            | [1][2] | 0                                        | -   | -                            | ns   |
| SPI slave             | (in SPI mode)                     |                        |        |                                          |     |                              |      |
| T <sub>cy(PCLK)</sub> | PCLK cycle time                   |                        |        | 20                                       | -   | -                            | ns   |
| t <sub>DS</sub>       | data set-up time                  | in SPI mode            | [3][4] | 0                                        | -   | -                            | ns   |
| t <sub>DH</sub>       | data hold time                    | in SPI mode            | [3][4] | $3\times T_{\text{cy}(\text{PCLK})} + 4$ | -   | -                            | ns   |
| t <sub>v(Q)</sub>     | data output valid time            | in SPI mode            | [3][4] | -                                        | -   | $3 \times T_{cy(PCLK)}$ + 11 | ns   |
| t <sub>h(Q)</sub>     | data output hold time             | in SPI mode            | [3][4] | -                                        | -   | $2 \times T_{cy(PCLK)}$ + 5  | ns   |

[1] T<sub>cy(clk)</sub> = (SSPCLKDIV × (1 + SCR) × CPSDVSR) / f<sub>main</sub>. The clock cycle time derived from the SPI bit rate T<sub>cy(clk)</sub> is a function of the main clock frequency f<sub>main</sub>, the SPI peripheral clock divider (SSPCLKDIV), the SPI SCR parameter (specified in the SSP0CR0 register), and the SPI CPSDVSR parameter (specified in the SPI clock prescale register).

[2]  $T_{amb} = -40 \degree C$  to 85  $\degree C$ .

 $[3] \quad T_{cy(clk)} = 12 \times T_{cy(PCLK)}.$ 

[4]  $T_{amb} = 25 \text{ °C}$ ; for normal voltage supply range:  $V_{DD(io) = vdd(3v3)} = 3.3 \text{ V}$ .

### 32-bit ARM Cortex-M0 microcontroller

## **12.** Application information

## 12.1 ADC usage notes

The following guidelines show how to increase the performance of the ADC in a noisy environment beyond the ADC specifications listed in <u>Table 18</u>:

- The ADC input trace must be short and as close as possible to the LPC11Axx chip.
- The ADC input traces must be shielded from fast switching digital signals and noisy power supply lines.
- Because the ADC and the digital core share the same power supply, the power supply line must be adequately filtered.
- To improve the ADC performance in a very noisy environment, put the device in Sleep mode during the ADC conversion.

## 12.2 Use of ADC input trigger signals

For applications that use trigger signals to start conversions and require a precise sample frequency, ensure that the period of the trigger signal is an integral multiple of the period of the ADC clock.

## 12.3 XTAL input

The input voltage to the on-chip oscillators is limited to 1.8 V. If the oscillator is driven by a clock in slave mode, it is recommended that the input be coupled through a capacitor with  $C_i = 100 \text{ pF}$ . To limit the input voltage to the specified range, choose an additional capacitor to ground  $C_g$  which attenuates the input voltage by a factor  $C_i/(C_i + C_g)$ . In slave mode, a minimum of 200 mV(RMS) is needed.



In slave mode the input clock signal should be coupled by means of a capacitor of 100 pF (<u>Figure 29</u>), with an amplitude between 200 mV (RMS) and 1000 mV (RMS). This corresponds to a square wave signal with a signal swing of between 280 mV and 1.4 V. The XTALOUT pin in this configuration can be left unconnected.

External components and models used in oscillation mode are shown in Figure 30 and in Table 27 and Table 28. Since the feedback resistance is integrated on chip, only a crystal and the capacitances  $C_{X1}$  and  $C_{X2}$  need to be connected externally in case of fundamental mode oscillation (the fundamental frequency is represented by L,  $C_L$  and

## 32-bit ARM Cortex-M0 microcontroller

 $R_S$ ). Capacitance  $C_P$  in Figure 30 represents the parallel package capacitance and should not be larger than 7 pF. Parameters  $F_{OSC}$ ,  $C_L$ ,  $R_S$  and  $C_P$  are supplied by the crystal manufacturer (see Table 27).



| componente parametere, leu nequency mede           |                                            |                                                     |                                                            |  |  |
|----------------------------------------------------|--------------------------------------------|-----------------------------------------------------|------------------------------------------------------------|--|--|
| Fundamental oscillation frequency F <sub>OSC</sub> | Crystal load<br>capacitance C <sub>L</sub> | Maximum crystal<br>series resistance R <sub>S</sub> | External load capacitors C <sub>X1</sub> , C <sub>X2</sub> |  |  |
| 1 MHz - 5 MHz                                      | 10 pF                                      | < 300 Ω                                             | 18 pF, 18 pF                                               |  |  |
|                                                    | 20 pF                                      | < 300 Ω                                             | 39 pF, 39 pF                                               |  |  |
|                                                    | 30 pF                                      | < 300 Ω                                             | 57 pF, 57 pF                                               |  |  |
| 5 MHz - 10 MHz                                     | 10 pF                                      | < 300 Ω                                             | 18 pF, 18 pF                                               |  |  |
|                                                    | 20 pF                                      | < 200 Ω                                             | 39 pF, 39 pF                                               |  |  |
|                                                    | 30 pF                                      | < 100 Ω                                             | 57 pF, 57 pF                                               |  |  |
| 10 MHz - 15 MHz                                    | 10 pF                                      | < 160 Ω                                             | 18 pF, 18 pF                                               |  |  |
|                                                    | 20 pF                                      | < 60 Ω                                              | 39 pF, 39 pF                                               |  |  |
| 15 MHz - 20 MHz                                    | 10 pF                                      | < 80 Ω                                              | 18 pF, 18 pF                                               |  |  |

# Table 27. Recommended values for $C_{\chi_1}/C_{\chi_2}$ in oscillation mode (crystal and external components parameters) low frequency mode

Table 28. Recommended values for  $C_{X1}/C_{X2}$  in oscillation mode (crystal and external components parameters) high frequency mode

| Fundamental oscillation<br>frequency F <sub>OSC</sub> | Crystal load<br>capacitance C <sub>L</sub> | Maximum crystal<br>series resistance R <sub>S</sub> | External load<br>capacitors C <sub>X1</sub> , C <sub>X2</sub> |  |  |  |
|-------------------------------------------------------|--------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------|--|--|--|
| 15 MHz - 20 MHz                                       | 10 pF                                      | < 180 Ω                                             | 18 pF, 18 pF                                                  |  |  |  |
|                                                       | 20 pF                                      | < 100 Ω                                             | 39 pF, 39 pF                                                  |  |  |  |
| 20 MHz - 25 MHz                                       | 10 pF                                      | < 160 Ω                                             | 18 pF, 18 pF                                                  |  |  |  |
|                                                       | 20 pF                                      | < 80 Ω                                              | 39 pF, 39 pF                                                  |  |  |  |

32-bit ARM Cortex-M0 microcontroller

## 13. Package outline



### Fig 34. Package outline LQFP48

All information provided in this document is subject to legal disclaimers.

## **NXP Semiconductors**

## LPC11Axx

### 32-bit ARM Cortex-M0 microcontroller



## 32-bit ARM Cortex-M0 microcontroller

| Document ID  | Release date                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Data sheet status                                                    | Change notice | Supersedes   |  |  |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|---------------|--------------|--|--|
| LPC11AXX v.2 | 20120625                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Preliminary data sheet                                               | -             | LPC11AXX v.1 |  |  |
|              | <ul> <li>Data sheet st</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | atus changed to Prelimir                                             | ary.          |              |  |  |
|              | <ul> <li>Parameter f<sub>clk</sub> removed from Table 11.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                      |               |              |  |  |
|              | <ul> <li>t<sub>er</sub> removed in Table 11.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                      |               |              |  |  |
|              | <ul> <li>Writable EEPROM size specified in Section 7.3.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                      |               |              |  |  |
|              | <ul> <li>Section 10.3 "UVLO reset behavior" added.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                      |               |              |  |  |
|              | <ul> <li>Power consul<br/>Figure 13).</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | nption data updated for active mode and sleep mode (see Figure 11 to |               |              |  |  |
|              | <ul> <li>Power consumption data for active and sleep modes with all peripherals enabled<br/>removed in Table 6 and Section 9.1.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                      |               |              |  |  |
|              | <ul> <li>Parameters t<sub>s(pu)</sub> and t<sub>s(sw)</sub> removed from Section 7.15.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                      |               |              |  |  |
|              | <ul> <li>Parameter t<sub>PD</sub> updated in Table 25.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                      |               |              |  |  |
|              | <ul> <li>SSP dynamic characteristics added in Table 17.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                      |               |              |  |  |
|              | <ul> <li>WDOsc and LFOsc max and min frequency values updated throughout the second secon</li></ul> |                                                                      |               |              |  |  |
|              | <ul> <li>Section 12.7 "UVLO protection circuit" added.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                      |               |              |  |  |
|              | <ul> <li>Typical values for parameters E<sub>D</sub>, E<sub>L(adj)</sub>, E<sub>O</sub>, E<sub>G</sub>, and C<sub>L</sub> in Table 20 "DAC static and<br/>dynamic characteristics" changed to maximum values.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                      |               |              |  |  |
|              | <ul> <li>Parameter V<sub>O</sub> corrected for condition T<sub>amb</sub> = -40 °C to +85 °C in Table 22.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                      |               |              |  |  |
| LPC11AXX v.1 | 20120322                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Objective data sheet                                                 | -             | -            |  |  |

### Table 30. Revision history ...continued