



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                           |
| Core Size                  | 32-Bit Single-Core                                                        |
| Speed                      | 50MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, Microwire, SPI, SSI, SSP, UART/USART                    |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                          |
| Number of I/O              | 28                                                                        |
| Program Memory Size        | 32KB (32K x 8)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 4K x 8                                                                    |
| RAM Size                   | 8K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.6V ~ 3.6V                                                               |
| Data Converters            | A/D 8x10b; D/A 1x10b                                                      |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 32-VQFN Exposed Pad                                                       |
| Supplier Device Package    | 32-HVQFN (7x7)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc11a14fhn33-301 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Up to 16 pins are configurable with a digital input glitch filter for removing glitches with widths of 10 ns or less and two pins are configurable for 50 ns glitch filters.
- ♦ GPIO pins can be used as edge and level sensitive interrupt sources.
- ♦ High-current source output driver (20 mA) on one pin (PIO0\_21).
- ◆ High-current sink driver (20 mA) on true open-drain pins (PIO0\_2 and PIO0\_3).
- Four general purpose counter/timers with a total of up to 16 capture inputs and 14 match outputs.
- Programmable Windowed WatchDog Timer (WWDT) with a dedicated, internal low-power WatchDog Oscillator (WDOsc).
- Analog peripherals:
  - ◆ 10-bit ADC with input multiplexing among 8 pins.
  - ◆ 10-bit DAC with flexible conversion triggering.
  - ◆ Highly flexible analog comparator with a programmable voltage reference.
  - Integrated temperature sensor.
  - ◆ Internal voltage reference.
  - ◆ UnderVoltage Lockout (UVLO) protection against power-supply droop below 2.4 V.
- Serial interfaces:
  - USART with fractional baud rate generation, internal FIFO, support for RS-485/9-bit mode and synchronous mode.
  - Two SSP controllers with FIFO and multi-protocol capabilities. Support data rates of up to 25 Mbit/s.
  - ♦ I<sup>2</sup>C-bus interface supporting the full I<sup>2</sup>C-bus specification and Fast-mode Plus with a data rate of 1 Mbit/s with multiple address recognition and monitor mode.
- Clock generation:
  - Crystal Oscillator (SysOsc) with an operating range of 1 MHz to 25 MHz.
  - 12 MHz internal RC Oscillator (IRC) trimmed to 1% accuracy that can optionally be used as a system clock.
  - Internal low-power, Low-Frequency Oscillator (LFOsc) with programmable frequency output.
  - Clock input for external system clock (25 MHz typical).
  - PLL allows CPU operation up to the maximum CPU rate with the IRC, the external clock, or the SysOsc as clock sources.
  - Clock output function with divider that can reflect the SysOsc, the IRC, the main clock, or the LFOsc.
- Power control:
  - Supports one reduced power mode: The ARM Sleep mode.
  - Power profiles residing in boot ROM allowing to optimize performance and minimize power consumption for any given application through one simple function call.
  - Processor wake-up from reduced power mode using any interrupt.
  - Power-On Reset (POR).
  - Brown-Out Detect (BOD) with two programmable thresholds for interrupt and one hardware controlled reset trip point.
  - POR and BOD are always enabled for rapid UVLO protection against power supply voltage droop below 2.4 V.
- Unique device serial number for identification.

#### 32-bit ARM Cortex-M0 microcontroller

#### Table 4. LPC11Axx pin description table

| Symbol                                      | Pin    | /Ball   |         |            | Туре | Reset<br>state<br>[1] | Description                                                                                                                                  |
|---------------------------------------------|--------|---------|---------|------------|------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
|                                             | LQFP48 | HVQFN33 | WLCSP20 |            |      |                       |                                                                                                                                              |
| PIO0_17/<br>ATRG1/ACMP_I4/                  | 21     | 14      | A3      | <u>[9]</u> | I/O  | I; PU                 | <b>PIO0_17</b> — General purpose digital input/output pin. Input glitch filter (10 ns) capable.                                              |
| CT16B0_CAP2/<br>CT16B0_MAT0                 |        |         |         |            | 1    | -                     | <b>ATRG1</b> — Conversion trigger 1 for ADC or DAC. Input glitch filter (10 ns) capable.                                                     |
|                                             |        |         |         |            | I    | -                     | ACMP_I4 — Analog comparator input 4.                                                                                                         |
|                                             |        |         |         |            | I    | -                     | <b>CT16B0_CAP2</b> — Capture input 2 for 16-bit timer 0. Input glitch filter (10 ns) capable.                                                |
|                                             |        |         |         |            | 0    | -                     | CT16B0_MAT0 — Match output 0 for 16-bit timer 0.                                                                                             |
| PIO0_18/R/SSEL0/                            | 10     | 8       | -       | [3]        | I/O  | I; PU                 | PIO0_18 — General purpose digital input/output pin.                                                                                          |
| CT16B0_CAP0/                                |        |         |         |            | -    | -                     | R — Reserved.                                                                                                                                |
|                                             |        |         |         |            | I/O  | -                     | SSEL0 — Slave Select for SSP0.                                                                                                               |
|                                             |        |         |         |            | I    | -                     | CT16B0_CAP0 — Capture input 0 for 16-bit timer 0.                                                                                            |
|                                             |        |         |         |            | I    | -                     | CT16B1_CAP1 — Capture input 1 for 16-bit timer 1.                                                                                            |
| PIO0_19/CLKIN/                              | 14     | 9       | -       | [3]        | I/O  | I; PU                 | PIO0_19 — General purpose digital input/output pin.                                                                                          |
| CLKOUT/                                     |        |         |         |            | I    | -                     | CLKIN — External clock input.                                                                                                                |
|                                             |        |         |         |            | 0    | -                     | CLKOUT — Clock output.                                                                                                                       |
|                                             |        |         |         |            | I/O  | -                     | MOSI0 — Master Out Slave In for SSP0.                                                                                                        |
|                                             |        |         |         |            | 0    | -                     | CT16B1_MAT0 — Match output 0 for 16-bit timer 1.                                                                                             |
| PIO0_20/R/SCK0/                             | 22     | 15      | -       | [3]        | I/O  | I; PU                 | PIO0_20 — General purpose digital input/output pin.                                                                                          |
| CT32B1_CAP0/                                |        |         |         |            | -    | -                     | R — Reserved.                                                                                                                                |
| CTIODI_WATZ                                 |        |         |         |            | I/O  | -                     | SCK0 — Serial clock for SSP0.                                                                                                                |
|                                             |        |         |         |            | I    | -                     | CT32B1_CAP0 — Capture input 0 for 32-bit timer 1.                                                                                            |
|                                             |        |         |         |            | 0    | -                     | CT16B1_MAT2 — Match output 2 for 16-bit timer 1.                                                                                             |
| PIO0_21/CTS/<br>ACMP_O/<br>CT32B1_CAP1/SCLK | 23     | 16      | -       | [3]        | I/O  | I; PU                 | <b>PIO0_21</b> — General purpose digital input/output pin. If configured as output, this pin is a high-current source output driver (20 mA). |
|                                             |        |         |         |            | I    | -                     | <b>CTS</b> — Clear To Send input for USART.                                                                                                  |
|                                             |        |         |         |            | 0    | -                     | ACMP_O — Analog comparator output.                                                                                                           |
|                                             |        |         |         |            | I    | -                     | CT32B1_CAP1 — Capture input 1 for 32-bit timer 1.                                                                                            |
|                                             |        |         |         |            | I/O  | -                     | SCLK — Serial clock for USART.                                                                                                               |
| PIO0_22/MISO0/<br>ACMP_I5/                  | 27     | 17      | -       | <u>[9]</u> | I/O  | I; PU                 | <b>PIO0_22</b> — General purpose digital input/output pin. Input glitch filter (10 ns) capable.                                              |
| CT32B1_MAT2/<br>CT32B1_CAP2                 |        |         |         |            | I/O  | -                     | <b>MISO0</b> — Master In Slave Out for SSP0. Input glitch filter (10 ns) capable.                                                            |
|                                             |        |         |         |            | I    | -                     | <b>ACMP_I5</b> — Analog comparator input 5.                                                                                                  |
|                                             |        |         |         |            | 0    | -                     | CT32B1_MAT2 — Match output 2 for 32-bit timer 1.                                                                                             |
|                                             |        |         |         |            | I    | -                     | <b>CT32B1_CAP2</b> — Capture input 2 for 32-bit timer 1. Input glitch filter (10 ns) capable.                                                |

### 32-bit ARM Cortex-M0 microcontroller

| Table 4. | LPC11Axx p | in description table |
|----------|------------|----------------------|
|----------|------------|----------------------|

| Symbol                                            | Pin    | /Ball   |         |              | Туре | Reset<br>state<br>[1] | Description                                                                                                 |
|---------------------------------------------------|--------|---------|---------|--------------|------|-----------------------|-------------------------------------------------------------------------------------------------------------|
|                                                   | LQFP48 | HVQFN33 | WLCSP20 |              |      |                       |                                                                                                             |
| PIO1_5/TXD/SCK1/                                  | 20     | -       | -       | [3]          | I/O  | I; PU                 | PIO1_5 — General purpose digital input/output pin.                                                          |
| CT32B0_MAT2/                                      |        |         |         |              | 0    | -                     | TXD — Transmitter data output for USART.                                                                    |
| CT16B0_CAP2                                       |        |         |         |              | I/O  | -                     | SCK1 — Serial clock for SSP1.                                                                               |
|                                                   |        |         |         |              | 0    | -                     | CT32B0_MAT2 — Match output 2 for 32-bit timer 0.                                                            |
|                                                   |        |         |         |              | I    | -                     | CT32B1_CAP1 — Capture input 1 for 32-bit timer 1.                                                           |
|                                                   |        |         |         |              | I    | -                     | CT16B0_CAP2 — Capture input 2 for 16-bit timer 0.                                                           |
| PIO1_6/RTS/MOSI1/                                 | 11     | -       | -       | [3]          | I/O  | I; PU                 | PIO1_6 — General purpose digital input/output pin.                                                          |
| CT32B0_MAT3/                                      |        |         |         |              | 0    | -                     | <b>RTS</b> — Request To Send output for USART.                                                              |
| CT16B0_MAT0                                       |        |         |         |              | I/O  | -                     | MOSI1 — Master Out Slave In for SSP1.                                                                       |
|                                                   |        |         |         |              | 0    | -                     | CT32B0_MAT3 — Match output 3 for 32-bit timer 0.                                                            |
|                                                   |        |         |         |              | I    | -                     | CT32B1_CAP2 — Capture input 2 for 32-bit timer 1.                                                           |
|                                                   |        |         |         |              | 0    | -                     | CT16B0_MAT0 — Match output 0 for 16-bit timer 0.                                                            |
| PIO1_7/CTS/MOSI0/<br>CT32B1_MAT1/<br>CT16B0_MAT2/ | 25     | -       | -       | [3]          | I/O  | I; PU                 | PIO1_7 — General purpose digital input/output pin.                                                          |
|                                                   |        |         |         |              | I    | -                     | <b>CTS</b> — Clear To Send input for USART.                                                                 |
| CT16B1_CAP2                                       |        |         |         |              | I/O  | -                     | MOSI0 — Master Out Slave In for SSP0.                                                                       |
|                                                   |        |         |         |              | 0    | -                     | CT32B1_MAT1 — Match output 1 for 32-bit timer 1.                                                            |
|                                                   |        |         |         |              | 0    | -                     | CT16B0_MAT2 — Match output 2 for 16-bit timer 0.                                                            |
|                                                   |        |         |         |              | I    | -                     | CT16B1_CAP2 — Capture input 2 for 16-bit timer 1.                                                           |
| PIO1_8/RXD / MISO1/                               | 26     | -       | -       | [3]          | I/O  | I; PU                 | PIO1_8 — General purpose digital input/output pin.                                                          |
| CI32B1_MAI0/<br>CT16B1_MAT1                       |        |         |         |              | 1    | -                     | <b>RXD</b> — Receiver data input for USART.                                                                 |
|                                                   |        |         |         |              | I/O  | -                     | MISO1 — Master In Slave Out for SSP1.                                                                       |
|                                                   |        |         |         |              | 0    | -                     | CT32B1_MAT0 — Match output 0 for 32-bit timer 1.                                                            |
|                                                   |        |         |         |              | 0    | -                     | CT16B1_MAT1 — Match output 1 for 16-bit timer 1.                                                            |
| PIO1_9/DCD/R/                                     | 12     | -       | -       | [3]          | I/O  | I; PU                 | <b>PIO1_9</b> — General purpose digital input/output pin.                                                   |
| CI32B1_MAI2/<br>CT16B1_MAT2                       |        |         |         |              | 1    | -                     | <b>DCD</b> — Data Carrier Detect input for USART.                                                           |
|                                                   |        |         |         |              | -    | -                     | R — Reserved.                                                                                               |
|                                                   |        |         |         |              | 0    | -                     | CT32B1_MAT2 — Match output 2 for 32-bit timer 1.                                                            |
|                                                   |        |         |         |              | 0    | -                     | CT16B1_MAT2 — Match output 2 for 16-bit timer 1.                                                            |
| XTALIN                                            | 6      | 4       | -       | <u>[11]</u>  | -    | -                     | Input to the oscillator circuit and internal clock generator circuits. Input voltage must not exceed 1.8 V. |
| XTALOUT                                           | 7      | 5       | -       | [11]         | -    | -                     | Output from the oscillator amplifier.                                                                       |
| V <sub>DD(IO)</sub>                               | 8      | 6       | E2      | [12]<br>[13] | -    | -                     | 3.3 V input/output supply voltage.                                                                          |

#### 32-bit ARM Cortex-M0 microcontroller



Fig 5. LPC11Axx memory map

### 7.7 Nested Vectored Interrupt Controller (NVIC)

The Nested Vectored Interrupt Controller (NVIC) is an integral part of the Cortex-M0. The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts.

#### 7.7.1 Features

- Controls system exceptions and peripheral interrupts.
- In the LPC11Axx, the NVIC supports 32 vectored interrupts including up to 8 inputs to the start logic from the individual GPIO pins.

All information provided in this document is subject to legal disclaimers

• Control of the digital output slew rate allowing to switch more outputs simultaneously without degrading the power/ground distribution of the device.

#### 7.10 USART

The LPC11Axx contains one USART.

Support for RS-485/9-bit mode allows both software address detection and automatic address detection using 9-bit mode.

The USART includes a fractional baud rate generator. Standard baud rates such as 115200 Bd can be achieved with any crystal frequency above 2 MHz.

#### 7.10.1 Features

- Maximum USART data bit rate of 3.125 MBit/s.
- 16-byte Receive and Transmit FIFOs.
- Register locations conform to 16C550 industry standard.
- Receiver FIFO trigger points at 1 B, 4 B, 8 B, and 14 B.
- Built-in fractional baud rate generator covering wide range of baud rates without a need for external crystals of particular values.
- FIFO control mechanism that enables software flow control implementation.
- Support for RS-485/9-bit mode.
- Supports a full modem control handshake interface.
- Support for synchronous mode.

#### 7.11 SSP serial I/O controller

The LPC11Axx contain two SSP controllers.

The SSP controller is capable of operation on a SPI, 4-wire SSI, or Microwire bus. It can interact with multiple masters and slaves on the bus. Only a single master and a single slave can communicate on the bus during a given data transfer. The SSP supports full duplex transfers, with frames of 4 bits to 16 bits of data flowing from the master to the slave and from the slave to the master. In practice, often only one of these data flows carries meaningful data.

#### 7.11.1 Features

- Maximum SSP speed of 25 Mbit/s (master) or 4.17 Mbit/s (slave) (in SPI mode)
- Compatible with Motorola SPI, 4-wire Texas Instruments SSI, and National Semiconductor Microwire buses
- Synchronous serial communication
- Master or slave operation
- 8-frame FIFOs for both transmit and receive
- 4-bit to 16-bit frame

### 7.12 I<sup>2</sup>C-bus serial I/O controller

The LPC11Axx contains one I<sup>2</sup>C-bus controller.

Product data sheet

The I<sup>2</sup>C-bus is bidirectional for inter-IC control using only two wires: a serial clock line (SCL) and a serial data line (SDA). Each device is recognized by a unique address and can operate as either a receiver-only device (e.g., an LCD driver) or a transmitter with the capability to both receive and send information (such as memory). Transmitters and/or receivers can operate in either master or slave mode, depending on whether the chip has to initiate a data transfer or is only addressed. The I<sup>2</sup>C is a multi-master bus and can be controlled by more than one bus master connected to it.

**Remark:** On the WLCSP package, the bootloader configures the open-drain pins (PIO0\_2 and PIO0\_3) for the Serial Wire Debug (SWD) function.

#### 7.12.1 Features

- The I<sup>2</sup>C-interface is a standard I<sup>2</sup>C-bus compliant interface with open-drain pins (PIO0\_2 and PIO0\_3). The I<sup>2</sup>C-bus interface also supports Fast-mode Plus with bit rates up to 1 Mbit/s. For the I<sup>2</sup>C-bus specification, see *UM10204*.
- The true open-drain pins PIO0\_2 and PIO0\_3 can be configured with a 50 ns digital input glitch filter.
- If the true open-drain pins are used for other purposes, a limited-performance I<sup>2</sup>C-bus interface can be configured from a choice of six GPIO pins configured in open-drain mode and with a pull-up resistor. In this mode, typical bit rates of up to 100 kbit/s with 20 pF load are supported if the internal pull-ups are enabled. Higher bit rates can be achieved with an external resistor.
- Fail-safe operation: When the power to an I<sup>2</sup>C-bus device is switched off, the SDA and SCL pins connected to the I<sup>2</sup>C-bus are floating and do not disturb the bus.
- Easy to configure as master, slave, or master/slave.
- ROM-based I<sup>2</sup>C-bus driver routines to easily create applications.
- Programmable clocks allow versatile rate control.
- Bidirectional data transfer between masters and slaves.
- Multi-master bus (no central master).
- Arbitration between simultaneously transmitting masters without corruption of serial data on the bus.
- Serial clock synchronization allows devices with different bit rates to communicate via one serial bus.
- Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer.
- The I<sup>2</sup>C-bus can be used for test and diagnostic purposes.
- The I<sup>2</sup>C-bus controller supports multiple address recognition and a bus monitor mode.

#### 7.13 Configurable analog/mixed-signal subsystems

Multiple analog/mixed-signal subsystems can be configured by software from interconnected digital and analog peripherals. See <u>Figure 6</u>.

#### 32-bit ARM Cortex-M0 microcontroller



#### 7.14.1 Features

- 10-bit successive approximation ADC.
- Input multiplexing among 8 pins.
- Power-down mode.
- Measurement range 0 V to V<sub>DD(3V3)</sub>.
- 10-bit conversion time  $\ge$  2.44 µs (up to 400 kSamples/s).
- Burst conversion mode for single or multiple inputs.
- Optional conversion on transition of input pins ATRG0 or ATRG1, timer match signal, or comparator output. (Input signals must be held for a minimum of three system clock periods). Also see <u>Section 12.2</u>.
- Individual result registers for each ADC channel to reduce interrupt overhead.

### 7.15 Internal voltage reference

The internal voltage reference is an accurate 0.9 V and is the output of a low voltage band gap circuit. A typical value at  $T_{amb} = 25 \text{ °C}$  is 0.903 V and varies typically only  $\pm 3 \text{ mV}$  over the 0 °C to 85 °C temperature range (see <u>Table 21</u> and <u>Figure 27</u>). The internal voltage reference can be used in the following applications:

#### 32-bit ARM Cortex-M0 microcontroller



#### 7.17.1 Features

- 10-bit DAC.
- Resistor string architecture.
- Buffered output.
- Power-down mode.
- Conversion speed controlled via a programmable bias current.
- Optional output update modes:
  - write operations to the DAC register.
  - a transition of pins ATRG0 or ATRG1. Input signals must be held for a minimum of three system clock periods.
  - a timer match signal.
  - a comparator output signal held for a minimum of two system clock periods.
- Holds output value during Sleep mode if the DAC is not powered down.

#### 7.18 Analog comparator

The analog comparator with selectable hysteresis can compare voltage levels on external pins and internal voltages. See <u>Table 24</u>.

After power-up and after switching the input channels of the comparator, the output of the voltage ladder must be allowed to settle to its stable value before it can be used as a comparator reference input. Settling times are given in <u>Table 25</u>.

#### 7.19 General purpose external event counter/timers

The LPC11Axx includes two 32-bit counter/timers and two 16-bit counter/timers. The counter/timer is designed to count cycles of the system derived clock. It can optionally generate interrupts or perform other actions at specified timer values, based on four match registers. Each counter/timer also includes four capture inputs to trap the timer value when an input signal transitions, optionally generating an interrupt.

#### 7.19.1 Features

- A 32-bit/16-bit timer/counter with a programmable 32-bit/16-bit prescaler.
- Counter or timer operation.
- Four capture channels per timer, that can take a snapshot of the timer value when an input signal transitions. A capture event may also generate an interrupt. Up to three capture channels are pinned out. One channel is internally connected to the comparator output ACMP\_O.
- Four match registers per timer that allow:
  - Continuous operation with optional interrupt generation on match.
  - Stop timer on match with optional interrupt generation.
  - Reset timer on match with optional interrupt generation.
- Up to four external outputs corresponding to match registers, with the following capabilities:
  - Set LOW on match.
  - Set HIGH on match.
  - Toggle on match.
  - Do nothing on match.

#### 7.20 System tick timer

The ARM Cortex-M0 includes a system tick timer (SYSTICK) that is intended to generate a dedicated SYSTICK exception at a fixed time interval (typically 10 ms).

#### 7.21 Windowed WatchDog Timer (WWDT)

The purpose of the watchdog is to reset the controller if software fails to periodically service it within a programmable time window.

#### 7.21.1 Features

- Internally resets chip if not periodically reloaded during the programmable time-out period.
- Optional windowed operation requires reload to occur between a minimum and maximum time period, both programmable.
- Optional warning interrupt can be generated at a programmable time prior to watchdog time-out.
- Enabled by software but requires a hardware reset or a watchdog reset/interrupt to be disabled.
- Incorrect feed sequence causes reset or interrupt if enabled.

#### 32-bit ARM Cortex-M0 microcontroller

### 9. Static characteristics

#### Table 6.Static characteristics

 $T_{amb} = -40 \ ^{\circ}C$  to +85  $^{\circ}C$ , unless otherwise specified.

| Symbol               | Parameter                   | Conditions                                                                                                                  |                 | Min             | Typ <u>[1]</u> | Max                     | Unit           |
|----------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|----------------|-------------------------|----------------|
| V <sub>DD(3V3)</sub> | supply voltage (3.3 V)      |                                                                                                                             |                 | 2.6             | 3.3            | 3.6                     | V              |
| V <sub>DD(IO)</sub>  | input/output supply voltage |                                                                                                                             |                 | 2.6             | 3.3            | 3.6                     | V              |
| I <sub>DD</sub>      | supply current              | Active mode; code                                                                                                           |                 |                 |                |                         |                |
|                      |                             | while(1){}                                                                                                                  |                 |                 |                |                         |                |
|                      |                             | executed from flash;<br>$V_{DD(3V3)} = V_{DD(IO)} = 3.3 V$ ;<br>low-current mode (see<br><u>Section 7.22.6.2</u> )          |                 |                 |                |                         |                |
|                      |                             | system clock = 12 MHz;<br>all peripherals disabled                                                                          | [2][4][5]       | -               | 3              | -                       | mA             |
|                      |                             | system clock = 48 MHz;<br>all peripherals disabled                                                                          | [2][6][5]       | -               | 8              | -                       | mA             |
|                      |                             | Sleep mode;<br>system clock = 12 MHz;<br>$V_{DD(3V3)} = V_{DD(IO)} = 3.3 V$ ;<br>low-current mode (see<br>Section 7.22.6.2) |                 |                 |                |                         |                |
|                      |                             | all peripherals disabled;<br>12 MHz                                                                                         | [2][4][5]       | -               | 2              | -                       | mA             |
|                      |                             | all peripherals disabled;<br>48 MHz                                                                                         | [2][4][5]       | -               | 5              | -                       | mA             |
| Standard po          | rt pins, RESET              |                                                                                                                             |                 |                 |                |                         |                |
| I <sub>IL</sub>      | LOW-level input current     | $V_I = 0 V$ ; on-chip pull-up resistor disabled                                                                             |                 | -               | 0.5            | 1000                    | nA             |
| I <sub>IH</sub>      | HIGH-level input<br>current | $V_{I} = V_{DD(IO)}$ ; on-chip<br>pull-down resistor<br>disabled                                                            |                 | -               | 0.5            | 1000                    | nA             |
| I <sub>OZ</sub>      | OFF-state output current    | $V_O = 0 V$ ; $V_O = V_{DD(IO)}$ ;<br>on-chip pull-up/down<br>resistors disabled                                            |                 | -               | 0.5            | 1000                    | nA             |
| VI                   | input voltage               | pin configured to provide a digital function                                                                                | [7][8]          | 0               | -              | 5.0                     | V              |
|                      |                             | 5 V tolerant pins                                                                                                           |                 |                 |                |                         |                |
|                      |                             | 3 V tolerant pins:<br>PIO0_4 and PIO0_14<br>(LQFP and HVQFN<br>packages) or PIO0_5<br>(HVQFN package)                       | <u>[7][8]</u>   |                 |                | V <sub>DD</sub> (IO)    |                |
| Vo                   | output voltage              | output active                                                                                                               |                 | 0               | -              | V <sub>DD(IO)</sub>     | V              |
| V <sub>IH</sub>      | HIGH-level input voltage    |                                                                                                                             |                 | $0.7V_{DD(IO)}$ | -              | -                       | V              |
| V <sub>IL</sub>      | LOW-level input voltage     |                                                                                                                             |                 | -               | -              | $0.3V_{DD(IO)}$         | V              |
| V <sub>hys</sub>     | hysteresis voltage          | $3.0~V \leq V_{DD(IO)}~\leq 3.6~V$                                                                                          |                 | 0.4             | -              | -                       | V              |
| LPC11AXX             |                             | All information provided in this document is subject                                                                        | to legal discla | imers.          |                | © NXP B.V. 2012. All ri | ghts reserved. |

#### 32-bit ARM Cortex-M0 microcontroller

| Symbol                    | Parameter                                  | Conditions                                                                                                                       |            | Min             | Typ <u>[1]</u>          | Max                    | Unit |
|---------------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------|-----------------|-------------------------|------------------------|------|
| I <sub>OHS</sub>          | HIGH-level short-circuit<br>output current | V <sub>OH</sub> = 0 V                                                                                                            | <u>[9]</u> | -               | -                       | -160                   | mA   |
| I <sub>OLS</sub>          | LOW-level short-circuit<br>output current  | $V_{OL} = V_{DD(IO)}$                                                                                                            | [9]        | -               | -                       | 50                     | mA   |
| I <sub>pd</sub>           | pull-down current                          | V <sub>I</sub> = 5 V                                                                                                             |            | 10              | 50                      | 150                    | μA   |
| l <sub>pu</sub>           | pull-up current                            | $\begin{array}{l} V_{\text{I}} = 0 \ \text{V} \\ 2.6 \ \text{V} \leq V_{\text{DD}(\text{IO})} \ \leq 3.6 \ \text{V} \end{array}$ |            | -15             | -50                     | -85                    | μΑ   |
|                           |                                            | $V_{DD(IO)} < V_I < 5 V$                                                                                                         |            | 0               | 0                       | 0                      | μA   |
| I <sup>2</sup> C-bus pins | s (PIO0_2 and PIO0_3)                      |                                                                                                                                  |            |                 |                         |                        |      |
| V <sub>IH</sub>           | HIGH-level input voltage                   |                                                                                                                                  |            | $0.7V_{DD(IO)}$ | -                       | -                      | V    |
| V <sub>IL</sub>           | LOW-level input voltage                    |                                                                                                                                  |            | -               | -                       | 0.3V <sub>DD(IO)</sub> | V    |
| V <sub>hys</sub>          | hysteresis voltage                         |                                                                                                                                  |            | -               | 0.05V <sub>DD(IO)</sub> | -                      | V    |
| I <sub>OL</sub>           | LOW-level output current                   | $V_{OL}$ = 0.4 V; I <sup>2</sup> C-bus pins<br>configured as standard<br>mode pins                                               |            | 4               | -                       | -                      | mA   |
|                           |                                            | $2.6~V \leq V_{DD(IO)}~\leq 3.6~V$                                                                                               |            |                 |                         |                        |      |
| I <sub>OL</sub>           | LOW-level output current                   | $V_{OL} = 0.4 \text{ V}; I^2\text{C-bus pins}$<br>configured as high-current<br>sink pins                                        |            | 20              | -                       | -                      | mA   |
|                           |                                            | $2.6~V \leq V_{DD(IO)}~\leq 3.6~V$                                                                                               |            |                 |                         |                        |      |
| ILI                       | input leakage current                      | $V_{I} = V_{DD(IO)}$                                                                                                             | [11]       | -               | 2                       | 4                      | μA   |
|                           |                                            | V <sub>I</sub> = 5 V                                                                                                             |            | -               | 10                      | 22                     | μA   |
| Oscillator p              | bins                                       |                                                                                                                                  |            |                 |                         |                        |      |
| V <sub>i(xtal)</sub>      | crystal input voltage                      |                                                                                                                                  |            | -0.5            | 1.8                     | 1.95                   | V    |
| V <sub>o(xtal)</sub>      | crystal output voltage                     |                                                                                                                                  |            | -0.5            | 1.8                     | 1.95                   | V    |

#### Table 6. Static characteristics ... continued

[1] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.

[2] T<sub>amb</sub> = 25 °C.

I<sub>DD</sub> measurements were performed with all pins configured as GPIO outputs driven LOW and pull-up resistors disabled. [3]

IRC enabled; SysOsc disabled; system PLL disabled. [4]

All digital peripherals disabled in the SYSCLKCTRL register except ROM, RAM, and flash. Peripheral clocks to USART and SSP0/1 [5] disabled in system configuration block. Analog peripherals disabled in the PDRUNCFG register except flash memory.

[6] IRC disabled; SysOsc enabled; system PLL enabled.

[7] Including voltage on outputs in 3-state mode.

[8] All supply voltages must be present.

[9] Allowed as long as the current limit does not exceed the maximum current allowed by the device.

[10] Does not apply to 3 V tolerant pins PIO0\_4 and PIO0\_14 (LQFP and HVQFN packages) or PIO0\_5 (HVQFN package).

[11] To V<sub>SS</sub>.

### 9.1 Power consumption

Power measurements in Active and Sleep modes were performed under the following conditions (see *LPC11Axx user manual*):

- Configure all pins as GPIO with pull-up resistor disabled in the IOCON block.
- Configure GPIO pins as outputs using the GPIOnDIR registers.
- Write 0 to all GPIO DIR registers to drive the outputs LOW.



#### 32-bit ARM Cortex-M0 microcontroller





#### 32-bit ARM Cortex-M0 microcontroller

#### Table 9. Flash characteristics

 $T_{amb} = -40 \ ^{\circ}C$  to +85  $^{\circ}C$ . Based on JEDEC NVM qualification. Failure rate < 10 ppm for parts as specified below.

| Symbol            | Parameter           | Conditions                                   |        | Min  | Тур | Max  | Unit  |
|-------------------|---------------------|----------------------------------------------|--------|------|-----|------|-------|
| t <sub>ret</sub>  | retention time      | powered                                      | [2]    | 10   | 20  | -    | years |
|                   |                     | unpowered                                    | [2]    | 20   | 40  | -    | years |
| t <sub>er</sub>   | erase time          | sector or multiple<br>consecutive<br>sectors | [2]    | 95   | 100 | 105  | ms    |
| t <sub>prog</sub> | programming<br>time |                                              | [2][3] | 0.95 | 1   | 1.05 | ms    |

[1] Number of program/erase cycles.

[2] Min and max values are valid for  $T_{amb}$  = -40 °C to +85 °C only.

[3] Programming times are given for writing 256 bytes to the flash. T<sub>amb</sub> < +85 °C. Data must be written to the flash in blocks of 256 bytes. Flash programming is accomplished via IAP calls (see LPC11Axx user manual). Execution time of IAP calls depends on the system clock and is typically between 1.5 and 2 ms per 256 bytes.</p>

#### Table 10. EEPROM characteristics

 $T_{amb} = -55 \text{ }^{\circ}\text{C}$  to +125  $\text{}^{\circ}\text{C}$ ;  $V_{DD(3V3)} = 2.7 \text{ V}$  to 3.6 V. Based on JEDEC NVM qualification. Failure rate < 10 ppm for parts as specified below.

| Symbol            | Parameter           | Conditions | Min                | Тур     | Max | Unit   |
|-------------------|---------------------|------------|--------------------|---------|-----|--------|
| N <sub>endu</sub> | endurance           |            | [ <u>1]</u> 100000 | 1000000 | -   | cycles |
| t <sub>ret</sub>  | retention time      | powered    | [ <u>1]</u> 100    | 200     | -   | years  |
|                   |                     | unpowered  | <sup>[1]</sup> 150 | 300     | -   | years  |
| t <sub>prog</sub> | programming<br>time | 64 bytes   | [2] _              | 1.1     | -   | ms     |

[1] Min and max values are valid for  $T_{amb} = -40 \text{ °C to } +85 \text{ °C only}$ .

[2] T<sub>amb</sub> < +85 °C.

#### 10.3 External clock for oscillator in slave mode

**Remark:** The input voltage on the XTALIN pin must be  $\leq$  1.95 V (see <u>Table 6</u>). For connecting the oscillator to the XTALIN/XTALOUT pins also see Section 12.3.

| Table 11. | Dynamic characteristic: external | clock (XTALIN or CLKIN | pin) |
|-----------|----------------------------------|------------------------|------|
|           |                                  |                        |      |

 $T_{amb} = -40 \ ^{\circ}C$  to +85  $^{\circ}C$ ;  $V_{DD(3V3)}$  over specified ranges.[1]

|                      | ( )                  |            |                                        |                |      |      |
|----------------------|----------------------|------------|----------------------------------------|----------------|------|------|
| Symbol               | Parameter            | Conditions | Min                                    | Typ <u>[2]</u> | Max  | Unit |
| f <sub>osc</sub>     | oscillator frequency |            | 1                                      | -              | 25   | MHz  |
| T <sub>cy(clk)</sub> | clock cycle time     |            | 40                                     | -              | 1000 | ns   |
| t <sub>CHCX</sub>    | clock HIGH time      |            | $\text{T}_{\text{cy(clk)}} \times 0.4$ | -              | -    | ns   |
| t <sub>CLCX</sub>    | clock LOW time       |            | $\text{T}_{\text{cy(clk)}} \times 0.4$ | -              | -    | ns   |
| t <sub>CLCH</sub>    | clock rise time      |            | -                                      | -              | 5    | ns   |
| t <sub>CHCL</sub>    | clock fall time      |            | -                                      | -              | 5    | ns   |

[1] Parameters are valid over operating temperature range unless otherwise specified.

[2] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.

#### **NXP Semiconductors**

## LPC11Axx

#### 32-bit ARM Cortex-M0 microcontroller



### **12.** Application information

#### 12.1 ADC usage notes

The following guidelines show how to increase the performance of the ADC in a noisy environment beyond the ADC specifications listed in <u>Table 18</u>:

- The ADC input trace must be short and as close as possible to the LPC11Axx chip.
- The ADC input traces must be shielded from fast switching digital signals and noisy power supply lines.
- Because the ADC and the digital core share the same power supply, the power supply line must be adequately filtered.
- To improve the ADC performance in a very noisy environment, put the device in Sleep mode during the ADC conversion.

#### 12.2 Use of ADC input trigger signals

For applications that use trigger signals to start conversions and require a precise sample frequency, ensure that the period of the trigger signal is an integral multiple of the period of the ADC clock.

#### 12.3 XTAL input

The input voltage to the on-chip oscillators is limited to 1.8 V. If the oscillator is driven by a clock in slave mode, it is recommended that the input be coupled through a capacitor with  $C_i = 100 \text{ pF}$ . To limit the input voltage to the specified range, choose an additional capacitor to ground  $C_g$  which attenuates the input voltage by a factor  $C_i/(C_i + C_g)$ . In slave mode, a minimum of 200 mV(RMS) is needed.



In slave mode the input clock signal should be coupled by means of a capacitor of 100 pF (<u>Figure 29</u>), with an amplitude between 200 mV (RMS) and 1000 mV (RMS). This corresponds to a square wave signal with a signal swing of between 280 mV and 1.4 V. The XTALOUT pin in this configuration can be left unconnected.

External components and models used in oscillation mode are shown in Figure 30 and in Table 27 and Table 28. Since the feedback resistance is integrated on chip, only a crystal and the capacitances  $C_{X1}$  and  $C_{X2}$  need to be connected externally in case of fundamental mode oscillation (the fundamental frequency is represented by L,  $C_L$  and

### 16. Revision history

| Table 30.    | <b>Revision history</b>                                      |                                                                                                                  |                                                                         |                                          |                                                                 |  |  |  |
|--------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------|-----------------------------------------------------------------|--|--|--|
| Document     | ID                                                           | Release date                                                                                                     | Data sheet status                                                       | Change notice                            | Supersedes                                                      |  |  |  |
| LPC11AXX     | ( v.4                                                        | 20121030                                                                                                         | Product data sheet                                                      | -                                        | LPC11AXX v.3                                                    |  |  |  |
|              |                                                              | <ul> <li>Parameter t<sub>P</sub></li> </ul>                                                                      | D corrected in Table 25.                                                |                                          |                                                                 |  |  |  |
|              | <ul> <li>Editorial update</li> </ul>                         | ates.                                                                                                            |                                                                         |                                          |                                                                 |  |  |  |
|              | <ul> <li>Maximum an<br/>values".</li> </ul>                  | d minimum values for V <sub>I</sub>                                                                              | $_{DD}$ and $V_{DD(IO)}$ upd                                            | ated in <u>Table 5 "Limiting</u>         |                                                                 |  |  |  |
|              | <ul> <li>Limiting value<br/><u>Table 5 "Limit</u></li> </ul> | es for parameter V <sub>I</sub> adde<br>ting values".                                                            | ed for open-drain p                                                     | ins PIO0_2 and PIO0_3 in                 |                                                                 |  |  |  |
|              |                                                              | • Table 26 "Co                                                                                                   | mparator voltage ladder                                                 | reference static ch                      | aracteristics" updated.                                         |  |  |  |
|              |                                                              | <ul> <li>Parameters t<br/>dynamic chair</li> </ul>                                                               | <sub>s(pu)</sub> and t <sub>s(sw)</sub> added to <u>racteristics"</u> . | Table 21 "Internal v                     | oltage reference static and                                     |  |  |  |
|              |                                                              | <ul> <li>Parameters \</li> </ul>                                                                                 | $V_{IA}$ and $V_{trig}$ and $V_{i(xtal)}$ and                           | dded to <u>Table 5</u> .                 |                                                                 |  |  |  |
| LPC11AXX v.3 | ( v.3                                                        | 20120907                                                                                                         | Product data sheet                                                      | -                                        | LPC11AXX v.2.1                                                  |  |  |  |
|              |                                                              | <ul> <li>Section 10.1</li> </ul>                                                                                 | abbreviated for clarity.                                                |                                          |                                                                 |  |  |  |
|              | <ul> <li>UVLO descri<br/>LPC11Axx us</li> </ul>              | ption including descriptionser manual.                                                                           | on of cold start-up l                                                   | behavior moved to the                    |                                                                 |  |  |  |
|              |                                                              | <ul> <li>Table "Slew r<br/>specification</li> </ul>                                                              | ate for the internal regul<br>is included in the cold st                | ator power-up fron<br>art-up description | n ground" removed. This<br>in the <i>LPC11Axx user manual</i> . |  |  |  |
|              |                                                              | <ul> <li>Details regard</li> </ul>                                                                               | ding boundary scan add                                                  | ed to Section 7.24                       | "Emulation and debugging".                                      |  |  |  |
|              |                                                              | <ul> <li>Figure 33 "Fu<br/>to include the</li> </ul>                                                             | unctional diagram of the ereset timer circuit.                          | UVLO protection a                        | nd reset timer circuit" updated                                 |  |  |  |
|              |                                                              | <ul> <li>Section 12.8 "Guidelines for selecting a power supply filter for UVLO protection"<br/>added.</li> </ul> |                                                                         |                                          |                                                                 |  |  |  |
|              |                                                              | <ul> <li>Section 7.23.</li> </ul>                                                                                | 2 updated to include inte                                               | ernal reset timer.                       |                                                                 |  |  |  |
|              |                                                              | <ul> <li>Parameter t<sub>P</sub></li> </ul>                                                                      | D corrected in Table 24.                                                |                                          |                                                                 |  |  |  |
|              |                                                              | <ul> <li>Parameter Ev</li> </ul>                                                                                 | V(O) corrected in Table 20                                              | 6.                                       |                                                                 |  |  |  |
| LPC11AXX     | (v.2.1                                                       | 20120704                                                                                                         | Product data sheet                                                      | -                                        | LPC11AXX v.2                                                    |  |  |  |
|              |                                                              | <ul> <li>Data sheet st</li> </ul>                                                                                | tatus changed to Produc                                                 | t.                                       |                                                                 |  |  |  |
|              |                                                              | <ul> <li>Changed Tab</li> </ul>                                                                                  | ble note [2] in Table 24.                                               |                                          |                                                                 |  |  |  |
|              |                                                              | <ul> <li>Changed Tab</li> </ul>                                                                                  | ble note [1] in Table 8.                                                |                                          |                                                                 |  |  |  |
|              |                                                              | Added Table                                                                                                      | note [1] in Table 9.                                                    |                                          |                                                                 |  |  |  |
|              |                                                              | <ul> <li>Moved DT<sub>sen</sub></li> </ul>                                                                       | and $E_L$ values from typ                                               | to max in Table 22                       |                                                                 |  |  |  |
|              |                                                              | <ul> <li>Corrected V<sub>e</sub></li> </ul>                                                                      | <sub>sd</sub> in Table 5.                                               |                                          |                                                                 |  |  |  |
|              |                                                              | Added Table                                                                                                      | note [5] and Table note                                                 | [6] to Table 4.                          |                                                                 |  |  |  |

## 17. Legal information

### 17.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 17.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 17.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

© NXP B.V. 2012. All rights reserved.

#### 32-bit ARM Cortex-M0 microcontroller

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b)

### 18. Contact information

whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

### 17.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.  $l^2$ C-bus — logo is a trademark of NXP B.V.

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

#### 32-bit ARM Cortex-M0 microcontroller

### **19. Contents**

| 1            | General description                             | 1                        |
|--------------|-------------------------------------------------|--------------------------|
| 2            | Features and benefits                           | 1                        |
| 3            | Applications                                    | 3                        |
| 4            | Ordering information                            | 3                        |
| 4.1          | Ordering options                                | 4                        |
| 5            | Block diagram                                   | 5                        |
| 6            | Pinning information                             | 6                        |
| 6.1          | Pinning                                         | 6                        |
| 6.2          | Pin description                                 | 7                        |
| 7            | Functional description                          | 23                       |
| 7.1          | ARM Cortex-M0 processor                         | 23                       |
| 7.2          | On-chip flash program memory                    | 23                       |
| 7.3          | On-chip EEPROM data memory.                     | 23                       |
| 7.4          | On-chip SRAM                                    | 23                       |
| 7.5          | On-chip ROM                                     | 23                       |
| 7.6          | Memory map                                      | 23                       |
| 7.7          | Nested Vectored Interrupt Controller (NVIC) . 2 | 24                       |
| 7.7.1        | Features                                        | 24                       |
| 7.7.2        | Interrupt sources                               | 25                       |
| 7.8          | IOCON block                                     | 25                       |
| 7.9          | Fast general purpose parallel I/O 2             | 25                       |
| 7.9.1        | Features                                        | 25                       |
| 7.10         | USART                                           | 26                       |
| 7.10.1       | Features                                        | 26                       |
| 7.11         | SSP serial I/O controller                       | 26                       |
| 7.11.1       | Features                                        | 26                       |
| 7.12         | I <sup>2</sup> C-bus serial I/O controller      | 26                       |
| 7.12.1       | Features                                        | 27                       |
| 7.13         | Configurable analog/mixed-signal                |                          |
|              | subsystems                                      | 27                       |
| 7.14         | 10-bit ADC                                      | 28                       |
| 7.14.1       | Features                                        | 29                       |
| 7.15         |                                                 | 29                       |
| 7.16         |                                                 | 30                       |
| 7.17         | 10-bit DAC                                      | 30                       |
| 7.17.1       |                                                 | 31                       |
| 7.18         |                                                 | 31                       |
| 7.18.1       | Constal purpose external event                  | 32                       |
| 7.19         | General purpose external event                  | <b>.</b>                 |
| 7 10 1       |                                                 | 33<br>22                 |
| 7.19.1       | System tick timer                               | <b>33</b>                |
| 1.20<br>7.01 | Windowed WatchDog Timer (M/M/DT)                | 55<br>22                 |
| 7 01 1       |                                                 | 23<br>22                 |
| 7 22         | Clocking and power control                      | 34                       |
| 7 22 1       | Crystal and internal oscillators                | 3 <u>4</u><br>3 <u>4</u> |
| 7 22 1 1     | Internal RC Oscillator (IRC)                    | 35                       |
| 1.22.1.1     |                                                 | 50                       |

| 7.22.1.2  | Crystal Oscillator (SysOsc)                    | 35 |
|-----------|------------------------------------------------|----|
| 7.22.1.3  | Internal Low-Frequency Oscillator (LFOsc)      |    |
|           | and Watchdog Oscillator (WDOsc)                | 36 |
| 7.22.2    | Clock input                                    | 36 |
| 7.22.3    | System PLL                                     | 36 |
| 7.22.4    | Clock output                                   | 36 |
| 7.22.5    | Wake-up process                                | 36 |
| 7.22.6    | Power control                                  | 36 |
| 7.22.6.1  | Sleep mode                                     | 36 |
| 7.22.6.2  | Power profiles                                 | 37 |
| 7.23      | System control                                 | 37 |
| 7.23.1    | UnderVoltage LockOut (UVLO) protection         | 37 |
| 7.23.2    |                                                | 37 |
| 7.23.3    |                                                | 38 |
| 7.23.4    | Code security (Code Read Protection - CRP)     | 38 |
| 7.23.5    |                                                | 38 |
| 7.23.0    |                                                | 38 |
| 7.23.1    | External interrupt inputs                      | 39 |
| 7.24<br>0 |                                                | 39 |
| 8         |                                                | 40 |
| 9         | Static characteristics                         | 42 |
| 9.1       | Power consumption                              | 45 |
| 9.2       | Peripheral power consumption                   | 47 |
| 9.3       | Electrical pin characteristics                 | 47 |
| 10        | Dynamic characteristics                        | 51 |
| 10.1      | Power supply fluctuations                      | 51 |
| 10.2      | Flash/EEPROM memory                            | 51 |
| 10.3      | External clock for oscillator in slave mode    | 52 |
| 10.4      |                                                | 53 |
| 10.5      |                                                | 54 |
| 10.6      | I <sup>2</sup> C-bus                           | 54 |
| 10.7      | SSP interfaces                                 | 56 |
| 11        | Characteristics of analog peripherals          | 58 |
| 12        | Application information                        | 66 |
| 12.1      | ADC usage notes                                | 66 |
| 12.2      | Use of ADC input trigger signals               | 66 |
| 12.3      | XTAL input                                     | 66 |
| 12.4      | XTAL Printed Circuit Board (PCB) layout        |    |
|           | guidelines                                     | 68 |
| 12.5      | Standard I/O pad configuration                 | 68 |
| 12.6      | Reset pad configuration                        | 69 |
| 12.7      | UVLO protection and reset timer circuit        | 69 |
| 12.8      | Guidelines for selecting a power supply filter |    |
|           | for UVLO protection                            | 69 |
| 13        | Package outline                                | 71 |
| 14        | Soldering                                      | 75 |

continued >>