



Welcome to <u>E-XFL.COM</u>

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

## Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                    |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | AVR                                                       |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 16MHz                                                     |
| Connectivity               | SPI, UART/USART                                           |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                     |
| Number of I/O              | 27                                                        |
| Program Memory Size        | 8KB (8K x 8)                                              |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | 512 x 8                                                   |
| RAM Size                   | 512 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                               |
| Data Converters            | A/D 11x10b; D/A 1x10b                                     |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                        |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 32-VFQFN Exposed Pad                                      |
| Supplier Device Package    | 32-QFN (5x5)                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/atmel/at90pwm3-16mqt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## • Bits 15..9 - Res: Reserved Bits

These bits are reserved bits in the Atmel<sup>®</sup> ATmega48/88/168 and will always read as zero.

#### • Bits 8..0 – EEAR8..0: EEPROM Address

The EEPROM address registers – EEARH and EEARL specify the EEPROM address in the 256/512/512 bytes EEPROM space. The EEPROM data bytes are addressed linearly between 0 and 255/511/511. The initial value of EEAR is undefined. A proper value must be written before the EEPROM may be accessed.

EEAR8 is an unused bit in ATmega48 and must always be written to zero.

## 5.3.3 The EEPROM Data Register – EEDR



## • Bits 7..0 - EEDR7.0: EEPROM Data

For the EEPROM write operation, the EEDR register contains the data to be written to the EEPROM in the address given by the EEAR register. For the EEPROM read operation, the EEDR contains the data read out from the EEPROM at the address given by EEAR.

## 5.3.4 The EEPROM Control Register – EECR

| Bit           | 7 | 6 | 5     | 4     | 3     | 2     | 1    | 0    | _    |
|---------------|---|---|-------|-------|-------|-------|------|------|------|
|               | - | - | EEPM1 | EEPM0 | EERIE | EEMPE | EEPE | EERE | EECR |
| Read/Write    | R | R | R/W   | R/W   | R/W   | R/W   | R/W  | R/W  | -    |
| Initial Value | 0 | 0 | Х     | Х     | 0     | 0     | Х    | 0    |      |

#### • Bits 7..6 - Res: Reserved Bits

These bits are reserved bits in the Atmel ATmega48/88/168 and will always read as zero.

## • Bits 5, 4 – EEPM1 and EEPM0: EEPROM Programming Mode Bits

The EEPROM programming mode bit setting defines which programming action that will be triggered when writing EEPE. It is possible to program data in one atomic operation (erase the old value and program the new value) or to split the erase and write operations in two different operations. The programming times for the different modes are shown in Table 5-1. While EEPE is set, any write to EEPMn will be ignored. During reset, the EEPMn bits will be reset to 0b00 unless the EEPROM is busy programming.

| EEPM1 | EEPM0 | Programming Time | Operation                                           |
|-------|-------|------------------|-----------------------------------------------------|
| 0     | 0     | 3.4 ms           | Erase and write in one operation (atomic operation) |
| 0     | 1     | 1.8 ms           | Erase only                                          |
| 1     | 0     | 1.8 ms           | Write only                                          |
| 1     | 1     | -                | Reserved for future use                             |

#### Table 5-1. EEPROM Mode Bits

#### • Bit 3 – EERIE: EEPROM Ready Interrupt Enable

Writing EERIE to one enables the EEPROM ready interrupt if the I bit in SREG is set. Writing EERIE to zero disables the interrupt. The EEPROM ready interrupt generates a constant interrupt when EEPE is cleared.



## 7. Power Management and Sleep Modes

Sleep modes enable the application to shut down unused modules in the MCU, thereby saving power. The AVR<sup>®</sup> provides various sleep modes allowing the user to tailor the power consumption to the application's requirements.

To enter any of the five sleep modes, the SE bit in SMCR must be written to logic one and a SLEEP instruction must be executed. The SM2, SM1, and SM0 bits in the SMCR register select which sleep mode (idle, ADC noise reduction, power-down, power-save, or standby) will be activated by the SLEEP instruction. See Table 7-1 for a summary. If an enabled interrupt occurs while the MCU is in a sleep mode, the MCU wakes up. The MCU is then halted for four cycles in addition to the start-up time, executes the interrupt routine, and resumes execution from the instruction following SLEEP. The contents of the register file and SRAM are unaltered when the device wakes up from sleep. If a reset occurs during sleep mode, the MCU wakes up and executes from the reset vector.

Figure 6-1 on page 23 presents the different clock systems in the Atmel<sup>®</sup> ATmega48/88/168, and their distribution. The figure is helpful in selecting an appropriate sleep mode.

## 7.1 Sleep Mode Control Register – SMCR

The sleep mode control register contains control bits for power management.



#### • Bits 7..4 Res: Reserved Bits

These bits are unused bits in the Atmel ATmega48/88/168, and will always read as zero.

#### • Bits 3..1 – SM2..0: Sleep Mode Select Bits 2, 1, and 0

These bits select between the five available sleep modes as shown in Table 7-1.

| SM2 | SM1 | SM0 | Sleep Mode             |
|-----|-----|-----|------------------------|
| 0   | 0   | 0   | ldle                   |
| 0   | 0   | 1   | ADC noise reduction    |
| 0   | 1   | 0   | Power-down             |
| 0   | 1   | 1   | Power-save             |
| 1   | 0   | 0   | Reserved               |
| 1   | 0   | 1   | Reserved               |
| 1   | 1   | 0   | Standby <sup>(1)</sup> |
| 1   | 1   | 1   | Reserved               |

#### Table 7-1. Sleep Mode Select

Note: 1. Standby mode is only recommended for use with external crystals or resonators.

#### • Bit 0 – SE: Sleep Enable

The SE bit must be written to logic one to make the MCU enter the sleep mode when the SLEEP instruction is executed. To avoid the MCU entering the sleep mode unless it is the programmer's purpose, it is recommended to write the sleep enable (SE) bit to one just before the execution of the SLEEP instruction and to clear it immediately after waking up.

## 8.4 External Reset

An external reset is generated by a low level on the  $\overrightarrow{\text{RESET}}$  pin. Reset pulses longer than the minimum pulse width (see Table 8-1 on page 40) will generate a reset, even if the clock is not running. Shorter pulses are not guaranteed to generate a reset. When the applied signal reaches the reset threshold voltage –  $V_{RST}$  – on its positive edge, the delay counter starts the MCU after the time-out period –  $t_{TOUT}$  – has expired. The external reset can be disabled by the RSTDISBL fuse, see Table 25-6 on page 244.

## Figure 8-4. External Reset During Operation



## 8.5 Brown-out Detection

Atmel<sup>®</sup> ATmega48/88/168 has an on-chip brown-out detection (BOD) circuit for monitoring the V<sub>CC</sub> level during operation by comparing it to a fixed trigger level. The trigger level for the BOD can be selected by the BODLEVEL fuses. The trigger level has a hysteresis to ensure spike free brown-out detection. The hysteresis on the detection level should be interpreted as  $V_{BOT+} = V_{BOT} + V_{HYST}/2$  and  $V_{BOT-} = V_{BOT} - V_{HYST}/2$ .

| BODLEVEL 20 Fuses | Min V <sub>BOT</sub> | Тур V <sub>вот</sub> | Max V <sub>BOT</sub> | Unit |  |  |
|-------------------|----------------------|----------------------|----------------------|------|--|--|
| 111               | BOD Disabled         |                      |                      |      |  |  |
| 110               | 1.7 <sup>(2)</sup>   | 1.8                  | 2.0 <sup>(2)</sup>   |      |  |  |
| 101               | 2.5 <sup>(2)</sup>   | 2.7                  | 2.9 <sup>(2)</sup>   | V    |  |  |
| 100               | 4.1 <sup>(2)</sup>   | 4.3                  | 4.5 <sup>(2)</sup>   | _    |  |  |
| 011               |                      |                      |                      |      |  |  |
| 010               | -                    | Basan                | od                   |      |  |  |
| 001               | Reserved             |                      |                      |      |  |  |
| 000               |                      |                      |                      |      |  |  |

Notes: 1. V<sub>BOT</sub> may be below nominal minimum operating voltage for some devices. For devices where this is the case, the device is tested down to V<sub>CC</sub> = V<sub>BOT</sub> during the production test. This guarantees that a brown-out reset will occur before V<sub>CC</sub> drops to a voltage where correct operation of the microcontroller is no longer guaranteed. The test is performed using BODLEVEL = 110 and BODLEVEL = 101 for Atmel ATmega48V/88V/168V, and BODLEVEL = 101 and BODLEVEL = 101 for Atmel ATmega48/88/168.

2. Min/max values applicable for Atmel ATmega48.

#### Table 8-3. Brown-out Characteristics

| Parameter                          | Symbol            | Min | Тур | Max | Unit |
|------------------------------------|-------------------|-----|-----|-----|------|
| Brown-out detector hysteresis      | V <sub>HYST</sub> |     | 50  |     | mV   |
| Min pulse width on brown-out reset | t <sub>BOD</sub>  |     |     |     | ns   |

## 12.6.1 Normal Mode

The simplest mode of operation is the normal mode (WGM02:0 = 0). In this mode the counting direction is always up (incrementing), and no counter clear is performed. The counter simply overruns when it passes its maximum 8-bit value (TOP = 0xFF) and then restarts from the bottom (0x00). In normal operation the Timer/Counter overflow flag (TOV0) will be set in the same timer clock cycle as the TCNT0 becomes zero. The TOV0 flag in this case behaves like a ninth bit, except that it is only set, not cleared. However, combined with the timer overflow interrupt that automatically clears the TOV0 flag, the timer resolution can be increased by software. There are no special cases to consider in the normal mode, a new counter value can be written anytime.

The output compare unit can be used to generate interrupts at some given time. Using the output compare to generate waveforms in normal mode is not recommended, since this will occupy too much of the CPU time.

## 12.6.2 Clear Timer on Compare Match (CTC) Mode

In clear timer on compare or CTC mode (WGM02:0 = 2), the OCR0A register is used to manipulate the counter resolution. In CTC mode the counter is cleared to zero when the counter value (TCNT0) matches the OCR0A. The OCR0A defines the top value for the counter, hence also its resolution. This mode allows greater control of the compare match output frequency. It also simplifies the operation of counting external events.

The timing diagram for the CTC mode is shown in Figure 12-5. The counter value (TCNT0) increases until a compare match occurs between TCNT0 and OCR0A, and then counter (TCNT0) is cleared.



Figure 12-5. CTC Mode, Timing Diagram

An interrupt can be generated each time the counter value reaches the TOP value by using the OCF0A flag. If the interrupt is enabled, the interrupt handler routine can be used for updating the TOP value. However, changing TOP to a value close to BOTTOM when the counter is running with none or a low prescaler value must be done with care since the CTC mode does not have the double buffering feature. If the new value written to OCR0A is lower than the current value of TCNT0, the counter will miss the compare match. The counter will then have to count to its maximum value (0xFF) and wrap around starting at 0x00 before the compare match can occur.

For generating a waveform output in CTC mode, the OC0A output can be set to toggle its logical level on each compare match by setting the compare output mode bits to toggle mode (COM0A1:0 = 1). The OC0A value will not be visible on the port pin unless the data direction for the pin is set to output. The waveform generated will have a maximum frequency of  $f_{OC0} = f_{clk} \frac{1}{10}/2$  when OCR0A is set to zero (0x00). The waveform frequency is defined by the following equation:

$$f_{OCnx} = \frac{f_{\text{clk\_I/O}}}{2 \cdot N \cdot (1 + OCRnx)}$$

The N variable represents the prescale factor (1, 8, 64, 256, or 1024).

As for the normal mode of operation, the TOV0 flag is set in the same timer clock cycle that the counter counts from MAX to 0x00.



## 12.6.3 Fast PWM Mode

The fast pulse width modulation or fast PWM mode (WGM02:0 = 3 or 7) provides a high frequency PWM waveform generation option. The fast PWM differs from the other PWM option by its single-slope operation. The counter counts from BOTTOM to TOP then restarts from BOTTOM. TOP is defined as 0xFF when WGM2:0 = 3, and OCR0A when WGM2:0 = 7. In non-inverting compare output mode, the output compare (OC0x) is cleared on the compare match between TCNT0 and OCR0x, and set at BOTTOM. In inverting compare output mode, the output is set on compare match and cleared at BOTTOM. Due to the single-slope operation, the operating frequency of the fast PWM mode can be twice as high as the phase correct PWM mode that use dual-slope operation. This high frequency makes the fast PWM mode well suited for power regulation, rectification, and DAC applications. High frequency allows physically small sized external components (coils, capacitors), and therefore reduces total system cost.

In fast PWM mode, the counter is incremented until the counter value matches the TOP value. The counter is then cleared at the following timer clock cycle. The timing diagram for the fast PWM mode is shown in Figure 12-6. The TCNT0 value is in the timing diagram shown as a histogram for illustrating the single-slope operation. The diagram includes non-inverted and inverted PWM outputs. The small horizontal line marks on the TCNT0 slopes represent compare matches between OCR0x and TCNT0.



#### Figure 12-6. Fast PWM Mode, Timing Diagram

The Timer/Counter overflow flag (TOV0) is set each time the counter reaches TOP. If the interrupt is enabled, the interrupt handler routine can be used for updating the compare value.

In fast PWM mode, the compare unit allows generation of PWM waveforms on the OC0x pins. Setting the COM0x1:0 bits to two will produce a non-inverted PWM and an inverted PWM output can be generated by setting the COM0x1:0 to three: Setting the COM0A1:0 bits to one allows the OC0A pin to toggle on compare matches if the WGM02 bit is set. This option is not available for the OC0B pin (see Table 12-6 on page 88). The actual OC0x value will only be visible on the port pin if the data direction for the port pin is set as output. The PWM waveform is generated by setting (or clearing) the OC0x register at the compare match between OCR0x and TCNT0, and clearing (or setting) the OC0x register at the timer clock cycle the counter is cleared (changes from TOP to BOTTOM).

The PWM frequency for the output can be calculated by the following equation:

$$f_{OCnxPWM} = \frac{f_{\text{clk}\_I/O}}{N \cdot 256}$$

The N variable represents the prescale factor (1, 8, 64, 256, or 1024).

The extreme values for the OCR0A register represents special cases when generating a PWM waveform output in the fast PWM mode. If the OCR0A is set equal to BOTTOM, the output will be a narrow spike for each MAX+1 timer clock cycle. Setting the OCR0A equal to MAX will result in a constantly high or low output (depending on the polarity of the output set by the COM0A1:0 bits.)

# Atmel

## 12.8.6 Timer/Counter Interrupt Mask Register – TIMSK0



#### • Bits 7..3 – Res: Reserved Bits

These bits are reserved bits in the Atmel<sup>®</sup> ATmega48/88/168 and will always read as zero.

#### • Bit 2 – OCIE0B: Timer/Counter Output Compare Match B Interrupt Enable

When the OCIE0B bit is written to one, and the I-bit in the status register is set, the Timer/Counter compare match B interrupt is enabled. The corresponding interrupt is executed if a compare match in Timer/Counter occurs, i.e., when the OCF0B bit is set in the Timer/Counter interrupt flag register – TIFR0.

#### • Bit 1 – OCIE0A: Timer/Counter0 Output Compare Match A Interrupt Enable

When the OCIE0A bit is written to one, and the I-bit in the status register is set, the Timer/Counter0 compare match A interrupt is enabled. The corresponding interrupt is executed if a compare match in Timer/Counter0 occurs, i.e., when the OCF0A bit is set in the Timer/Counter 0 interrupt flag register – TIFR0.

#### • Bit 0 – TOIE0: Timer/Counter0 Overflow Interrupt Enable

When the TOIE0 bit is written to one, and the I-bit in the status register is set, the Timer/Counter0 overflow interrupt is enabled. The corresponding interrupt is executed if an overflow in Timer/Counter0 occurs, i.e., when the TOV0 bit is set in the Timer/Counter 0 interrupt flag register – TIFR0.

## 12.8.7 Timer/Counter 0 Interrupt Flag Register – TIFR0



#### • Bits 7..3 – Res: Reserved Bits

These bits are reserved bits in the Atmel ATmega48/88/168 and will always read as zero.

## • Bit 2 – OCF0B: Timer/Counter 0 Output Compare B Match Flag

The OCF0B bit is set when a compare match occurs between the Timer/Counter and the data in OCR0B – output compare register0 B. OCF0B is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, OCF0B is cleared by writing a logic one to the flag. When the I-bit in SREG, OCIE0B (Timer/Counter compare B match interrupt enable), and OCF0B are set, the Timer/Counter compare match interrupt is executed.

## • Bit 1 – OCF0A: Timer/Counter 0 Output Compare A Match Flag

The OCF0A bit is set when a compare match occurs between the Timer/Counter0 and the data in OCR0A – output compare register0. OCF0A is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, OCF0A is cleared by writing a logic one to the flag. When the I-bit in SREG, OCIE0A (Timer/Counter0 compare match interrupt enable), and OCF0A are set, the Timer/Counter0 compare match interrupt is executed.

## • Bit 0 – TOV0: Timer/Counter0 Overflow Flag

The bit TOV0 is set when an overflow occurs in Timer/Counter0. TOV0 is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, TOV0 is cleared by writing a logic one to the flag. When the SREG I-bit, TOIE0 (Timer/Counter0 overflow interrupt enable), and TOV0 are set, the Timer/Counter0 overflow interrupt is executed.

The setting of this flag is dependent of the WGM02:0 bit setting. Refer to Table 12-8 on page 89 in Section 12-8 "Waveform Generation Mode Bit Description" on page 89.



## 14.4 Counter Unit

The main part of the 16-bit Timer/Counter is the programmable 16-bit bi-directional counter unit. Figure 14-2 shows a block diagram of the counter and its surroundings.





Signal description (internal signals):

| Count             | Increment or decrement TCNT1 by 1.                     |
|-------------------|--------------------------------------------------------|
| Direction         | Select between increment and decrement.                |
| Clear             | Clear TCNT1 (set all bits to zero).                    |
| clk <sub>T1</sub> | Timer/Counter clock.                                   |
| ТОР               | Signalize that TCNT1 has reached maximum value.        |
| воттом            | Signalize that TCNT1 has reached minimum value (zero). |

The 16-bit counter is mapped into two 8-bit I/O memory locations: counter high (TCNT1H) containing the upper eight bits of the counter, and counter low (TCNT1L) containing the lower eight bits. The TCNT1H register can only be indirectly accessed by the CPU. When the CPU does an access to the TCNT1H I/O location, the CPU accesses the high byte temporary register (TEMP). The temporary register is updated with the TCNT1H value when the TCNT1L is read, and TCNT1H is updated with the temporary register value when TCNT1L is written. This allows the CPU to read or write the entire 16-bit counter value within one clock cycle via the 8-bit data bus. It is important to notice that there are special cases of writing to the TCNT1 register when the counter is counting that will give unpredictable results. The special cases are described in the sections where they are of importance.

Depending on the mode of operation used, the counter is cleared, incremented, or decremented at each timer clock (clkT1). The clkT1 can be generated from an external or internal clock source, selected by the clock select bits (CS12:0). When no clock source is selected (CS12:0 = 0) the timer is stopped. However, the TCNT1 value can be accessed by the CPU, independent of whether clkT1 is present or not. A CPU write overrides (has priority over) all counter clear or count operations.

The counting sequence is determined by the setting of the waveform generation mode bits (WGM13:0) located in the Timer/Counter control registers A and B (TCCR1A and TCCR1B). There are close connections between how the counter behaves (counts) and how waveforms are generated on the output compare outputs OC1x. For more details about advanced counting sequences and waveform generation, see Section 14.8 "Modes of Operation" on page 105.

The Timer/Counter overflow flag (TOV1) is set according to the mode of operation selected by the WGM13:0 bits. TOV1 can be used for generating a CPU interrupt.

## 14.8.5 Phase and Frequency Correct PWM Mode

The phase and frequency correct pulse width modulation, or phase and frequency correct PWM mode (WGM13:0 = 8 or 9) provides a high resolution phase and frequency correct PWM waveform generation option. The phase and frequency correct PWM mode is, like the phase correct PWM mode, based on a dual-slope operation. The counter counts repeatedly from BOTTOM (0x0000) to TOP and then from TOP to BOTTOM. In non-inverting compare output mode, the output compare (OC1x) is cleared on the compare match between TCNT1 and OCR1x while upcounting, and set on the compare match while downcounting. In inverting compare output mode, the operation is inverted. The dual-slope operation gives a lower maximum operation frequency compared to the single-slope operation. However, due to the symmetric feature of the dual-slope PWM modes, these modes are preferred for motor control applications.

The main difference between the phase correct, and the phase and frequency correct PWM mode is the time the OCR1x register is updated by the OCR1x buffer register, (see Figure 14-8 on page 109 and Figure 14-9).

The PWM resolution for the phase and frequency correct PWM mode can be defined by either ICR1 or OCR1A. The minimum resolution allowed is 2-bit (ICR1 or OCR1A set to 0x0003), and the maximum resolution is 16-bit (ICR1 or OCR1A set to MAX). The PWM resolution in bits can be calculated using the following equation:

$$R_{PFCPWM} = \frac{\log(TOP + 1)}{\log(2)}$$

In phase and frequency correct PWM mode the counter is incremented until the counter value matches either the value in ICR1 (WGM13:0 = 8), or the value in OCR1A (WGM13:0 = 9). The counter has then reached the TOP and changes the count direction. The TCNT1 value will be equal to TOP for one timer clock cycle. The timing diagram for the phase correct and frequency correct PWM mode is shown on Figure 14-9. The figure shows phase and frequency correct PWM mode when OCR1A or ICR1 is used to define TOP. The TCNT1 value is in the timing diagram shown as a histogram for illustrating the dual-slope operation. The diagram includes non-inverted and inverted PWM outputs. The small horizontal line marks on the TCNT1 slopes represent compare matches between OCR1x and TCNT1. The OC1x interrupt flag will be set when a compare match occurs.





The Timer/Counter overflow flag (TOV1) is set at the same timer clock cycle as the OCR1x registers are updated with the double buffer value (at BOTTOM). When either OCR1A or ICR1 is used for defining the TOP value, the OC1A or ICF1 flag set when TCNT1 has reached TOP. The interrupt flags can then be used to generate an interrupt each time the counter reaches the TOP or BOTTOM value.

## 17.6.7 Flushing the Receive Buffer

The receiver buffer FIFO will be flushed when the receiver is disabled, i.e., the buffer will be emptied of its contents. Unread data will be lost. If the buffer has to be flushed during normal operation, due to for instance an error condition, read the UDRn I/O location until the RXCn flag is cleared. The following code example shows how to flush the receive buffer.

| Assembly Code Examp           | ble <sup>(1)</sup>                                      |  |  |  |  |
|-------------------------------|---------------------------------------------------------|--|--|--|--|
| USART_Flus                    | h:                                                      |  |  |  |  |
| sbis                          | UCSRnA, RXCn                                            |  |  |  |  |
| ret                           |                                                         |  |  |  |  |
| in                            | r16, UDRn                                               |  |  |  |  |
| rjmr                          | > USART_Flush                                           |  |  |  |  |
| C Code Example <sup>(1)</sup> |                                                         |  |  |  |  |
| void USART                    | _Flush( <b>void</b> )                                   |  |  |  |  |
| {                             |                                                         |  |  |  |  |
| unsigned char dummy;          |                                                         |  |  |  |  |
| whil                          | .e (UCSRnA & (1< <rxcn)) dummy="UDRn;&lt;/th"></rxcn))> |  |  |  |  |
| }                             |                                                         |  |  |  |  |

Note: 1. The example code assumes that the part specific header file is included. For I/O registers located in extended I/O map, "IN", "OUT", "SBIS", "SBIC", "CBI", and "SBI" instructions must be replaced with instructions that allow access to extended I/O. Typically "LDS" and "STS" combined with "SBRS", "SBRC", "SBR", and "CBR".

## 17.7 Asynchronous Data Reception

The USART includes a clock recovery and a data recovery unit for handling asynchronous data reception. The clock recovery logic is used for synchronizing the internally generated baud rate clock to the incoming asynchronous serial frames at the RxDn pin. The data recovery logic samples and low pass filters each incoming bit, thereby improving the noise immunity of the receiver. The asynchronous reception operational range depends on the accuracy of the internal baud rate clock, the rate of the incoming frames, and the frame size in number of bits.

#### 17.7.1 Asynchronous Clock Recovery

The clock recovery logic synchronizes internal clock to the incoming serial frames. Figure 17-5 illustrates the sampling process of the start bit of an incoming frame. The sample rate is 16 times the baud rate for normal mode, and eight times the baud rate for double speed mode. The horizontal arrows illustrate the synchronization variation due to the sampling process. Note the larger time variation when using the double speed mode (U2Xn = 1) of operation. Samples denoted zero are samples done when the RxDn line is idle (i.e., no communication activity).



#### Figure 17-5. Start Bit Sampling

When the clock recovery logic detects a high (idle) to low (start) transition on the RxDn line, the start bit detection sequence is initiated. Let sample 1 denote the first zero-sample as shown in the figure. The clock recovery logic then uses samples 8, 9, and 10 for normal mode, and samples 4, 5, and 6 for double speed mode (indicated with sample numbers inside boxes on the figure), to decide if a valid start bit is received. If two or more of these three samples have logical high levels (the majority wins), the start bit is rejected as a noise spike and the receiver starts looking for the next high to low-transition. If however, a valid start bit is detected, the clock recovery logic is synchronized and the data recovery can begin. The synchronization process is repeated for each start bit.

## 18.4.1 USART MSPIM Initialization

The USART in MSPIM mode has to be initialized before any communication can take place. The initialization process normally consists of setting the baud rate, setting master mode of operation (by setting DDR\_XCKn to one), setting frame format and enabling the transmitter and the receiver. Only the transmitter can operate independently. For interrupt driven USART operation, the global interrupt flag should be cleared (and thus interrupts globally disabled) when doing the initialization.

Note: To ensure immediate initialization of the XCKn output the baud-rate register (UBRRn) must be zero at the time the transmitter is enabled. Contrary to the normal mode USART operation the UBRRn must then be written to the desired value after the transmitter is enabled, but before the first transmission is started. Setting UBRRn to zero before enabling the transmitter is not necessary if the initialization is done immediately after a reset since UBRRn is reset to zero.

Before doing a re-initialization with changed baud rate, data mode, or frame format, be sure that there is no ongoing transmissions during the period the registers are changed. The TXCn flag can be used to check that the transmitter has completed all transfers, and the RXCn flag can be used to check that there are no unread data in the receive buffer. Note that the TXCn flag must be cleared before each transmission (before UDRn is written) if it is used for this purpose.

The following simple USART initialization code examples show one assembly and one C function that are equal in functionality. The examples assume polling (no interrupts enabled). The baud rate is given as a function parameter. For the assembly code, the baud rate parameter is assumed to be stored in the r17:r16 registers.

```
Assembly Code Example<sup>(1)</sup>
```

```
USART_Init:
      clr r18
      out UBRRnH,r18
      out UBRRnL, r18
       ; Setting the XCKn port pin as output, enables master mode.
      sbi XCKn_DDR, XCKn
       ; Set MSPI mode of operation and SPI data mode 0.
      ldi r18, (1<<UMSELn1)|(1<<UMSELn0)|(0<<UCPHAn)|(0<<UCPOLn)
      out UCSRnC,r18
       ; Enable receiver and transmitter.
      ldi r18, (1<<RXENn) | (1<<TXENn)
      out UCSRnB,r18
       ; Set baud rate.
       ; IMPORTANT: The Baud Rate must be set after the transmitter is
                    enabled!
      out UBRRnH, r17
      out UBRRnL, r18
      ret
```

C Code Example<sup>(1)</sup>

void USART\_Init( unsigned int baud )



Atmel

By writing the TWEA bit to zero, the device can be virtually disconnected from the 2-wire serial bus temporarily. Address recognition can then be resumed by writing the TWEA bit to one again.

## • Bit 5 – TWSTA: TWI START Condition Bit

The application writes the TWSTA bit to one when it desires to become a master on the 2-wire serial bus. The TWI hardware checks if the bus is available, and generates a START condition on the bus if it is free. However, if the bus is not free, the TWI waits until a STOP condition is detected, and then generates a new START condition to claim the bus master status. TWSTA must be cleared by software when the START condition has been transmitted.

## • Bit 4 – TWSTO: TWI STOP Condition Bit

Writing the TWSTO bit to one in master mode will generate a STOP condition on the 2-wire serial bus. When the STOP condition is executed on the bus, the TWSTO bit is cleared automatically. In slave mode, setting the TWSTO bit can be used to recover from an error condition. This will not generate a STOP condition, but the TWI returns to a well-defined unaddressed Slave mode and releases the SCL and SDA lines to a high impedance state.

## • Bit 3 – TWWC: TWI Write Collision Flag

The TWWC bit is set when attempting to write to the TWI data register – TWDR when TWINT is low. This flag is cleared by writing the TWDR register when TWINT is high.

## • Bit 2 - TWEN: TWI Enable Bit

The TWEN bit enables TWI operation and activates the TWI interface. When TWEN is written to one, the TWI takes control over the I/O pins connected to the SCL and SDA pins, enabling the slew-rate limiters and spike filters. If this bit is written to zero, the TWI is switched off and all TWI transmissions are terminated, regardless of any ongoing operation.

#### • Bit 1 - Res: Reserved Bit

This bit is a reserved bit and will always read as zero.

#### • Bit 0 – TWIE: TWI Interrupt Enable

When this bit is written to one, and the I-bit in SREG is set, the TWI interrupt request will be activated for as long as the TWINT flag is high.

## 19.6.3 TWI Status Register – TWSR



#### • Bits 7..3 - TWS: TWI Status

These 5 bits reflect the status of the TWI logic and the 2-wire serial bus. The different status codes are described later in this section. Note that the value read from TWSR contains both the 5-bit status value and the 2-bit prescaler value. The application designer should mask the prescaler bits to zero when checking the status bits. This makes status checking independent of prescaler setting. This approach is used in this datasheet, unless otherwise noted.

#### • Bit 2 - Res: Reserved Bit

This bit is reserved and will always read as zero.

## • Bits 1..0 – TWPS: TWI Prescaler Bits

These bits can be read and written, and control the bit rate prescaler.

Atmel

| Status                  |                                                                                                    | Applicatio                                                           | on Soft     | ware R      | esponse     |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------------------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-------------|-------------|-------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Code<br>(TWSR)          | Status of the 2-wire Serial                                                                        | To/from TWDR                                                         |             | To          | TWCR        |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Prescaler<br>Bits are 0 | Bus and 2-wire Serial<br>Interface Hardware                                                        |                                                                      | STA         | ѕто         | TWINT       | TWEA             | Next Action Taken by TWI Hardware                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0xA8                    | Own SLA+R has been<br>received;<br>ACK has been returned                                           | Load data byte<br>or<br>Load data byte                               | x<br>x      | 0<br>0      | 1<br>1      | 0<br>1           | Last data byte will be transmitted and NOT<br>ACK should be received<br>Data byte will be transmitted and ACK should<br>be received                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0xB0                    | Arbitration lost in SLA+R/W<br>as Master; own SLA+R has<br>been received; ACK has<br>been returned | Load data byte<br>or<br>Load data byte                               | x<br>x      | 0<br>0      | 1<br>1      | 0<br>1           | Last data byte will be transmitted and NOT<br>ACK should be received<br>Data byte will be transmitted and ACK should<br>be received                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0xB8                    | Data byte in TWDR has<br>been transmitted; ACK has<br>been received                                | Load data byte<br>or<br>Load data byte                               | x<br>x      | 0<br>0      | 1<br>1      | 0<br>1           | Last data byte will be transmitted and NOT<br>ACK should be received<br>Data byte will be transmitted and ACK should<br>be received                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0xC0                    | Data byte in TWDR has<br>been transmitted; NOT ACK<br>has been received                            | No TWDR action<br>or<br>No TWDR action<br>or<br>No TWDR action<br>or | 0<br>0<br>1 | 0<br>0<br>0 | 1<br>1<br>1 | 0<br>1<br>0<br>1 | Switched to the not addressed slave mode;<br>no recognition of own SLA or GCA<br>Switched to the not addressed slave mode;<br>own SLA will be recognized; GCA will be<br>recognized if TWGCE = "1"<br>Switched to the not addressed slave mode;<br>no recognition of own SLA or GCA; a START<br>condition will be transmitted when the bus<br>becomes free<br>Switched to the not addressed slave mode;<br>own SLA will be recognized; GCA will be<br>recognized if TWGCE = "1"; a START<br>condition will be transmitted when the bus<br>becomes free |
| 0xC8                    | Last data byte in TWDR has<br>been transmitted (TWEA =<br>"0"); ACK has been received              | No TWDR action<br>or<br>No TWDR action<br>or<br>No TWDR action<br>or | 0 0 1       | 0           | 1 1 1 1     | 0 1 0            | Switched to the not addressed slave mode;<br>no recognition of own SLA or GCA<br>Switched to the not addressed slave mode;<br>own SLA will be recognized; GCA will be<br>recognized if TWGCE = "1"<br>Switched to the not addressed slave mode;<br>no recognition of own SLA or GCA; a START<br>condition will be transmitted when the bus<br>becomes free<br>Switched to the not addressed slave mode:                                                                                                                                                |
|                         |                                                                                                    |                                                                      | I           | 0           | I           | 1                | own SLA will be recognized; GCA will be<br>recognized if TWGCE = "1"; a START<br>condition will be transmitted when the bus<br>becomes free                                                                                                                                                                                                                                                                                                                                                                                                            |

## Table 19-7. Status Codes for Slave Transmitter Mode

## 20.3 Analog Comparator Multiplexed Input

It is possible to select any of the ADC7..0 pins to replace the negative input to the analog comparator. The ADC multiplexer is used to select this input, and consequently, the ADC must be switched off to utilize this feature. If the analog comparator multiplexer enable bit (ACME in ADCSRB) is set and the ADC is switched off (ADEN in ADCSRA is zero), MUX2..0 in ADMUX select the input pin to replace the negative input to the analog comparator, as shown in Table 20-2. If ACME is cleared or ADEN is set, AIN1 is applied to the negative input to the analog comparator.

| ACME | ADEN | MUX20 | Analog Comparator Negative Input |
|------|------|-------|----------------------------------|
| 0    | x    | ХХХ   | AIN1                             |
| 1    | 1    | XXX   | AIN1                             |
| 1    | 0    | 000   | ADC0                             |
| 1    | 0    | 001   | ADC1                             |
| 1    | 0    | 010   | ADC2                             |
| 1    | 0    | 011   | ADC3                             |
| 1    | 0    | 100   | ADC4                             |
| 1    | 0    | 101   | ADC5                             |
| 1    | 0    | 110   | ADC6                             |
| 1    | 0    | 111   | ADC7                             |

#### Table 20-2. Analog Comparator Multiplexed Input

## 20.3.1 Digital Input Disable Register 1 – DIDR1



## • Bit 7..2 - Res: Reserved Bits

These bits are unused bits in the Atmel<sup>®</sup> ATmega48/88/168, and will always read as zero.

#### • Bit 1, 0 - AIN1D, AIN0D: AIN1, AIN0 Digital Input Disable

When this bit is written logic one, the digital input buffer on the AIN1/0 pin is disabled. The corresponding PIN register bit will always read as zero when this bit is set. When an analog signal is applied to the AIN1/0 pin and the digital input from this pin is not needed, this bit should be written logic one to reduce power consumption in the digital input buffer.

## 21.4 Changing Channel or Reference Selection

The MUXn and REFS1:0 bits in the ADMUX register are single buffered through a temporary register to which the CPU has random access. This ensures that the channels and reference selection only takes place at a safe point during the conversion. The channel and reference selection is continuously updated until a conversion is started. Once the conversion starts, the channel and reference selection is locked to ensure a sufficient sampling time for the ADC. Continuous updating resumes in the last ADC clock cycle before the conversion completes (ADIF in ADCSRA is set). Note that the conversion starts on the following rising ADC clock edge after ADSC is written. The user is thus advised not to write new channel or reference selection values to ADMUX until one ADC clock cycle after ADSC is written.

If auto triggering is used, the exact time of the triggering event can be indeterministic. Special care must be taken when updating the ADMUX register, in order to control which conversion will be affected by the new settings.

If both ADATE and ADEN is written to one, an interrupt event can occur at any time. If the ADMUX register is changed in this period, the user cannot tell if the next conversion is based on the old or the new settings. ADMUX can be safely updated in the following ways:

- a. When ADATE or ADEN is cleared.
- b. During conversion, minimum one ADC clock cycle after the trigger event.
- c. After a conversion, before the Interrupt Flag used as trigger source is cleared.

When updating ADMUX in one of these conditions, the new settings will affect the next ADC conversion.

## 21.4.1 ADC Input Channels

When changing channel selections, the user should observe the following guidelines to ensure that the correct channel is selected:

In single conversion mode, always select the channel before starting the conversion. The channel selection may be changed one ADC clock cycle after writing one to ADSC. However, the simplest method is to wait for the conversion to complete before changing the channel selection.

In free running mode, always select the channel before starting the first conversion. The channel selection may be changed one ADC clock cycle after writing one to ADSC. However, the simplest method is to wait for the first conversion to complete, and then change the channel selection. Since the next conversion has already started automatically, the next result will reflect the previous channel selection. Subsequent conversions will reflect the new channel selection.

## 21.4.2 ADC Voltage Reference

The reference voltage for the ADC ( $V_{REF}$ ) indicates the conversion range for the ADC. Single ended channels that exceed  $V_{REF}$  will result in codes close to 0x3FF.  $V_{REF}$  can be selected as either AV<sub>CC</sub>, internal 1.1V reference, or external AREF pin.

 $AV_{CC}$  is connected to the ADC through a passive switch. The internal 1.1V reference is generated from the internal bandgap reference ( $V_{BG}$ ) through an internal amplifier. In either case, the external AREF pin is directly connected to the ADC, and the reference voltage can be made more immune to noise by connecting a capacitor between the AREF pin and ground.  $V_{REF}$  can also be measured at the AREF pin with a high impedant voltmeter. Note that  $V_{REF}$  is a high impedant source, and only a capacitive load should be connected in a system.

If the user has a fixed voltage source connected to the AREF pin, the user may not use the other reference voltage options in the application, as they will be shorted to the external voltage. If no external voltage is applied to the AREF pin, the user may switch between  $AV_{CC}$  and 1.1V as reference selection. The first ADC conversion result after switching reference voltage source may be inaccurate, and the user is advised to discard this result.



## 25.2.1 Latching of Fuses

The fuse values are latched when the device enters programming mode and changes of the fuse values will have no effect until the part leaves programming mode. This does not apply to the EESAVE fuse which will take effect once it is programmed. The fuses are also latched on power-up in normal mode.

## 25.3 Signature Bytes

All Atmel<sup>®</sup> microcontrollers have a three-byte signature code which identifies the device. This code can be read in both serial and parallel mode, also when the device is locked. The three bytes reside in a separate address space.

## 25.3.1 ATmega48 Signature Bytes

- 1. 0x000: 0x1E (indicates manufactured by Atmel).
- 2. 0x001: 0x92 (indicates 4KB flash memory).
- 3. 0x002: 0x05 (indicates Atmel ATmega48 device when 0x001 is 0x92).

## 25.3.2 ATmega88 Signature Bytes

- 1. 0x000: 0x1E (indicates manufactured by Atmel).
- 2. 0x001: 0x93 (indicates 8KB flash memory).
- 3. 0x002: 0x0A (indicates ATmega88 device when 0x001 is 0x93).

## 25.3.3 ATmega168 Signature Bytes

- 1. 0x000: 0x1E (indicates manufactured by Atmel).
- 2. 0x001: 0x94 (indicates 16KB flash memory).
- 3. 0x002: 0x06 (indicates Atmel ATmega168 device when 0x001 is 0x94).

## 25.4 Calibration Byte

The Atmel ATmega48/88/168 has a byte calibration value for the internal RC oscillator. This byte resides in the high byte of address 0x000 in the signature address space. During reset, this byte is automatically written into the OSCCAL register to ensure correct frequency of the calibrated RC oscillator.

## 25.5 Parallel Programming Parameters, Pin Mapping, and Commands

This section describes how to parallel program and verify flash program memory, EEPROM data memory, memory lock bits, and fuse bits in the Atmel ATmega48/88/168. Pulses are assumed to be at least 250ns unless otherwise noted.

## 25.5.1 Signal Names

In this section, some pins of the ATmega48/88/168 are referenced by signal names describing their functionality during parallel programming, see Figure 25-1 on page 246 and Table 25-8 on page 246. Pins not described in the following table are referenced by pin names.

The XA1/XA0 pins determine the action executed when the XTAL1 pin is given a positive pulse. The bit coding is shown in Table 25-10 on page 246.

When pulsing  $\overline{\text{WR}}$  or  $\overline{\text{OE}}$ , the command loaded determines the action executed. The different Commands are shown in Table 25-11 on page 247.

Atmel



## Table 25-8. Pin Name Mapping

| Signal Name in Programming Mode | Pin Name           | I/O | Function                                                                     |
|---------------------------------|--------------------|-----|------------------------------------------------------------------------------|
| RDY/BSY                         | PD1                | 0   | 0: Device is busy programming, 1: Device is ready for new command            |
| ŌĒ                              | PD2                | I   | Output enable (active low)                                                   |
| WR                              | PD3                | I   | Write pulse (active low)                                                     |
| BS1                             | PD4                | I   | Byte select 1 ("0" selects low byte, "1" selects high byte)                  |
| XA0                             | PD5                | I   | XTAL Action Bit 0                                                            |
| XA1                             | PD6                | I   | XTAL Action Bit 1                                                            |
| PAGEL                           | PD7                | I   | Program memory and EEPROM data page load                                     |
| BS2                             | PC2                | I   | Byte select 2 ("0" selects low byte, "1" selects 2'nd high byte)             |
| DATA                            | {PC[1:0]: PB[5:0]} | I/O | Bi-directional data bus (output when $\overline{\text{OE} \text{ is low}}$ ) |

## Table 25-9. Pin Values Used to Enter Programming Mode

| Pin   | Symbol         | Value |
|-------|----------------|-------|
| PAGEL | Prog_enable[3] | 0     |
| XA1   | Prog_enable[2] | 0     |
| XA0   | Prog_enable[1] | 0     |
| BS1   | Prog_enable[0] | 0     |

## Table 25-10. XA1 and XA0 Coding

| XA1 | XA0 | Action when XTAL1 is Pulsed                                                |
|-----|-----|----------------------------------------------------------------------------|
| 0   | 0   | Load flash or EEPROM address (high or low address byte determined by BS1). |
| 0   | 1   | Load data (high or low data byte for flash determined by BS1).             |
| 1   | 0   | Load command                                                               |
| 1   | 1   | No action, idle                                                            |



F. Repeat B through E until the entire buffer is filled or until all data within the page is loaded.

While the lower bits in the address are mapped to words within the page, the higher bits address the pages within the FLASH. This is illustrated in Figure 25-2. Note that if less than eight bits are required to address words in the page (page size < 256), the most significant bit(s) in the address low byte are used to address the page when performing a page write.

G. Load address high byte

- 1. Set XA1, XA0 to "00". This enables address loading.
- 2. Set BS1 to "1". This selects high address.
- 3. Set DATA = address high byte (0x00 0xFF).
- 4. Give XTAL1 a positive pulse. This loads the address high byte.

## H. Program page

- 1. Give WR a negative pulse. This starts programming of the entire page of data. RDY/BSY goes low.
- 2. Wait until RDY/BSY goes high (See Figure 25-3 on page 250 for signal waveforms).

I. Repeat B through H until the entire flash is programmed or until all data has been programmed.

J. End page programming

- 1. 1. Set XA1, XA0 to "10". This enables command loading.
- 2. Set DATA to "0000 0000". This is the command for No operation.
- 3. Give XTAL1 a positive pulse. This loads the command, and the internal write signals are reset.

## Figure 25-2. Addressing the Flash Which is Organized in Pages<sup>(1)</sup>



Note: 1. PCPAGE and PCWORD are listed in Table 25-12 on page 247.

## 26.2 DC Characteristics (Continued)

 $T_A = -40^{\circ}C$  to +125°C,  $V_{CC} = 2.7V$  to 5.5V (unless otherwise noted)

| Parameter                                  | Condition                                               | Symbol            | Min. <sup>(5)</sup> | Тур. | Max. <sup>(5)</sup> | Unit |
|--------------------------------------------|---------------------------------------------------------|-------------------|---------------------|------|---------------------|------|
|                                            | Active 4MHz, V <sub>CC</sub> = 3V<br>(ATmega48/88/168L) |                   |                     | 1.8  | 3.0                 | mA   |
|                                            | Active 8MHz, V <sub>CC</sub> = 5V<br>(ATmega48/88/168)  |                   |                     | 6.0  | 10                  | mA   |
| Power supply current <sup>(6)</sup>        | Active 15MHz, V <sub>CC</sub> = 5V<br>(ATmega48/88/168) |                   |                     | 10.0 | 16                  | mA   |
|                                            | Idle 4MHz, V <sub>CC</sub> = 3V<br>(ATmega48/88/168V)   |                   |                     | 0.4  | 1                   | mA   |
|                                            | Idle 8MHz, V <sub>CC</sub> = 5V<br>(ATmega48/88/168L)   | I <sub>CC</sub>   |                     | 1.4  | 2.4                 | mA   |
|                                            | ldle 15MHz, V <sub>CC</sub> = 5V<br>(ATmega48/88/168)   |                   |                     | 2.8  | 4                   | mA   |
|                                            | WDT enabled, $V_{CC}$ = 3V                              |                   |                     | 8    | 30                  | μA   |
| Power down mode                            | WDT enabled, $V_{CC}$ = 5V                              |                   |                     | 12.6 | 50                  | μA   |
| Power-down mode                            | WDT disabled, $V_{CC}$ = 3V                             |                   |                     | 5    | 24                  | μA   |
|                                            | WDT disabled, $V_{CC}$ = 5V                             |                   |                     | 6.6  | 36                  | μA   |
| Analog comparator<br>input offset voltage  | $V_{\rm CC}$ = 5V $V_{\rm in}$ = $V_{\rm CC}/2$         | V <sub>ACIO</sub> |                     | 10   | 40                  | mV   |
| Analog comparator<br>input leakage current | $V_{\rm CC}$ = 5V $V_{\rm in}$ = $V_{\rm CC}/2$         | I <sub>ACLK</sub> | -50                 |      | 50                  | nA   |
| Analog comparator<br>propagation delay     | V <sub>CC</sub> = 4.5V                                  | t <sub>ACID</sub> |                     | 140  |                     | ns   |

Notes: 1. "Max" means the highest value where the pin is guaranteed to be read as low

2. "Min" means the lowest value where the pin is guaranteed to be read as high

- Although each I/O port can sink more than the test conditions (20mA at V<sub>CC</sub> = 5V, 10mA at V<sub>CC</sub> = 3V) under steady state conditions (non-transient), the following must be observed: Atmel ATmega48:
  - 1] The sum of all IOL, for ports C0 C5, should not exceed 70mA.
  - 2] The sum of all IOL, for ports C6, D0 D4, should not exceed 70mA.
  - 3] The sum of all IOL, for ports B0 B7, D5 D7, should not exceed 70mA.
  - ATmega88/168:
  - 1] The sum of all IOL, for ports C0 C5, should not exceed 100mA.
  - 2] The sum of all IOL, for ports C6, D0 D4, should not exceed 100mA.
  - 3] The sum of all IOL, for ports B0 B7, D5 D7, should not exceed 100mA.

If IOL exceeds the test condition, VOL may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test condition.

- Although each I/O port can source more than the test conditions (20mA at V<sub>CC</sub> = 5V, 10mA at V<sub>CC</sub> = 3V) under steady state conditions (non-transient), the following must be observed: ATmega48:
  - 1] The sum of all IOH, for ports C0 C5, should not exceed 70mA.
  - 2] The sum of all IOH, for ports C6, D0 D4, should not exceed 70mA.
  - 3] The sum of all IOH, for ports B0 B7, D5 D7, should not exceed 70mA.
  - ATmega88/168:
  - 1] The sum of all IOH, for ports C0 C5, should not exceed 100mA.
  - 2] The sum of all IOH, for ports C6, D0 D4, should not exceed 100mA.
  - 3] The sum of all IOH, for ports B0 B7, D5 D7, should not exceed 100mA.

If IOH exceeds the test condition, VOH may exceed the related specification. Pins are not guaranteed to source current greater than the listed test condition.

- 5. All DC characteristics contained in this datasheet are based on actual ATmega88 microcontrollers characterization.
- 6. Values with Section 7.7.1 "Power Reduction Register PRR" on page 35 enabled (0xEF).



## 29. Register Summary

| Address   | Name      | Bit 7         | Bit 6        | Bit 5        | Bit 4         | Bit 3        | Bit 2       | Bit 1       | Bit 0         | Page |
|-----------|-----------|---------------|--------------|--------------|---------------|--------------|-------------|-------------|---------------|------|
| (0xFF)    | Reserved  | -             | -            | -            | -             | -            | -           | -           | -             |      |
| (0xFE)    | Reserved  | -             | -            | -            | -             | -            | -           | -           | -             |      |
| (0xFD)    | Reserved  | -             | -            | -            | -             | -            | -           | -           | -             |      |
| (0xFC)    | Reserved  | -             | -            | -            | -             | -            | -           | -           | -             |      |
| (0xFB)    | Reserved  | -             | -            | -            | -             | -            | -           | -           | -             |      |
| (0xFA)    | Reserved  | -             | -            | -            | -             | -            | -           | -           | -             |      |
| (0xF9)    | Reserved  | -             | -            | -            | -             | -            | -           | -           | -             |      |
| (0xF8)    | Reserved  | -             | -            | -            | -             | -            | -           | -           | -             |      |
| (0xF7)    | Reserved  | -             | -            | -            | -             | -            | -           | -           | -             |      |
| (0xF6)    | Reserved  | -             | -            | -            | -             | -            | -           | -           | -             |      |
| (0xF5)    | Reserved  | -             | -            | -            | -             | -            | -           | -           | -             |      |
| (0xF4)    | Reserved  | -             | -            | -            | -             | -            | -           | -           | -             |      |
| (0xF3)    | Reserved  | -             | _            | -            | -             | _            | _           | -           | -             |      |
| (0xF2)    | Reserved  | -             | -            | -            | -             | -            | -           | -           | -             |      |
| (0xF1)    | Reserved  | -             | -            | -            | -             | -            | _           | -           | -             |      |
| (0xF0)    | Reserved  | _             | -            | _            | -             | _            | _           | -           | -             |      |
| (0xEF)    | Reserved  | -             | -            | -            | -             | -            | _           | -           | -             |      |
| (0xEE)    | Reserved  | -             | -            | -            | -             | -            | _           | -           | -             |      |
| (0xED)    | Reserved  | -             | _            | -            | -             | _            | _           | -           | -             |      |
| (0xEC)    | Reserved  | -             | -            | -            | -             | -            | _           | -           | -             |      |
| (0xEB)    | Reserved  | -             | -            | -            | -             | -            | _           | -           | -             |      |
| (0xEA)    | Reserved  | _             | -            | _            | -             | _            | _           | -           | -             |      |
| (0xE9)    | Reserved  | -             | -            | -            | -             | -            | _           | -           | -             |      |
| (0xE8)    | Reserved  | -             | -            | -            | _             | -            | -           | -           | —             |      |
| (0xE7)    | Reserved  | _             | -            | -            | _             | -            | _           | -           | _             |      |
| (0xE6)    | Reserved  | -             | -            | -            | -             | -            | _           | -           | -             |      |
| (0xE5)    | Reserved  | _             | -            | -            | -             | _            | _           | _           | _             |      |
| (0xE4)    | Reserved  | _             | -            | -            | _             | -            | _           | -           | _             |      |
| (0xE3)    | Reserved  | _             | -            | -            | -             | _            | _           | _           | _             |      |
| (0xE2)    | Reserved  | -             | -            | -            | _             | -            | -           | -           | _             |      |
| (0xE1)    | Reserved  | -             | -            | -            | -             | -            | -           | -           | _             |      |
| (0xE0)    | Reserved  | -             | -            | -            | _             | -            | -           | -           | _             |      |
| (0xDF)    | Reserved  | -             | -            | -            | -             | -            | -           | -           | -             |      |
| (0xDE)    | Reserved  | -             | -            | -            | -             | -            | -           | -           | -             |      |
| (0xDD)    | Reserved  | -             | -            | -            | -             | -            | -           | -           | -             |      |
| (0xDC)    | Reserved  | -             | _            | -            | -             | -            | -           | -           | -             |      |
| Notes: 1. | For compa | tibility with | future devic | es. reserved | bits should b | e written to | zero if acc | essed. Rese | erved I/O mem | norv |

 For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written.

- 2. I/O registers within the address range 0x00 0x1F are directly bit-accessible using the SBI and CBI instructions. In these registers, the value of single bits can be checked by using the SBIS and SBIC instructions.
- 3. Some of the status flags are cleared by writing a logical one to them. Note that, unlike most other AVR<sup>®</sup>, the CBI and SBI instructions will only operate on the specified bit, and can therefore be used on registers containing such status flags. The CBI and SBI instructions work with registers 0x00 to 0x1F only.
- 4. When using the I/O specific commands IN and OUT, the I/O addresses 0x00 0x3F must be used. When addressing I/O registers as data space using LD and ST instructions, 0x20 must be added to these addresses. The ATmega48/88/168 is a complex microcontroller with more peripheral units than can be supported within the 64 location reserved in opcode for the IN and OUT instructions. For the extended I/O space from 0x60 0xFF in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used.
- 5. Only valid for Atmel<sup>®</sup> ATmega88/168



# 30. Instruction Set Summary (Continued)

| Mnemonics   | Operands       | Description                                            | Operation                                     | Flags | #Clocks |  |
|-------------|----------------|--------------------------------------------------------|-----------------------------------------------|-------|---------|--|
| ST          | Z, Rr          | Store indirect $(Z) \leftarrow Rr$                     |                                               | None  | 2       |  |
| ST          | Z+, Rr         | Store indirect and post-inc.                           | $(Z) \leftarrow Rr, Z \leftarrow Z + 1$       | None  | 2       |  |
| ST          | -Z, Rr         | Store ndirect and pre-dec.                             | $Z \leftarrow Z - 1$ , (Z) $\leftarrow Rr$    | None  | 2       |  |
| STD         | Z+q,Rr         | Store indirect with displacement                       | $(Z + q) \leftarrow Rr$                       | None  | 2       |  |
| STS         | k, Rr          | Store direct to SRAM                                   | $(k) \leftarrow Rr$                           | None  | 2       |  |
| LPM         |                | Load program memory                                    | R0 ← (Z)                                      | None  | 3       |  |
| LPM         | Rd, Z          | Load program memory                                    | $Rd \leftarrow (Z)$                           | None  | 3       |  |
| LPM         | Rd, Z+         | Load program memory and post-inc                       | $Rd \leftarrow (Z), Z \leftarrow Z + 1$       | None  | 3       |  |
| SPM         |                | Store program memory                                   | (Z) ← R1:R0                                   | None  | -       |  |
| IN          | Rd, P          | In port                                                | $Rd \leftarrow P$                             | None  | 1       |  |
| OUT         | P, Rr          | Out port                                               | P ← Rr                                        | None  | 1       |  |
| PUSH        | Rr             | Push register on stack                                 | $STACK \leftarrow Rr$                         | None  | 2       |  |
| POP         | Rd             | Pop register from stack                                | $Rd \leftarrow STACK$                         | None  | 2       |  |
| MCU Control | Instructions   |                                                        |                                               |       |         |  |
| NOP         |                | No operation                                           |                                               | None  | 1       |  |
| SLEEP       |                | Sleep                                                  | (see specific description for sleep function) | None  | 1       |  |
| WDR         |                | Watchdog reset                                         | (see specific description for WDR/timer)      | None  | 1       |  |
| BREAK       |                | Break                                                  | For on-chip debug Only                        | None  | N/A     |  |
| Note: 1.    | These instruct | ions are only available in Atmel <sup>®</sup> ATmega16 | 68.                                           |       |         |  |