Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------------------| | Product Status | Active | | Core Processor | Coldfire V2 | | Core Size | 32-Bit Single-Core | | Speed | 66MHz | | Connectivity | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, QSPI, UART/USART, USB OTG | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 96 | | Program Memory Size | 256KB (256K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 64K x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V | | Data Converters | A/D 8x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 144-LQFP | | Supplier Device Package | 144-LQFP (20x20) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mcf52256cag66 | # **Table of Contents** | 1 | Fami | ly Configurations | | 2.10 Mini-FlexBus External Interface Specifications 3 | 32 | |---|-------|----------------------------------------|---|-------------------------------------------------------|----| | | 1.1 | Block Diagram4 | | 2.11 Fast Ethernet Timing Specifications | 33 | | | 1.2 | Features | | 2.12 General Purpose I/O Timing | 35 | | 2 | Elect | rical Characteristics | | 2.13 Reset Timing | 36 | | | 2.1 | Maximum Ratings | | 2.14 I2C Input/Output Timing Specifications | 37 | | | 2.2 | Current Consumption | | 2.15 Analog-to-Digital Converter (ADC) Parameters 3 | 38 | | | 2.3 | Thermal Characteristics | | 2.16 Equivalent Circuit for ADC Inputs | 38 | | | 2.4 | Flash Memory Characteristics | | 2.17 DMA Timers Timing Specifications 4 | 10 | | | 2.5 | EzPort Electrical Specifications | | 2.18 QSPI Electrical Specifications | 10 | | | 2.6 | ESD Protection | | 2.19 JTAG and Boundary Scan Timing 4 | 10 | | | 2.7 | DC Electrical Specifications | | 2.20 Debug AC Timing Specifications 4 | 13 | | | 2.8 | Clock Source Electrical Specifications | 3 | 3 Package Information | 14 | | | 2.9 | USB Operation | 4 | 4 Revision History | 15 | - Pre-divider capable of dividing the clock source frequency into the PLL reference frequency range - System can be clocked from PLL or directly from crystal oscillator or relaxation oscillator - Low power modes supported - $2^n$ ( $0 \le n \le 15$ ) low-power divider for extremely low frequency operation #### • Interrupt controller - Uniquely programmable vectors for all interrupt sources - Fully programmable level and priority for all peripheral interrupt sources - Seven external interrupt signals with fixed level and priority - Unique vector number for each interrupt source - Ability to mask any individual interrupt source or all interrupt sources (global mask-all) - Support for hardware and software interrupt acknowledge (IACK) cycles - Combinatorial path to provide wake-up from low-power modes #### DMA controller - Four fully programmable channels - Dual-address transfer support with 8-, 16-, and 32-bit data capability, along with support for 16-byte (4×32-bit) burst transfers - Source/destination address pointers that can increment or remain constant - 24-bit byte transfer counter per channel - Auto-alignment transfers supported for efficient block movement - Bursting and cycle-steal support - Software-programmable DMA requests for the UARTs (3) and 32-bit timers (4) - Channel linking support #### Reset - Separate reset in and reset out signals - Seven sources of reset: - Power-on reset (POR) - External - Software - Watchdog - Loss of clock / loss of lock - Low-voltage detection (LVD) - JTAG - Status flag indication of source of last reset - Chip configuration module (CCM) - System configuration during reset - Selects one of six clock modes - Configures output pad drive strength - Unique part identification number and part revision number - General purpose I/O interface - Up to 56 bits of general purpose I/O on 100-pin package - Up to 96 bits of general purpose I/O on 144-pin package - Bit manipulation supported via set/clear functions - Programmable drive strengths - Unused peripheral pins may be used as extra GPIO - JTAG support for system level board testing #### **Family Configurations** ### 1.2.2 V2 Core Overview The version 2 ColdFire processor core is comprised of two separate pipelines decoupled by an instruction buffer. The two-stage instruction fetch pipeline (IFP) is responsible for instruction-address generation and instruction fetch. The instruction buffer is a first-in-first-out (FIFO) buffer that holds prefetched instructions awaiting execution in the operand execution pipeline (OEP). The OEP includes two pipeline stages. The first stage decodes instructions and selects operands (DSOC); the second stage (AGEX) performs instruction execution and calculates operand effective addresses, if needed. The V2 core implements the ColdFire instruction set architecture revision A+ with support for a separate user stack pointer register and four new instructions to assist in bit processing. Additionally, the core includes the enhanced multiply-accumulate (EMAC) unit for improved signal processing capabilities. The EMAC implements a three-stage arithmetic pipeline, optimized for 32x32 bit operations, with support for four 48-bit accumulators. Supported operands include 16- and 32-bit signed and unsigned integers, signed fractional operands, and a complete set of instructions to process these data types. The EMAC provides support for execution of DSP operations within the context of a single processor at a minimal hardware cost. ## 1.2.3 Integrated Debug Module The ColdFire processor core debug interface is provided to support system debugging with low-cost debug and emulator development tools. Through a standard debug interface, access to debug information and real-time tracing capability is provided on 144-lead packages. This allows the processor and system to be debugged at full speed without the need for costly in-circuit emulators. The on-chip breakpoint resources include a total of nine programmable 32-bit registers: an address and an address mask register, a data and a data mask register, four PC registers, and one PC mask register. These registers can be accessed through the dedicated debug serial communication channel or from the processor's supervisor mode programming model. The breakpoint registers can be configured to generate triggers by combining the address, data, and PC conditions in a variety of single- or dual-level definitions. The trigger event can be programmed to generate a processor halt or initiate a debug interrupt exception. This device implements revision B+ of the ColdFire Debug Architecture. The processor's interrupt servicing options during emulator mode allow real-time critical interrupt service routines to be serviced while processing a debug interrupt event. This ensures the system continues to operate even during debugging. To support program trace, the V2 debug module provides processor status (PST[3:0]) and debug data (DDATA[3:0]) ports. These buses and the PSTCLK output provide execution status, captured operand data, and branch target addresses defining processor activity at the CPU's clock rate. The device includes a new debug signal, ALLPST. This signal is the logical AND of the processor status (PST[3:0]) signals and is useful for detecting when the processor is in a halted state (PST[3:0] = 1111). The full debug/trace interface is available only on the 144-pin packages. However, every product features the dedicated debug serial communication channel (DSI, DSO, DSCLK) and the ALLPST signal. #### 1.2.4 JTAG The processor supports circuit board test strategies based on the Test Technology Committee of IEEE and the Joint Test Action Group (JTAG). The test logic includes a test access port (TAP) consisting of a 16-state controller, an instruction register, and three test registers (a 1-bit bypass register, a boundary-scan register, and a 32-bit ID register). The boundary scan register links the device's pins into one shift register. Test logic, implemented using static logic design, is independent of the device system logic. The device implementation can: - Perform boundary-scan operations to test circuit board electrical continuity - Sample system pins during operation and transparently shift out the result in the boundary scan register - Bypass the device for a given circuit board test by effectively reducing the boundary-scan register to a single bit - Disable the output drive to pins during circuit-board testing - Drive output pins to stable levels ## 1.2.5 On-Chip Memories #### 1.2.5.1 SRAM The dual-ported SRAM module provides a general-purpose 64 KB memory block that the ColdFire core can access in a single cycle. The location of the memory block can be set to any 64 KB boundary within the 4 GB address space. This memory is ideal for storing critical code or data structures and for use as the system stack. Because the SRAM module is physically connected to the processor's high-speed local bus, it can quickly service core-initiated accesses or memory-referencing commands from the debug module. The SRAM module is also accessible by the DMA, FEC, and USB. The dual-ported nature of the SRAM makes it ideal for implementing applications with double-buffer schemes, where the processor and a DMA device operate in alternate regions of the SRAM to maximize system performance. ### 1.2.5.2 Flash Memory The ColdFire flash module (CFM) is a non-volatile memory (NVM) module that connects to the processor's high-speed local bus. The CFM is constructed with four banks of 64 KB×16-bit flash memory arrays to generate 512 KB of 32-bit flash memory. These electrically erasable and programmable arrays serve as non-volatile program and data memory. The flash memory is ideal for program and data storage for single-chip applications, allowing for field reprogramming without requiring an external high voltage source. The CFM interfaces to the ColdFire core through an optimized read-only memory controller that supports interleaved accesses from the 2-cycle flash memory arrays. A backdoor mapping of the flash memory is used for all program, erase, and verify operations, as well as providing a read datapath for the DMA. Flash memory may also be programmed via the EzPort, which is a serial flash memory programming interface that allows the flash memory to be read, erased and programmed by an external controller in a format compatible with most SPI bus flash memory chips. ## 1.2.6 Cryptographic Acceleration Unit The MCF52235 device incorporates two hardware accelerators for cryptographic functions. First, the CAU is a coprocessor tightly-coupled to the V2 ColdFire core that implements a set of specialized operations to increase the throughput of software-based encryption and message digest functions, specifically the DES, 3DES, AES, MD5 and SHA-1 algorithms. Second, a random number generator provides FIPS-140 compliant 32-bit values to security processing routines. Both modules supply critical acceleration to software-based cryptographic algorithms at a minimal hardware cost. # 1.2.7 Power Management The device incorporates several low-power modes of operation entered under program control and exited by several external trigger events. An integrated power-on reset (POR) circuit monitors the input supply and forces an MCU reset as the supply voltage rises. The low voltage detector (LVD) monitors the supply voltage and is configurable to force a reset or interrupt condition if it falls below the LVD trip point. The RAM standby switch provides power to RAM when the supply voltage to the chip falls below the standby battery voltage. ## 1.2.8 FlexCAN The FlexCAN module is a communication controller implementing version 2.0 of the CAN protocol parts A and B. The CAN protocol can be used as an industrial control serial data bus, meeting the specific requirements of reliable operation in a harsh EMI environment with high bandwidth. This instantiation of FlexCAN has 16 message buffers. The ADC can be configured to perform a single scan and halt, a scan when triggered, or a programmed scan sequence repeatedly until manually stopped. The ADC can be configured for sequential or simultaneous conversion. When configured for sequential conversions, up to eight channels can be sampled and stored in any order specified by the channel list register. Both ADCs may be required during a scan, depending on the inputs to be sampled. During a simultaneous conversion, both S/H circuits are used to capture two different channels at the same time. This configuration requires that a single channel may not be sampled by both S/H circuits simultaneously. Optional interrupts can be generated at the end of the scan sequence if a channel is out of range (measures below the low threshold limit or above the high threshold limit set in the limit registers) or at several different zero crossing conditions. ## 1.2.16 DMA Timers (DTIM0-DTIM3) There are four independent, DMA transfer capable 32-bit timers (DTIM0, DTIM1, DTIM2, and DTIM3) on the device. Each module incorporates a 32-bit timer with a separate register set for configuration and control. The timers can be configured to operate from the system clock or from an external clock source using one of the DTINn signals. If the system clock is selected, it can be divided by 16 or 1. The input clock is further divided by a user-programmable 8-bit prescaler that clocks the actual timer counter register (TCRn). Each of these timers can be configured for input capture or reference (output) compare mode. Timer events may optionally cause interrupt requests or DMA transfers. ## 1.2.17 General Purpose Timer (GPT) The general purpose timer (GPT) is a four-channel timer module consisting of a 16-bit programmable counter driven by a seven-stage programmable prescaler. Each of the four channels can be configured for input capture or output compare. Additionally, channel three, can be configured as a pulse accumulator. A timer overflow function allows software to extend the timing capability of the system beyond the 16-bit range of the counter. The input capture and output compare functions allow simultaneous input waveform measurements and output waveform generation. The input capture function can capture the time of a selected transition edge. The output compare function can generate output waveforms and timer software delays. The 16-bit pulse accumulator can operate as a simple event counter or a gated time accumulator. # 1.2.18 Periodic Interrupt Timers (PIT0 and PIT1) The two periodic interrupt timers (PIT0 and PIT1) are 16-bit timers that provide interrupts at regular intervals with minimal processor intervention. Each timer can count down from the value written in its PIT modulus register or it can be a free-running down-counter. # 1.2.19 Real-Time Clock (RTC) The Real-Time Clock (RTC) module maintains the system (time-of-day) clock and provides stopwatch, alarm, and interrupt functions. It includes full clock features: seconds, minutes, hours, days and supports a host of time-of-day interrupt functions along with an alarm interrupt. # 1.2.20 Pulse-Width Modulation (PWM) Timers The device has an 8-channel, 8-bit PWM timer. Each channel has a programmable period and duty cycle as well as a dedicated counter. Each of the modulators can create independent continuous waveforms with software-selectable duty rates from 0% to 100%. The timer supports PCM mode, which results in superior signal quality when compared to that of a conventional PWM. The PWM outputs have programmable polarity, and can be programmed as left aligned outputs or center aligned outputs. For ## 1.2.27 GPIO Nearly all pins on the device have general purpose I/O capability and are grouped into 8-bit ports. Some ports do not use all eight bits. Each port has registers that configure, monitor, and control the port pin. # 1.2.28 Part Numbers and Packaging This product is RoHS-compliant. Refer to the product page at freescale.com or contact your sales office for up-to-date RoHS information. Table 2. Orderable part number summary | Freescale Part<br>Number | FlexCAN | Encryption | Speed<br>(MHz) | Flash<br>(KB) | SRAM<br>(KB) | Package | Temp range<br>(°C) | |--------------------------|---------|------------|----------------|---------------|--------------|---------------|--------------------| | MCF52252AF80 | _ | _ | 80 | 256 | 32 | 100 LQFP | 0 to +70 | | MCF52252CAF66 | • | _ | 66 | 250 | 32 | 100 LQFF | -40 to +85 | | MCF52254AF80 | _ | _ | 80 | 512 | 64 | 100 LQFP | 0 to +70 | | MCF52254CAF66 | • | _ | 66 | 512 | 04 | 100 LQFP | -40 to +85 | | MCF52255CAF80 | • | • | 80 | 512 | 64 | 100 LQFP | -40 to +85 | | MCF52256AG80 | _ | _ | 80 | | 32 | - 144 LQFP | 0 to +70 | | MCF52256CAG66 | • | _ | 66 | 256 | 64 | 144 LQFP | -40 to +85 | | MCF52256CVN66 | • | _ | 66 | 200 | 64 | 144 MAPBGA | -40 to +85 | | MCF52256VN80 | _ | _ | 80 | | 32 | 144 WARDGA | 0 to +70 | | MCF52258AG80 | _ | _ | 80 | | | 144 LQFP | 0 to +70 | | MCF52258CAG66 | • | _ | 66 | 512 | 64 | 144 LQFP | -40 to +85 | | MCF52258CVN66 | • | _ | 66 | 512 | 04 | 1 4 4 MADDO A | -40 to +85 | | MCF52258VN80 | _ | _ | 80 | 1 | | 144 MAPBGA | 0 to +70 | | MCF52259CAG80 | • | • | 80 | 512 | 64 | 144 LQFP | -40 to +85 | | MCF52259CVN80 | • | • | 60 | 512 | 04 | 144 MAPBGA | -40 to +85 | Figure 4 shows the pinout configuration for the 144 MAPBGA. | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | | |---|---------------|-------------|--------|---------|---------|--------|--------------|---------------|---------------|--------------|--------------|---------|---| | Α | VSS | RSTOUT | RSTIN | FB_D6 | FB_D7 | ĪRQ3 | ĪRQ5 | FEC_<br>RXD0 | FEC_<br>RXER | FEC_<br>TXEN | FEC_<br>TXD3 | VSS | А | | В | TEST | FB_A14 | FB_D4 | FB_D5 | FB_OE | FB_A19 | FEC_<br>RXD1 | FEC_<br>RXCLK | FEC_<br>TXCLK | FEC_<br>TXD2 | FEC_COL | FEC_CRS | В | | С | TIN1 | FB_A12 | FB_A13 | FB_A15 | FB_A16 | FB_A18 | FEC_<br>RXD2 | FEC_<br>RXDV | FEC_<br>TXD1 | URXD2 | VDDPLL | EXTAL | С | | D | RTC_<br>EXTAL | TIN0 | FB_A11 | CLKMOD1 | CLKMOD0 | FB_A17 | FEC_<br>RXD3 | FEC_<br>TXER | FEC_<br>TXD0 | UTXD2 | VSSPLL | XTAL | D | | Е | RTC_<br>XTAL | UCTS0 | FB_A10 | RCON | VDD | VDD | VDD | VDD | ĪRQ1 | URTS2 | UCTS2 | ĪRQ7 | Е | | F | UTXD0 | URXD0 | URTS0 | TIN3 | VDD | VSS | VSS | VSS | PST3 | DDATA0 | DDATA1 | ICOC0 | F | | G | QSDO | QSDI | PCS2 | PCS3 | VDD | VSS | VSS | VSS | DDATA3 | PST2 | PST1 | PST0 | G | | Н | SCL | SDA | SCK | PCS0 | VDD | VDD | VDD | VSS | VSSUSB | DDATA2 | USB_DM | USB_DP | Н | | J | FB_A6 | FB_A7 | FB_A9 | FB_A8 | FB_D0 | FB_A3 | VDD | TIN2 | VDDUSB | ICOC2 | ICOC1 | VSTBY | J | | К | TMS | TRST | FB_ALE | FB_A5 | FB_D2 | FB_A4 | UCTS1 | UTXD1 | AN3 | AN6 | AN4 | AN5 | К | | L | TDI | TDO | ALLPST | FB_D3 | FB_D1 | FB_A1 | FB_A0 | URXD1 | AN2 | VRH | VDDA | AN7 | L | | М | VSS | JTAG_<br>EN | TCLK | FB_RW | FB_CS0 | FB_A2 | ICOC3 | URTS1 | AN0 | AN1 | VRL | VSSA | М | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | | Figure 4. Pinout Top View (144 MAPBGA) Table 3. Pin Functions by Primary and Alternate Purpose (continued) | Pin Group | Primary<br>Function | Secondary<br>Function<br>(Alt 1) | Tertiary<br>Function<br>(Alt 2) | Quaternary<br>Function<br>(GPIO) | Slew<br>Rate | Drive<br>Strength/Co<br>ntrol <sup>1</sup> | Pull-up/<br>Pull-down <sup>2</sup> | Pin on<br>144 MAPBGA | Pin on<br>144 LQFP | Pin on<br>100 LQFP | |-------------------|----------------------------|----------------------------------|---------------------------------|----------------------------------|--------------|--------------------------------------------|------------------------------------|----------------------|-----------------------|--------------------| | FEC | FEC_COL | _ | _ | PTI0 | PSRRH[0] | PDSRH[0] | _ | B11 | 109 | 76 | | | FEC_CRS | _ | _ | PTI1 | PSRRH[1] | PDSRH[1] | _ | B12 | 108 | 75 | | | FEC_RXCLK | _ | _ | PTI2 | PSRRH[2] | PDSRH[2] | _ | B8 | 120 | 87 | | | FEC_RXD[3:0] | _ | _ | PTI[6:3] | PSRRH[6:3] | PDSRH[6:3] | _ | D7, C7, B7, A8 | 127, 126,<br>123, 122 | 94, 93, 90,<br>89 | | | FEC_RXDV | _ | _ | PTI7 | PSRRH[7] | PDSRH[7] | _ | C8 | 121 | 88 | | | FEC_RXER | _ | _ | PTJ0 | PSRRH[8] | PDSRH[8] | _ | A9 | 119 | 86 | | | FEC_TXCLK | _ | _ | PTJ1 | PSRRH[9] | PDSRH[9] | _ | В9 | 117 | 84 | | | FEC_TXD[3:0] | _ | _ | PTJ[5:2] | PSRRH[13:10] | PDSRH[13:1<br>0] | _ | A11, B10, C9,<br>D9 | 110–113 | 77, 78, 79,<br>80 | | FEC | FEC_TXEN | _ | _ | PTJ6 | PSRRH[14] | PDSRH[14] | _ | A10 | 116 | 83 | | | FEC_TXER | _ | _ | PTJ7 | PSRRH[15] | PDSRH[15] | _ | D8 | 118 | 85 | | I2C0 <sup>3</sup> | I2C_SCL0 | _ | UTXD2 | PAS0 | PSRR[0] | PDSR[0] | Pull-Up <sup>4</sup> | H1 | 28 | 22 | | | I2C_SDA0 | _ | URXD2 | PAS1 | PSRR[0] | PDSR[0] | Pull-Up <sup>4</sup> | H2 | 29 | 23 | | Interrupts | IRQ7 | _ | _ | PNQ7 | Low | Low | Pull-Up <sup>4</sup> | E12 | 96 | 63 | | | IRQ5 | FEC_MDC | _ | PNQ5 | Low | Low | Pull-Up <sup>4</sup> | A7 | 128 | 95 | | | IRQ3 | FEC_MDIO | _ | PNQ3 | Low | Low | Pull-Up <sup>4</sup> | A6 | 129 | 96 | | | IRQ1 | _ | USB_ALT<br>CLK | PNQ1 | Low | High | Pull-Up <sup>4</sup> | E9 | 103 | 70 | | JTAG/BDM | JTAG_EN | _ | _ | _ | N/A | N/A | Pull-Down | M2 | 44 | 32 | | | TCLK/<br>PSTCLK/<br>CLKOUT | _ | FB_CLK | _ | Low | Low | Pull-Up <sup>5</sup> | М3 | 43 | 31 | | | TDI/DSI | _ | _ | _ | N/A | N/A | Pull-Up <sup>5</sup> | L1 | 40 | 28 | | | TDO/DSO | _ | | _ | Low | Low | _ | L2 | 41 | 29 | | | TMS/BKPT | _ | _ | _ | N/A | N/A | Pull-Up <sup>5</sup> | K1 | 38 | 26 | | | TRST/DSCLK | _ | _ | _ | N/A | N/A | Pull-Up <sup>5</sup> | K2 | 39 | 27 | Table 3. Pin Functions by Primary and Alternate Purpose (continued) | Pin Group | Primary<br>Function | Secondary<br>Function<br>(Alt 1) | Tertiary<br>Function<br>(Alt 2) | Quaternary<br>Function<br>(GPIO) | Slew<br>Rate | Drive<br>Strength/Co<br>ntrol <sup>1</sup> | Pull-up/<br>Pull-down <sup>2</sup> | Pin on<br>144 MAPBGA | Pin on<br>144 LQFP | Pin on<br>100 LQFP | |--------------------|---------------------|----------------------------------|---------------------------------|----------------------------------|--------------|--------------------------------------------|------------------------------------|----------------------|--------------------|--------------------| | Timer 1,<br>32-bit | DTIN1 | DTOUT1 | PWM2 | PTC1 | PSRR[17] | PDSR[17] | _ | C1 | 12 | 6 | | Timer 0,<br>32-bit | DTIN0 | DTOUT0 | PWM0 | PTC0 | PSRR[16] | PDSR[16] | _ | D2 | 11 | 5 | | UART 0 | UCTS0 | _ | USB_VBU<br>SE | PUA3 | PSRR[11] | PDSR[11] | _ | E2 | 15 | 9 | | | URTS0 | _ | USB_VBU<br>SD | PUA2 | PSRR[10] | PDSR[10] | _ | F3 | 18 | 12 | | | URXD0 | _ | _ | PUA1 | PSRR[9] | PDSR[9] | _ | F2 | 17 | 11 | | | UTXD0 | _ | _ | PUA0 | PSRR[8] | PDSR[8] | _ | F1 | 16 | 10 | | UART 1 | UCTS1 | SYNCA | URXD2 | PUB3 | PSRR[15] | PDSR[15] | _ | K7 | 61 | 38 | | | URTS1 | SYNCB | UTXD2 | PUB2 | PSRR[14] | PDSR[14] | _ | M8 | 64 | 41 | | | URXD1 | I2C_SDA1 | _ | PUB1 | PSRR[13] | PDSR[13] | Pull-Up <sup>6</sup> | L8 | 63 | 40 | | | UTXD1 | I2C_SCL1 | _ | PUB0 | PSRR[12] | PDSR[12] | Pull-Up <sup>6</sup> | K8 | 62 | 39 | | UART 2 | UCTS2 | I2C_SCL1 | USB_<br>VBUSCH<br>G | PUC3 | PSRR[27] | PDSR[27] | Pull-Up <sup>6</sup> | E11 | 97 | 64 | | | URTS2 | I2C_SDA1 | USB_<br>VBUSDIS | PUC2 | PSRR[26] | PDSR[26] | Pull-Up <sup>6</sup> | E10 | 98 | 65 | | | URXD2 | CANRX | _ | PUC1 | PSRR[25] | PDSR[25] | _ | C10 | 102 | 69 | | | UTXD2 | CANTX | _ | PUC0 | PSRR[24] | PDSR[24] | _ | D10 | 101 | 68 | | USB OTG | USB_DM | _ | _ | _ | N/A | N/A | _ | H11 | 80 | 57 | | | USB_DP | _ | _ | _ | N/A | N/A | _ | H12 | 81 | 58 | | | USB_VDD | _ | _ | _ | N/A | N/A | _ | J9 | 79 | 56 | | | USB_VSS | _ | _ | _ | N/A | N/A | _ | H9 | 82 | 59 | | Pin Group | Primary<br>Function | Secondary<br>Function<br>(Alt 1) | Tertiary<br>Function<br>(Alt 2) | Quaternary<br>Function<br>(GPIO) | Slew<br>Rate | Drive<br>Strength/Co<br>ntrol <sup>1</sup> | Pull-up/<br>Pull-down <sup>2</sup> | Pin on<br>144 MAPBGA | Pin on<br>144 LQFP | Pin on<br>100 LQFP | |----------------------|---------------------|----------------------------------|---------------------------------|----------------------------------|--------------|--------------------------------------------|------------------------------------|--------------------------------------|--------------------|--------------------| | Mini- | FB_ALE | FB_CS1 | _ | PAS2 | PSRRL[20] | PDSRL[20] | _ | K3 | 37 | _ | | FlexBus <sup>9</sup> | FB_AD[7:0] | _ | | PTE[7:0] | PSRRL[7:0] | PDSRL[7:0] | | J2, J1, K4, K6,<br>J6, M6, L6, L7 | 34–36;<br>53–57 | _ | | | FB_AD[15:8] | _ | _ | PTF[7:0] | PSRRL[15:8] | PDSRL[15:8] | _ | C4, B2, C3,<br>C2, D3, E3, J3,<br>J4 | 136, 2–6,<br>32–33 | _ | | | FB_AD[19:16] | _ | _ | PTG[3:0] | PSRRL[19:16] | PDSRL[19:16<br>] | _ | B6, C6, D6, C5 | 130–133 | _ | | | FB_CS0 | _ | _ | PTG5 | PSRRL[21] | PDSRL[21] | _ | M5 | 52 | _ | | | FB_R/W | _ | _ | PTG7 | PSRRL[31] | PDSRL[31] | _ | M4 | 45 | _ | | | FB_OE | _ | | PTG6 | PSRRL[30] | PDSRL[30] | | B5 | 137 | _ | | | FB_D7 | CANRX | | PTH5 | PSRRL[29] | PDSRL[29] | | A5 | 138 | _ | | | FB_D6 | CANTX | _ | PTH4 | PSRRL[28] | PDSRL[28] | | A4 | 139 | _ | | | FB_D5 | I2C_SCL1 | | PTH3 | PSRRL[27] | PDSRL[27] | Pull-Up <sup>6</sup> | B4 | 140 | _ | | | FB_D4 | I2C_SDA1 | _ | PTH2 | PSRRL[26] | PDSRL[26] | Pull-Up <sup>6</sup> | B3 | 1 | _ | | | FB_D3 | USB_<br>VBUSD | _ | PTH1 | PSRRL[25] | PDSRL[25] | _ | L4 | 46 | _ | | | FB_D2 | USB_<br>VBUSE | _ | PTH0 | PSRRL[24] | PDSRL[24] | _ | K5 | 47 | _ | | | FB_D1 | SYNCA | | PTH7 | PSRRL[23] | PDSRL[23] | | L5 | 50 | _ | | | FB_D0 | SYNCB | | PTH6 | PSRRL[22] | PDSRL[22] | _ | J5 | 51 | _ | | Standby<br>Voltage | VSTBY | _ | _ | _ | N/A | N/A | _ | J12 | 78 | 55 | | VDD <sup>10</sup> | VDD | _ | _ | _ | N/A | N/A | _ | E5–E8; F5; | 7; 20; 30; | 1; 14; 24; | G5; H5-7; J7 33; 36; 67; 82; 92 48; 59; 92; 100; 115; 125; 135 ## 2 Electrical Characteristics This section contains electrical specification tables and reference timing diagrams for the microcontroller unit, including detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications. #### NOTE The parameters specified in this data sheet supersede any values found in the module specifications. ## 2.1 Maximum Ratings Table 4. Absolute Maximum Ratings<sup>1, 2</sup> | Rating | Symbol | Value | Unit | |-----------------------------------------------------------------------------------------|------------------------------------------------------|--------------------------------------|------| | Supply voltage | $V_{DD}$ | -0.3 to +4.0 | V | | Clock synthesizer supply voltage | V <sub>DDPLL</sub> | -0.3 to +4.0 | V | | RAM standby supply voltage | V <sub>STBY</sub> | +1.8 to 3.5 | V | | USB standby supply voltage | V <sub>DDUSB</sub> | -0.3 to +4.0 | V | | Digital input voltage <sup>3</sup> | V <sub>IN</sub> | -0.3 to +4.0 | V | | EXTAL pin voltage | V <sub>EXTAL</sub> | 0 to 3.3 | V | | XTAL pin voltage | V <sub>XTAL</sub> | 0 to 3.3 | V | | Instantaneous maximum current<br>Single pin limit (applies to all pins) <sup>4, 5</sup> | I <sub>DD</sub> | 25 | mA | | Operating temperature range (packaged) | T <sub>A</sub><br>(T <sub>L</sub> - T <sub>H</sub> ) | –40 to 85 or<br>0 to 70 <sup>6</sup> | °C | | Storage temperature range | T <sub>stg</sub> | -65 to 150 | °C | Functional operating conditions are given in DC Electrical Specifications. Absolute Maximum Ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond those listed may affect device reliability or cause permanent damage to the device. This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (V<sub>SS</sub> or V<sub>DD</sub>). Input must be current limited to the I<sub>DD</sub> value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values. $<sup>^4</sup>$ All functional non-supply pins are internally clamped to $V_{SS}$ and $V_{DD}$ . The power supply must maintain regulation within operating $V_{DD}$ range during instantaneous and operating maximum current conditions. If positive injection current ( $V_{in} > V_{DD}$ ) is greater than $I_{DD}$ , the injection current may flow out of $V_{DD}$ and could result in the external power supply going out of regulation. Ensure that the external $V_{DD}$ load shunts current greater than maximum injection current. This is the greatest risk when the MCU is not consuming power (e.g., no clock). <sup>&</sup>lt;sup>6</sup> Depending on the packaging; see orderable part number summary (Table 2) | Mode | 8 MHz (Typ) | 16 MHz (Typ) | 64 MHz (Typ) | 80 MHz (Typ) | Unit | Symbol | |--------------------------------------|-------------|--------------|--------------|--------------|------|-----------------| | Stop mode 3 (Stop 11) <sup>4</sup> | | 0.0 | 90 | | | | | Stop mode 2 (Stop 10) <sup>4</sup> | | - | 7 | | | | | Stop mode 1 (Stop 01) <sup>4,5</sup> | 9 | 10 | 15 | 17 | | | | Stop mode 0 (Stop 00) <sup>5</sup> | 9 | 10 | 15 | 17 | mA | I <sub>DD</sub> | | Wait / Doze | 13 | 18 | 42 | 50 | | | | Run | 16 | 21 | 55 | 65 | | | All values are measured with a 3.3 V power supply. Tests performed at room temperature. ### 2.3 Thermal Characteristics Table 8 lists thermal resistance values. **Table 8. Thermal Characteristics** | | Characteristic | : | Symbol | Value | Unit | |------------|-----------------------------------------|-------------------------|-------------------|-------------------|------| | 144 MAPBGA | Junction to ambient, natural convection | Single layer board (1s) | $\theta_{JA}$ | 53 <sup>1,2</sup> | °C/W | | | Junction to ambient, natural convection | Four layer board (2s2p) | $\theta_{JA}$ | 30 <sup>1,3</sup> | °C/W | | | Junction to ambient, (@200 ft/min) | Single layer board (1s) | $\theta_{JMA}$ | 43 <sup>1,3</sup> | °C/W | | | Junction to ambient, (@200 ft/min) | Four layer board (2s2p) | $\theta_{JMA}$ | 26 <sup>1,3</sup> | °C/W | | | Junction to board | _ | $\theta_{JB}$ | 16 <sup>4</sup> | °C/W | | | Junction to case | _ | θ <sub>JC</sub> | 9 <sup>5</sup> | °C/W | | | Junction to top of package | Natural convection | $\Psi_{jt}$ | 2 <sup>6</sup> | °C/W | | | Maximum operating junction temperature | _ | T <sub>j</sub> | 105 | °C | | 144 LQFP | Junction to ambient, natural convection | Single layer board (1s) | $\theta_{\sf JA}$ | 44 <sup>7,8</sup> | °C/W | | | Junction to ambient, natural convection | Four layer board (2s2p) | $\theta_{JA}$ | 35 <sup>1,9</sup> | °C/W | | | Junction to ambient, (@200 ft/min) | Single layer board (1s) | $\theta_{JMA}$ | 35 <sup>1,3</sup> | °C/W | | | Junction to ambient, (@200 ft/min) | Four layer board (2s2p) | $\theta_{JMA}$ | 29 <sup>1,3</sup> | °C/W | | | Junction to board | _ | $\theta_{JB}$ | 23 <sup>10</sup> | °C/W | | | Junction to case | _ | $\theta$ JC | 7 <sup>11</sup> | °C/W | | | Junction to top of package | Natural convection | $\Psi_{jt}$ | 2 <sup>12</sup> | °C/W | | | Maximum operating junction temperature | _ | T <sub>j</sub> | 105 | °C | Refer to the Power Management chapter in the MCF52259 Reference Manual for more information on low-power modes. CLKOUT, PST/DDATA signals, and all peripheral clocks except UART0 off before entering low-power mode. CLKOUT is disabled. Code executed from SRAM with flash memory shut off by writing 0x0 to the FLASHBAR register. See the description of the Low-Power Control Register (LPCR) in the MCF52259 Reference Manual for more information on stop modes 0–3. Results are identical to STOP 00 for typical values because they only differ by CLKOUT power consumption. CLKOUT is already disabled in this instance prior to entering low-power mode. The average chip-junction temperature (T<sub>.I</sub>) in °C can be obtained from: $$T_{.J} = T_A + (P_D \times \Theta_{.IMA}) (1)$$ Where: T<sub>A</sub> = ambient temperature, °C Θ<sub>JA</sub> = package thermal resistance, junction-to-ambient, °C/W $P_D = P_{INT} + P_{I/O}$ $P_{INT}$ = chip internal power, $I_{DD} \times V_{DD}$ , W P<sub>I/O</sub> = power dissipation on input and output pins — user determined, W For most applications $P_{I/O} < P_{INT}$ and can be ignored. An approximate relationship between $P_D$ and $T_J$ (if $P_{I/O}$ is neglected) is: $$P_D = K \div (T_I + 273 \degree C)$$ (2) Solving equations 1 and 2 for K gives: $$K = P_D \times (T_A + 273 \, ^{\circ}C) + \Theta_{JMA} \times P_D^2$$ (3) where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring $P_D$ (at equilibrium) for a known $T_A$ . Using this value of K, the values of $P_D$ and $T_J$ can be obtained by solving equations (1) and (2) iteratively for any value of $T_A$ . # 2.4 Flash Memory Characteristics The flash memory characteristics are shown in Table 9 and Table 10. **Table 9. SGFM Flash Program and Erase Characteristics** $$(V_{DD} = 3.0 \text{ to } 3.6 \text{ V})$$ | Parameter | Symbol | Min | Тур | Max | Unit | |-------------------------------------------|-----------------------|------|-----|--------------------------|------| | System clock (read only) | f <sub>sys(R)</sub> | 0 | _ | 66.67 or 80 <sup>1</sup> | MHz | | System clock (program/erase) <sup>2</sup> | f <sub>sys(P/E)</sub> | 0.15 | _ | 66.67 or 80 <sup>1</sup> | MHz | <sup>1</sup> Depending on packaging; see the orderable part number summary (Table 2). **Table 10. SGFM Flash Module Life Characteristics** $$(V_{DD} = 3.0 \text{ to } 3.6 \text{ V})$$ | Parameter | Symbol | Value | Unit | |-------------------------------------------------------------------------------|-----------|---------------------|--------| | Maximum number of guaranteed program/erase cycles <sup>1</sup> before failure | P/E | 10,000 <sup>2</sup> | Cycles | | Data retention at average operating temperature of 85°C | Retention | 10 | Years | <sup>&</sup>lt;sup>1</sup> A program/erase cycle is defined as switching the bits from $1 \rightarrow 0 \rightarrow 1$ . #### MCF52259 ColdFire Microcontroller, Rev. 5 <sup>&</sup>lt;sup>16</sup> Thermal resistance between the die and the printed circuit board in conformance with JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. <sup>&</sup>lt;sup>17</sup> Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). <sup>&</sup>lt;sup>18</sup> Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written in conformance with Psi-JT. <sup>&</sup>lt;sup>2</sup> Refer to the flash memory section for more information (Section 2.4, "Flash Memory Characteristics") Figure 5. Mini-FlexBus Read Timing Figure 6. Mini-FlexBus Write Timing # 2.11 Fast Ethernet Timing Specifications The following timing specs are defined at the chip I/O pin and must be translated appropriately to arrive at timing specs/constraints for the physical interface. ### • $25 \text{ pF} / 25 \Omega$ for low drive **Table 21. GPIO Timing** | NUM | Characteristic | Symbol | Min | Max | Unit | |-----|------------------------------------|--------------------|-----|-----|------| | G1 | CLKOUT High to GPIO Output Valid | t <sub>CHPOV</sub> | _ | 10 | ns | | G2 | CLKOUT High to GPIO Output Invalid | t <sub>CHPOI</sub> | 1.5 | _ | ns | | G3 | GPIO Input Valid to CLKOUT High | t <sub>PVCH</sub> | 9 | _ | ns | | G4 | CLKOUT High to GPIO Input Invalid | t <sub>CHPI</sub> | 1.5 | _ | ns | Figure 11. GPIO Timing ## 2.13 Reset Timing **Table 22. Reset and Configuration Override Timing** $$(V_{DD} = 3.0 \text{ to } 3.6 \text{ V}, V_{SS} = 0 \text{ V}, T_A = T_L \text{ to } T_H)^1$$ | NUM | Characteristic | Symbol | Min | Max | Unit | |-----|------------------------------------|--------------------|-----|-----|------------------| | R1 | RSTI input valid to CLKOUT High | t <sub>RVCH</sub> | 9 | _ | ns | | R2 | CLKOUT High to RSTI Input invalid | t <sub>CHRI</sub> | 1.5 | _ | ns | | R3 | RSTI input valid time <sup>2</sup> | t <sub>RIVT</sub> | 5 | _ | t <sub>CYC</sub> | | R4 | CLKOUT High to RSTO Valid | t <sub>CHROV</sub> | _ | 10 | ns | $<sup>^{1}\,</sup>$ All AC timing is shown with respect to 50% $\rm V_{DD}$ levels unless otherwise noted. <sup>&</sup>lt;sup>2</sup> During low power STOP, the synchronizers for the RSTI input are bypassed and RSTI is asserted asynchronously to the system. Thus, RSTI must be held a minimum of 100 ns. Figure 12. RSTI and Configuration Override Timing MCF52259 ColdFire Microcontroller, Rev. 5 Figure 13 shows timing for the values in Table 23 and Table 24. Figure 13. I2C Input/Output Timings # 2.15 Analog-to-Digital Converter (ADC) Parameters Table 25 lists specifications for the analog-to-digital converter. ## Table 25. ADC Parameters<sup>1</sup> | Name | Characteristic | Min | Typical | Max | Unit | |---------------------|---------------------------------------------------------------------|-----------------------------|---------------|-----------------------------|--------------------------------------| | V <sub>REFL</sub> | Low reference voltage | V <sub>SSA</sub> | _ | V <sub>SSA</sub><br>+ 50 mV | V | | V <sub>REFH</sub> | High reference voltage | V <sub>DDA</sub><br>- 50 mV | _ | V <sub>DDA</sub> | V | | $V_{DDA}$ | ADC analog supply voltage | 3.1 | 3.3 | 3.6 | V | | V <sub>ADIN</sub> | Input voltages | V <sub>REFL</sub> | _ | $V_{REFH}$ | V | | RES | Resolution | 12 | _ | 12 | Bits | | INL | Integral non-linearity (full input signal range) <sup>2</sup> | _ | ±2.5 | ±3 | LSB <sup>3</sup> | | INL | Integral non-linearity (10% to 90% input signal range) <sup>4</sup> | _ | ±2.5 | ±3 | LSB | | DNL | Differential non-linearity | _ | -1 < DNL < +1 | <+1 | LSB | | | Monotonicity | GUARANTEED | | | | | f <sub>ADIC</sub> | ADC internal clock | 0.1 | _ | 5.0 | MHz | | R <sub>AD</sub> | Conversion range | V <sub>REFL</sub> | _ | V <sub>REFH</sub> | V | | t <sub>ADPU</sub> | ADC power-up time <sup>5</sup> | _ | 6 | 13 | t <sub>AIC</sub> cycles <sup>6</sup> | | t <sub>REC</sub> | Recovery from auto standby | _ | 0 | 1 | t <sub>AIC</sub> cycles | | t <sub>ADC</sub> | Conversion time | _ | 6 | _ | t <sub>AIC</sub> cycles | | t <sub>ADS</sub> | Sample time | _ | 1 | _ | t <sub>AIC</sub> cycles | | C <sub>ADI</sub> | Input capacitance | _ | See Figure 14 | _ | pF | | X <sub>IN</sub> | Input impedance | _ | See Figure 14 | _ | W | | I <sub>ADI</sub> | Input injection current <sup>7</sup> , per pin | _ | _ | 3 | mA | | I <sub>VREFH</sub> | V <sub>REFH</sub> current | _ | 0 | _ | mA | | V <sub>OFFSET</sub> | Offset voltage internal reference | _ | ±8 | ±15 | mV | | E <sub>GAIN</sub> | Gain error (transfer path) | .99 | 1 | 1.01 | _ | | V <sub>OFFSET</sub> | Offset voltage external reference | _ | ±3 | 9 | mV | | Table 25. ADC Parameters <sup>1</sup> (c | |------------------------------------------| |------------------------------------------| | Name | Characteristic | Min | Typical | Max | Unit | |-------|---------------------------------|-----|------------|-----|------| | SNR | Signal-to-noise ratio | _ | 62 to 66 | _ | dB | | THD | Total harmonic distortion | _ | -75 | _ | dB | | SFDR | Spurious free dynamic range | _ | 67 to 70.3 | _ | dB | | SINAD | Signal-to-noise plus distortion | _ | 61 to 63.9 | _ | dB | | ENOB | Effective number of bits | 9.1 | 10.6 | _ | Bits | <sup>&</sup>lt;sup>1</sup> All measurements are preliminary pending full characterization, and made at $V_{DD} = 3.3 \text{ V}$ , $V_{REFH} = 3.3 \text{ V}$ , and $V_{REFL} = \text{ground}$ ## 2.16 Equivalent Circuit for ADC Inputs Figure 14 shows the ADC input circuit during sample and hold. S1 and S2 are always open/closed at the same time that S3 is closed/open. When S1/S2 are closed and S3 is open, one input of the sample and hold circuit moves to $(V_{REFH}-V_{REFL})/2$ , while the other charges to the analog input voltage. When the switches are flipped, the charge on C1 and C2 are averaged via S3, with the result that a single-ended analog input is switched to a differential voltage centered about $(V_{REFH}-V_{REFL})/2$ . The switches switch on every cycle of the ADC clock (open one-half ADC clock, closed one-half ADC clock). There are additional capacitances associated with the analog input pad, routing, etc., but these do not filter into the S/H output voltage, as S1 provides isolation during the charge-sharing phase. One aspect of this circuit is that there is an on-going input current, which is a function of the analog input voltage, $V_{REF}$ and the ADC clock frequency. - 1. Parasitic capacitance due to package, pin-to-pin and pin-to-package base coupling; 1.8 pF - 2. Parasitic capacitance due to the chip bond pad, ESD protection devices and signal routing; 2.04 pF - 3. Equivalent resistance for the channel select mux; $100 \Omega$ - Sampling capacitor at the sample and hold circuit. Capacitor C1 is normally disconnected from the input and is only connected to it at sampling time; 1.4 pF - 5. Equivalent input impedance, when the input is selected = $\frac{1}{\text{(ADC Clock Rate)} \times (1.4 \times 10^{-12})}$ Figure 14. Equivalent Circuit for A/D Loading MCF52259 ColdFire Microcontroller, Rev. 5 $<sup>^2</sup>$ INL measured from $V_{\text{IN}}$ = $V_{\text{REFL}}$ to $V_{\text{IN}}$ = $V_{\text{REFH}}$ <sup>3</sup> LSB = Least Significant Bit <sup>&</sup>lt;sup>4</sup> INL measured from $V_{IN} = 0.1V_{REFH}$ to $V_{IN} = 0.9V_{REFH}$ <sup>&</sup>lt;sup>5</sup> Includes power-up of ADC and V<sub>RFF</sub> <sup>&</sup>lt;sup>6</sup> ADC clock cycles <sup>&</sup>lt;sup>7</sup> Current that can be injected or sourced from an unselected ADC signal input without impacting the performance of the ADC #### **Electrical Characteristics** Table 28. JTAG and Boundary Scan Timing | Num | Characteristics <sup>1</sup> | Symbol | Min | Max | Unit | |-----|----------------------------------------------------|---------------------|----------------------|-----|--------------------| | J1 | TCLK frequency of operation | f <sub>JCYC</sub> | DC | 1/4 | f <sub>sys/2</sub> | | J2 | TCLK cycle period | t <sub>JCYC</sub> | 4 × t <sub>CYC</sub> | _ | ns | | J3 | TCLK clock pulse width | t <sub>JCW</sub> | 26 | _ | ns | | J4 | TCLK rise and fall times | t <sub>JCRF</sub> | 0 | 3 | ns | | J5 | Boundary scan input data setup time to TCLK rise | t <sub>BSDST</sub> | 4 | _ | ns | | J6 | Boundary scan input data hold time after TCLK rise | t <sub>BSDHT</sub> | 26 | _ | ns | | J7 | TCLK low to boundary scan output data valid | t <sub>BSDV</sub> | 0 | 33 | ns | | J8 | TCLK low to boundary scan output high Z | t <sub>BSDZ</sub> | 0 | 33 | ns | | J9 | TMS, TDI input data setup time to TCLK rise | t <sub>TAPBST</sub> | 4 | _ | ns | | J10 | TMS, TDI Input data hold time after TCLK rise | t <sub>TAPBHT</sub> | 10 | _ | ns | | J11 | TCLK low to TDO data valid | t <sub>TDODV</sub> | 0 | 26 | ns | | J12 | TCLK low to TDO high Z | t <sub>TDODZ</sub> | 0 | 8 | ns | | J13 | TRST assert time | t <sub>TRSTAT</sub> | 100 | _ | ns | | J14 | TRST setup time (negation) to TCLK high | t <sub>TRSTST</sub> | 10 | _ | ns | <sup>&</sup>lt;sup>1</sup> JTAG\_EN is expected to be a static signal. Hence, it is not associated with any timing. Figure 16. Test Clock Input Timing Figure 17. Boundary Scan (JTAG) Timing **Figure 18. Test Access Port Timing** Figure 21 shows BDM serial port AC timing for the values in Table 29. Figure 21. BDM Serial Port AC Timing # 3 Package Information The latest package outline drawings are available on the product summary pages on http://www.freescale.com/coldfire. Table 30 lists the case outline numbers per device. Use these numbers in the web page's keyword search engine to find the latest package outline drawings. | Device | Package Type | Case Outline Numbers | |----------|--------------|----------------------| | MCF52252 | | | | MCF52254 | 100 LQFP | 98ASS23308W | | MCF52255 | | | | MCF52256 | 144 LQFP | 98ASS23177W | | MCF52258 | or | 00401700044 | | MCF52259 | 144 MAPBGA | 98ASH70694A | **Table 30. Package Information**