

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFl

| Product Status             | Active                                                                           |
|----------------------------|----------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                            |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 40 MIPs                                                                          |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                                  |
| Peripherals                | AC'97, Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT              |
| Number of I/O              | 53                                                                               |
| Program Memory Size        | 128KB (128K × 8)                                                                 |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | -                                                                                |
| RAM Size                   | 8K x 8                                                                           |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                        |
| Data Converters            | A/D 18x10b/12b                                                                   |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 64-TQFP                                                                          |
| Supplier Device Package    | 64-TQFP (10x10)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33fj128gp206-i-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### Pin Diagrams (Continued)



### 3.6.1 MULTIPLIER

The 17-bit x 17-bit multiplier is capable of signed or unsigned operation and can multiplex its output using a scaler to support either 1.31 fractional (Q31) or 32-bit integer results. Unsigned operands are zero-extended into the 17th bit of the multiplier input value. Signed operands are sign-extended into the 17th bit of the multiplier input value. The output of the 17-bit x 17-bit multiplier/scaler is a 33-bit value which is sign-extended to 40 bits. Integer data is inherently represented as a signed two's complement value, where the Most Significant bit (MSb) is defined as a sign bit. Generally speaking, the range of an N-bit two's complement integer is  $-2^{N-1}$  to  $2^{N-1}$  - 1. For a 16-bit integer, the data range is -32768 (0x8000) to 32767 (0x7FFF) including 0. For a 32-bit integer, the data range is -2,147,483,648 (0x8000 0000) to 2,147,483,647 (0x7FFF FFFF).

When the multiplier is configured for fractional multiplication, the data is represented as a two's complement fraction, where the MSb is defined as a sign bit and the radix point is implied to lie just after the sign bit (QX format). The range of an N-bit two's complement fraction with this implied radix point is -1.0 to  $(1 - 2^{1-N})$ . For a 16-bit fraction, the Q15 data range is -1.0 (0x8000) to 0.999969482 (0x7FFF) including 0 and has a precision of  $3.01518 \times 10^{-5}$ . In Fractional mode, the 16 x 16 multiply operation generates a 1.31 product which has a precision of  $4.65661 \times 10^{-10}$ .

The same multiplier is used to support the MCU multiply instructions which include integer 16-bit signed, unsigned and mixed sign multiplies.

The MUL instruction may be directed to use byte or word sized operands. Byte operands will direct a 16-bit result, and word operands will direct a 32-bit result to the specified register(s) in the W array.

### 3.6.2 DATA ACCUMULATORS AND ADDER/SUBTRACTER

The data accumulator consists of a 40-bit adder/subtracter with automatic sign extension logic. It can select one of two accumulators (A or B) as its pre-accumulation source and post-accumulation destination. For the ADD and LAC instructions, the data to be accumulated or loaded can be optionally scaled via the barrel shifter prior to accumulation.

### 3.6.2.1 Adder/Subtracter, Overflow and Saturation

The adder/subtracter is a 40-bit adder with an optional zero input into one side, and either true, or complement data into the other input. In the case of addition, the Carry/Borrow input is active-high and the other input is true data (not complemented), whereas in the case of subtraction, the Carry/Borrow input is active-low and the other input is complemented. The adder/subtracter generates Overflow Status bits, SA/SB and OA/OB, which are latched and reflected in the STATUS register:

- Overflow from bit 39: this is a catastrophic overflow in which the sign of the accumulator is destroyed.
- Overflow into guard bits 32 through 39: this is a recoverable overflow. This bit is set whenever all the guard bits are not identical to each other.

The adder has an additional saturation block which controls accumulator data saturation, if selected. It uses the result of the adder, the Overflow Status bits described above and the SAT<A:B> (CORCON<7:6>) and ACCSAT (CORCON<4>) mode control bits to determine when and to what value to saturate.

Six STATUS register bits have been provided to support saturation and overflow; they are:

- 1. OA:
  - AccA overflowed into guard bits
- 2. OB:

AccB overflowed into guard bits

3. SA:

AccA saturated (bit 31 overflow and saturation) or

AccA overflowed into guard bits and saturated (bit 39 overflow and saturation)

4. SB:

AccB saturated (bit 31 overflow and saturation) or

AccB overflowed into guard bits and saturated (bit 39 overflow and saturation)

- 5. OAB:
  - Logical OR of OA and OB
- 6. SAB:

Logical OR of SA and SB

The OA and OB bits are modified each time data passes through the adder/subtracter. When set, they indicate that the most recent operation has overflowed into the accumulator guard bits (bits 32 through 39). The OA and OB bits can also optionally generate an arithmetic warning trap when set and the corresponding Overflow Trap Flag Enable bits (OVATE, OVBTE) in the INTCON1 register (refer to **Section 7.0 "Interrupt Controller"**) are set. This allows the user to take immediate action, for example, to correct system gain.

### 4.2 Data Address Space

The dsPIC33FJXXXGPX06/X08/X10 CPU has a separate 16-bit wide data memory space. The data space is accessed using separate Address Generation Units (AGUs) for read and write operations. Data memory maps of devices with different RAM sizes are shown in Figure 4-3 through Figure 4-5.

All Effective Addresses (EAs) in the data memory space are 16 bits wide and point to bytes within the data space. This arrangement gives a data space address range of 64 Kbytes or 32K words. The lower half of the data memory space (that is, when EA<15> = 0) is used for implemented memory addresses, while the upper half (EA<15> = 1) is reserved for the Program Space Visibility area (see Section 4.6.3 "Reading Data from Program Memory Using Program Space Visibility").

dsPIC33FJXXXGPX06/X08/X10 devices implement a total of up to 30 Kbytes of data memory. Should an EA point to a location outside of this area, an all-zero word or byte will be returned.

#### 4.2.1 DATA SPACE WIDTH

The data memory space is organized in byte addressable, 16-bit wide blocks. Data is aligned in data memory and registers as 16-bit words, but all data space EAs resolve to bytes. The Least Significant Bytes (LSBs) of each word have even addresses, while the Most Significant Bytes (MSBs) have odd addresses.

#### 4.2.2 DATA MEMORY ORGANIZATION AND ALIGNMENT

To maintain backward compatibility with PIC<sup>®</sup> MCU devices and improve data space memory usage efficiency, the dsPIC33FJXXXGPX06/X08/X10 instruction set supports both word and byte operations. As a consequence of byte accessibility, all effective address calculations are internally scaled to step through word-aligned memory. For example, the core recognizes that Post-Modified Register Indirect Addressing mode [Ws++] will result in a value of Ws + 1 for byte operations and Ws + 2 for word operations.

Data byte reads will read the complete word that contains the byte, using the LSb of any EA to determine which byte to select. The selected byte is placed onto the LSb of the data path. That is, data memory and registers are organized as two parallel byte-wide entities with shared (word) address decode but separate write lines. Data byte writes only write to the corresponding side of the array or register which matches the byte address. All word accesses must be aligned to an even address. Misaligned word data fetches are not supported, so care must be taken when mixing byte and word operations, or translating from 8-bit MCU code. If a misaligned read or write is attempted, an address error trap is generated. If the error occurred on a read, the instruction underway is completed; if it occurred on a write, the instruction will be executed but the write does not occur. In either case, a trap is then executed, allowing the system and/or user to examine the machine state prior to execution of the address Fault.

All byte loads into any W register are loaded into the Least Significant Byte. The Most Significant Byte is not modified.

A sign-extend instruction (SE) is provided to allow users to translate 8-bit signed data to 16-bit signed values. Alternatively, for 16-bit unsigned data, users can clear the MSb of any W register by executing a zero-extend (ZE) instruction on the appropriate address.

### 4.2.3 SFR SPACE

The first 2 Kbytes of the Near Data Space, from 0x0000 to 0x07FF, is primarily occupied by Special Function Registers (SFRs). These are used by the dsPIC33FJXXXGPX06/X08/X10 core and peripheral modules for controlling the operation of the device.

SFRs are distributed among the modules that they control, and are generally grouped together by module. Much of the SFR space contains unused addresses; these are read as '0'. A complete listing of implemented SFRs, including their addresses, is shown in Table 4-1 through Table 4-34.

**Note:** The actual set of peripheral features and interrupts varies by the device. Please refer to the corresponding device tables and pinout diagrams for device-specific information.

### 4.2.4 NEAR DATA SPACE

The 8-Kbyte area between 0x0000 and 0x1FFF is referred to as the Near Data Space. Locations in this space are directly addressable via a 13-bit absolute address field within all memory direct instructions. Additionally, the whole data space is addressable using MOV instructions, which support Memory Direct Addressing mode with a 16-bit address field, or by using Indirect Addressing mode using a working register as an Address Pointer.

### 4.2.5 X AND Y DATA SPACES

The core has two data spaces, X and Y. These data spaces can be considered either separate (for some DSP instructions), or as one unified linear address range (for MCU instructions). The data spaces are accessed using two Address Generation Units (AGUs) and separate data paths. This feature allows certain instructions to concurrently fetch two words from RAM, thereby enabling efficient execution of DSP algorithms such as Finite Impulse Response (FIR) filtering and Fast Fourier Transform (FFT).

The X data space is used by all instructions and supports all addressing modes. There are separate read and write data buses for X data space. The X read data bus is the read data path for all instructions that view data space as combined X and Y address space. It is also the X data prefetch path for the dual operand DSP instructions (MAC class).

The Y data space is used in concert with the X data space by the MAC class of instructions (CLR, ED, EDAC, MAC, MOVSAC, MPY, MPY.N and MSC) to provide two concurrent data read paths.

Both the X and Y data spaces support Modulo Addressing mode for all instructions, subject to addressing mode restrictions. Bit-Reversed Addressing mode is only supported for writes to X data space.

All data memory writes, including in DSP instructions, view data space as combined X and Y address space. The boundary between the X and Y data spaces is device-dependent and is not user-programmable.

All effective addresses are 16 bits wide and point to bytes within the data space. Therefore, the data space address range is 64 Kbytes, or 32K words, though the implemented memory locations vary by device.

#### 4.2.6 DMA RAM

Every dsPIC33FJXXXGPX06/X08/X10 device contains 2 Kbytes of dual ported DMA RAM located at the end of Y data space. Memory locations is part of Y data RAM and is in the DMA RAM space are accessible simultaneously by the CPU and the DMA controller module. DMA RAM is utilized by the DMA controller to store data to be transferred to various peripherals using DMA, as well as data transferred from various peripherals using DMA. The DMA RAM can be accessed by the DMA controller without having to steal cycles from the CPU.

When the CPU and the DMA controller attempt to concurrently write to the same DMA RAM location, the hardware ensures that the CPU is given precedence in accessing the DMA RAM location. Therefore, the DMA RAM provides a reliable means of transferring DMA data without ever having to stall the CPU.

Note: DMA RAM can be used for general purpose data storage if the DMA function is not required in an application.



| TARI F 4-36 | BIT-REVERSED ADDRESS SEQUENCE ( | 16_ENTRY) |
|-------------|---------------------------------|-----------|
|             | BIT-REVEROED ADDREGG DEGGENOE   |           |

| Normal Address |    |    |    |         |    | Bit-Reversed Address |    |    |         |  |
|----------------|----|----|----|---------|----|----------------------|----|----|---------|--|
| A3             | A2 | A1 | A0 | Decimal | A3 | A2                   | A1 | A0 | Decimal |  |
| 0              | 0  | 0  | 0  | 0       | 0  | 0                    | 0  | 0  | 0       |  |
| 0              | 0  | 0  | 1  | 1       | 1  | 0                    | 0  | 0  | 8       |  |
| 0              | 0  | 1  | 0  | 2       | 0  | 1                    | 0  | 0  | 4       |  |
| 0              | 0  | 1  | 1  | 3       | 1  | 1                    | 0  | 0  | 12      |  |
| 0              | 1  | 0  | 0  | 4       | 0  | 0                    | 1  | 0  | 2       |  |
| 0              | 1  | 0  | 1  | 5       | 1  | 0                    | 1  | 0  | 10      |  |
| 0              | 1  | 1  | 0  | 6       | 0  | 1                    | 1  | 0  | 6       |  |
| 0              | 1  | 1  | 1  | 7       | 1  | 1                    | 1  | 0  | 14      |  |
| 1              | 0  | 0  | 0  | 8       | 0  | 0                    | 0  | 1  | 1       |  |
| 1              | 0  | 0  | 1  | 9       | 1  | 0                    | 0  | 1  | 9       |  |
| 1              | 0  | 1  | 0  | 10      | 0  | 1                    | 0  | 1  | 5       |  |
| 1              | 0  | 1  | 1  | 11      | 1  | 1                    | 0  | 1  | 13      |  |
| 1              | 1  | 0  | 0  | 12      | 0  | 0                    | 1  | 1  | 3       |  |
| 1              | 1  | 0  | 1  | 13      | 1  | 0                    | 1  | 1  | 11      |  |
| 1              | 1  | 1  | 0  | 14      | 0  | 1                    | 1  | 1  | 7       |  |
| 1              | 1  | 1  | 1  | 15      | 1  | 1                    | 1  | 1  | 15      |  |

#### EXAMPLE 5-2: LOADING THE WRITE BUFFERS

| ; | Set up NVMCO            | N for row programming operations | ;     |                                       |
|---|-------------------------|----------------------------------|-------|---------------------------------------|
|   | MOV                     | #0x4001, W0                      | ;     |                                       |
|   | MOV                     | W0, NVMCON                       | ;     | Initialize NVMCON                     |
| ; | Set up a poi            | nter to the first program memory | r loc | ation to be written                   |
| ; | program memo            | ry selected, and writes enabled  |       |                                       |
|   | MOV                     | #0x0000, W0                      | ;     |                                       |
|   | MOV                     | W0, TBLPAG                       | ;     | Initialize PM Page Boundary SFR       |
|   | MOV                     | #0x6000, W0                      | ;     | An example program memory address     |
| ; | Perform the             | TBLWT instructions to write the  | latc  | hes                                   |
| ; | 0th_program_            | word                             |       |                                       |
|   | MOV                     | #LOW_WORD_0, W2                  | ;     |                                       |
|   | MOV                     | #HIGH_BYTE_0, W3                 | ;     |                                       |
|   | TBLWTL                  | W2, [W0]                         | ;     | Write PM low word into program latch  |
|   | TBLWTH                  | W3, [W0++]                       | ;     | Write PM high byte into program latch |
| ; | <pre>lst_program_</pre> | word                             |       |                                       |
|   | MOV                     | #LOW_WORD_1, W2                  | ;     |                                       |
|   | MOV                     | #HIGH_BYTE_1, W3                 | ;     |                                       |
|   | TBLWTL                  | W2, [W0]                         | ;     | Write PM low word into program latch  |
|   | TBLWTH                  | W3, [W0++]                       | ;     | Write PM high byte into program latch |
| ; | 2nd_program             | _word                            |       |                                       |
|   | MOV                     | #LOW_WORD_2, W2                  | ;     |                                       |
|   | MOV                     | #HIGH_BYTE_2, W3                 | ;     |                                       |
|   | TBLWTL                  | W2, [W0]                         | ;     | Write PM low word into program latch  |
|   | TBLWTH                  | W3, [W0++]                       | ;     | Write PM high byte into program latch |
|   | •                       |                                  |       |                                       |
|   | •                       |                                  |       |                                       |
|   | •                       |                                  |       |                                       |
| ; | 63rd_program            | _word                            |       |                                       |
|   | MOV                     | #LOW_WORD_31, W2                 | ;     |                                       |
|   | MOV                     | #HIGH_BYTE_31, W3                | ;     |                                       |
|   | TBLWTL                  | W2, [W0]                         | ;     | Write PM low word into program latch  |
|   | TBLWTH                  | W3, [W0++]                       | ;     | Write PM high byte into program latch |

#### EXAMPLE 5-3: INITIATING A PROGRAMMING SEQUENCE

| DISI | #5          | ;<br>; | Block all interrupts with priority <7<br>for next 5 instructions |
|------|-------------|--------|------------------------------------------------------------------|
| MOV  | #0x55, W0   |        |                                                                  |
| MOV  | W0, NVMKEY  | ;      | Write the 55 key                                                 |
| MOV  | #0xAA, W1   | ;      |                                                                  |
| MOV  | W1, NVMKEY  | ;      | Write the AA key                                                 |
| BSET | NVMCON, #WR | ;      | Start the erase sequence                                         |
| NOP  |             | ;      | Insert two NOPs after the                                        |
| NOP  |             | ;      | erase command is asserted                                        |
|      |             |        |                                                                  |

|               | 7-12: IEC2:                                                                                  |                                                     |                          |                  |                  | <b>D</b> 444 0 |         |  |  |  |  |  |
|---------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------|--------------------------|------------------|------------------|----------------|---------|--|--|--|--|--|
| R/W-U         |                                                                                              | 0-0                                                 | R/W-U                    | R/W-0            | R/W-U            | R/W-U          | R/W-U   |  |  |  |  |  |
|               | DMA4IE                                                                                       | —                                                   | UC8IE                    | OC/IE            | OCGIE            | OCSIE          | ICOLE   |  |  |  |  |  |
| DIUTS         |                                                                                              |                                                     |                          |                  |                  |                | DIL 8   |  |  |  |  |  |
| R/M/-0        | R/M-0                                                                                        | R/\\/_0                                             | R/\\/_0                  | R/\\/_0          | R/W-0            | R/\\/_0        | R/M-0   |  |  |  |  |  |
|               |                                                                                              |                                                     |                          |                  |                  | SPI2IE         | SPI2EIE |  |  |  |  |  |
| hit 7         | IOHL                                                                                         | IOUL                                                | DIVIAUL                  | OTIL             | ONVIL            |                | bit 0   |  |  |  |  |  |
| Sit           |                                                                                              |                                                     |                          |                  |                  |                | 511 0   |  |  |  |  |  |
| Legend:       |                                                                                              |                                                     |                          |                  |                  |                |         |  |  |  |  |  |
| R = Readable  | e bit                                                                                        | W = Writable                                        | bit                      | U = Unimple      | mented bit, read | l as '0'       |         |  |  |  |  |  |
| -n = Value at | POR                                                                                          | '1' = Bit is set                                    |                          | '0' = Bit is cle | eared            | x = Bit is unk | nown    |  |  |  |  |  |
|               |                                                                                              |                                                     |                          |                  |                  |                |         |  |  |  |  |  |
| bit 15        | T6IE: Timer6                                                                                 | Interrupt Enab                                      | le bit                   |                  |                  |                |         |  |  |  |  |  |
|               | 1 = Interrupt r                                                                              | equest enable                                       | d                        |                  |                  |                |         |  |  |  |  |  |
|               | 0 = Interrupt r                                                                              | equest not en                                       | abled                    |                  |                  |                |         |  |  |  |  |  |
| bit 14        | DMA4IE: DM                                                                                   | A Channel 4 D                                       | ata Transfer C           | Complete Inter   | rupt Enable bit  |                |         |  |  |  |  |  |
|               | $\perp = \text{Interrupt r}$<br>0 = Interrupt r                                              | equest enable                                       | a<br>abled               |                  |                  |                |         |  |  |  |  |  |
| bit 13        | Unimplemen                                                                                   | ted: Read as '                                      | 0'                       |                  |                  |                |         |  |  |  |  |  |
| bit 12        | OC8IE: Outpu                                                                                 | ut Compare Ch                                       | nannel 8 Interr          | upt Enable bit   |                  |                |         |  |  |  |  |  |
|               | 1 = Interrupt r                                                                              | 1 = Interrupt request enabled                       |                          |                  |                  |                |         |  |  |  |  |  |
|               | 0 = Interrupt r                                                                              | equest not en                                       | abled                    |                  |                  |                |         |  |  |  |  |  |
| bit 11        | OC7IE: Outpu                                                                                 | C7IE: Output Compare Channel 7 Interrupt Enable bit |                          |                  |                  |                |         |  |  |  |  |  |
|               | <ul> <li>1 = Interrupt request enabled</li> <li>0 = Interrupt request not enabled</li> </ul> |                                                     |                          |                  |                  |                |         |  |  |  |  |  |
| bit 10        | OC6IE: Outpu                                                                                 | ut Compare Cl                                       | nannel 6 Interr          | upt Enable bit   |                  |                |         |  |  |  |  |  |
|               | 1 = Interrupt r<br>0 = Interrupt r                                                           | equest enable<br>equest not en                      | d<br>abled               |                  |                  |                |         |  |  |  |  |  |
| bit 9         | OC5IE: Outpu                                                                                 | ut Compare Ch                                       | nannel 5 Interr          | upt Enable bit   |                  |                |         |  |  |  |  |  |
|               | 1 = Interrupt r                                                                              | request enabled                                     |                          |                  |                  |                |         |  |  |  |  |  |
| bit 8         | IC6IF: Input (                                                                               | Capture Chann                                       | el 6 Interrupt F         | -nable bit       |                  |                |         |  |  |  |  |  |
|               | 1 = Interrupt r                                                                              | request enable                                      | d<br>abled               |                  |                  |                |         |  |  |  |  |  |
| bit 7         | IC5IF: Input (                                                                               | 0 - Interrupt request not enabled                   |                          |                  |                  |                |         |  |  |  |  |  |
| Sit 1         | 1 = Interrupt r                                                                              | 1 = Interrupt request enabled                       |                          |                  |                  |                |         |  |  |  |  |  |
|               | 0 = Interrupt r                                                                              | 0 = Interrupt request not enabled                   |                          |                  |                  |                |         |  |  |  |  |  |
| bit 6         | IC4IE: Input C                                                                               | Capture Chann                                       | el 4 Interrupt I         | Enable bit       |                  |                |         |  |  |  |  |  |
|               | 1 = Interrupt r<br>0 = Interrupt r                                                           | equest enable<br>equest not ena                     | d<br>abled               |                  |                  |                |         |  |  |  |  |  |
| bit 5         | IC3IE: Input C                                                                               | IC3IE: Input Capture Channel 3 Interrupt Enable bit |                          |                  |                  |                |         |  |  |  |  |  |
|               | 1 = Interrupt r                                                                              | equest enable                                       | d                        |                  |                  |                |         |  |  |  |  |  |
| hit 4         |                                                                                              | A Channel 3 F                                       | abieu<br>Iata Transfer ( | `omnlete Inter   | runt Enable bit  |                |         |  |  |  |  |  |
|               | 1 = Interrupt r                                                                              | request enable                                      | d                        |                  |                  |                |         |  |  |  |  |  |
|               | 0 = Interrupt r                                                                              | equest not en                                       | abled                    |                  |                  |                |         |  |  |  |  |  |
| bit 3         | C1IE: ECAN1                                                                                  | Event Interru                                       | pt Enable bit            |                  |                  |                |         |  |  |  |  |  |
|               | 1 = Interrupt r<br>0 = Interrupt r                                                           | equest enable<br>equest not ena                     | d<br>abled               |                  |                  |                |         |  |  |  |  |  |

### \_ \_

### REGISTER 8-7: DMACS0: DMA CONTROLLER STATUS REGISTER 0 (CONTINUED)

| bit 3 | XWCOL3: Channel 3 DMA RAM Write Collision Flag bit |
|-------|----------------------------------------------------|
|       | 1 = Write collision detected                       |
|       | 0 = No write collision detected                    |
| bit 2 | XWCOL2: Channel 2 DMA RAM Write Collision Flag bit |
|       | 1 = Write collision detected                       |
|       | 0 = No write collision detected                    |
| bit 1 | XWCOL1: Channel 1 DMA RAM Write Collision Flag bit |
|       | 1 = Write collision detected                       |
|       | 0 = No write collision detected                    |
| bit 0 | XWCOL0: Channel 0 DMA RAM Write Collision Flag bit |
|       | 1 = Write collision detected                       |

0 = No write collision detected

| REGISTER 1      | 6-3: SPIxC                                  | ON2: SPIx C                                        | ONTROL RI                             | EGISTER 2                          |                  |                 |       |  |
|-----------------|---------------------------------------------|----------------------------------------------------|---------------------------------------|------------------------------------|------------------|-----------------|-------|--|
| R/W-0           | R/W-0                                       | R/W-0                                              | U-0                                   | U-0                                | U-0              | U-0             | U-0   |  |
| FRMEN           | SPIFSD                                      | FRMPOL                                             |                                       |                                    | —                | —               |       |  |
| bit 15          |                                             |                                                    |                                       |                                    |                  |                 | bit 8 |  |
|                 |                                             |                                                    |                                       |                                    |                  |                 |       |  |
| U-0             | U-0                                         | U-0                                                | U-0                                   | U-0                                | U-0              | R/W-0           | U-0   |  |
|                 |                                             |                                                    |                                       |                                    | —                | FRMDLY          |       |  |
| bit 7           |                                             |                                                    |                                       |                                    |                  |                 | bit 0 |  |
| ſ               |                                             |                                                    |                                       |                                    |                  |                 |       |  |
| Legend:         |                                             |                                                    |                                       |                                    |                  |                 |       |  |
| R = Readable    | bit                                         | W = Writable                                       | bit                                   | U = Unimplemented bit, read as '0' |                  |                 |       |  |
| -n = Value at P | POR                                         | '1' = Bit is set                                   |                                       | '0' = Bit is cle                   | ared             | x = Bit is unkn | own   |  |
| bit 15          | FRMEN: Frar<br>1 = Framed S<br>0 = Framed S | ned SPIx Supp<br>PIx support en<br>PIx support dis | oort bit<br>abled (SSx pi<br>sabled   | in used as fran                    | ne sync pulse in | put/output)     |       |  |
| bit 14          | SPIFSD: Fran                                | ne Sync Pulse                                      | Direction Cor                         | ntrol bit                          |                  |                 |       |  |
|                 | 1 = Frame sy<br>0 = Frame sy                | nc pulse input<br>nc pulse outpu                   | (slave)<br>t (master)                 |                                    |                  |                 |       |  |
| bit 13          | FRMPOL: Fra                                 | ame Sync Puls                                      | e Polarity bit                        |                                    |                  |                 |       |  |
|                 | 1 = Frame sy<br>0 = Frame sy                | nc pulse is acti<br>nc pulse is acti               | ve-high<br>ve-low                     |                                    |                  |                 |       |  |
| bit 12-2        | Unimplemen                                  | ted: Read as '                                     | 0'                                    |                                    |                  |                 |       |  |
| bit 1           | FRMDLY: Fra                                 | ime Sync Pulse                                     | e Edge Select                         | bit                                |                  |                 |       |  |
|                 | 1 = Frame sy<br>0 = Frame sy                | nc pulse coinci<br>nc pulse prece                  | des with first l<br>des first bit clo | bit clock<br>ock                   |                  |                 |       |  |
| bit 0           | Unimplemen                                  | ted: This bit m                                    | ust not be set                        | to '1' by the u                    | ser application  |                 |       |  |



FIGURE 17-1:  $I^2C^{TM}$  BLOCK DIAGRAM (x = 1 OR 2)

#### REGISTER 20-3: DCICON3: DCI CONTROL REGISTER 3

| U-0             | U-0   | U-0              | U-0                                           | R/W-0                                   | R/W-0 | R/W-0  | R/W-0 |  |
|-----------------|-------|------------------|-----------------------------------------------|-----------------------------------------|-------|--------|-------|--|
| —               | _     | —                | _                                             |                                         | BCG   | <11:8> |       |  |
| bit 15          |       |                  |                                               |                                         |       |        | bit 8 |  |
|                 |       |                  |                                               |                                         |       |        |       |  |
| R/W-0           | R/W-0 | R/W-0            | R/W-0                                         | R/W-0                                   | R/W-0 | R/W-0  | R/W-0 |  |
|                 |       |                  | BCG                                           | <7:0>                                   |       |        |       |  |
| bit 7           |       |                  |                                               |                                         |       |        | bit 0 |  |
|                 |       |                  |                                               |                                         |       |        |       |  |
| Legend:         |       |                  |                                               |                                         |       |        |       |  |
| R = Readable    | bit   | W = Writable     | itable bit U = Unimplemented bit, read as '0' |                                         |       |        |       |  |
| -n = Value at P | OR    | '1' = Bit is set |                                               | '0' = Bit is cleared x = Bit is unknown |       |        |       |  |

bit 15-12 Unimplemented: Read as '0'

bit 11-0 BCG<11:0>: DCI Bit Clock Generator Control bits

| R/W-0                              | R/W-0 | R/W-0 | R/W-0 | R/W-0                                   | R/W-0 | R/W-0 | R/W-0 |  |
|------------------------------------|-------|-------|-------|-----------------------------------------|-------|-------|-------|--|
| CSS31                              | CSS30 | CSS29 | CSS28 | CSS27                                   | CSS26 | CSS25 | CSS24 |  |
| bit 15                             | ·     | ·     |       |                                         |       | -     | bit 8 |  |
|                                    |       |       |       |                                         |       |       |       |  |
| R/W-0                              | R/W-0 | R/W-0 | R/W-0 | R/W-0                                   | R/W-0 | R/W-0 | R/W-0 |  |
| CSS23                              | CSS22 | CSS21 | CSS20 | CSS19                                   | CSS18 | CSS17 | CSS16 |  |
| bit 7                              | ·     | ·     |       |                                         |       | -     | bit 0 |  |
|                                    |       |       |       |                                         |       |       |       |  |
| Legend:                            |       |       |       |                                         |       |       |       |  |
| R = Readable bit W = Writable bit  |       |       | bit   | U = Unimplemented bit, read as '0'      |       |       |       |  |
| -n = Value at POR '1' = Bit is set |       |       |       | '0' = Bit is cleared x = Bit is unknown |       |       | nown  |  |

bit 15-0

CSS<31:16>: ADC Input Scan Selection bits

- 1 = Select ANx for input scan
- 0 = Skip ANx for input scan
- **Note 1:** On devices without 32 analog inputs, all ADxCSSH bits may be selected by user. However, inputs selected for scan without a corresponding input on device will convert VREFL.
  - **2:** CSSx = ANx, where x = 16 through 31.

### REGISTER 21-8: ADxCSSL: ADCx INPUT SCAN SELECT REGISTER LOW<sup>(1,2)</sup>

| R/W-0    | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|----------|-------|-------|-------|-------|-------|-------|-------|
| CSS15    | CSS14 | CSS13 | CSS12 | CSS11 | CSS10 | CSS9  | CSS8  |
| bit 15   |       |       |       |       |       |       | bit 8 |
|          |       |       |       |       |       |       |       |
| R/W-0    | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
| CSS7     | CSS6  | CSS5  | CSS4  | CSS3  | CSS2  | CSS1  | CSS0  |
| bit 7    |       |       |       |       | •     |       | bit 0 |
| <u>.</u> |       |       |       |       |       |       |       |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | d as 'O'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-0 CSS<15:0>: ADC Input Scan Selection bits

- 1 = Select ANx for input scan
- 0 = Skip ANx for input scan
- **Note 1:** On devices without 16 analog inputs, all ADxCSSL bits may be selected by user. However, inputs selected for scan without a corresponding input on device will convert VREFL.
  - **2:** CSSx = ANx, where x = 0 through 15.

### 23.0 INSTRUCTION SET SUMMARY

Note: This data sheet summarizes the features of the dsPIC33FJXXXGPX06/X08/X10 family of devices. However, it is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the related section in the "dsPIC33F Family Reference Manual", which is available from the Microchip web site (www.microchip.com).

The dsPIC33F instruction set is identical to that of the dsPIC30F.

Most instructions are a single program memory word (24 bits). Only three instructions require two program memory locations.

Each single-word instruction is a 24-bit word, divided into an 8-bit opcode, which specifies the instruction type and one or more operands, which further specify the operation of the instruction.

The instruction set is highly orthogonal and is grouped into five basic categories:

- Word or byte-oriented operations
- · Bit-oriented operations
- · Literal operations
- · DSP operations
- Control operations

Table 23-1 illustrates the general symbols used in describing the instructions.

The dsPIC33F instruction set summary in Table 23-2 provides all the instructions, along with the status flags affected by each instruction.

Most word or byte-oriented W register instructions (including barrel shift instructions) have three operands:

- The first source operand which is typically a register 'Wb' without any address modifier
- The second source operand which is typically a register 'Ws' with or without an address modifier
- The destination of the result which is typically a register 'Wd' with or without an address modifier

However, word or byte-oriented file register instructions have two operands:

- · The file register specified by the value 'f'
- The destination, which could either be the file register 'f' or the W0 register, which is denoted as 'WREG'

Most bit-oriented instructions (including simple rotate/shift instructions) have two operands:

- The W register (with or without an address modifier) or file register (specified by the value of 'Ws' or 'f')
- The bit in the W register or file register (specified by a literal value or indirectly by the contents of register 'Wb')

The literal instructions that involve data movement may use some of the following operands:

- A literal value to be loaded into a W register or file register (specified by the value of 'k')
- The W register or file register where the literal value is to be loaded (specified by 'Wb' or 'f')

However, literal instructions that involve arithmetic or logical operations use some of the following operands:

- The first source operand which is a register 'Wb' without any address modifier
- The second source operand which is a literal value
- The destination of the result (only if not the same as the first source operand) which is typically a register 'Wd' with or without an address modifier

The MAC class of DSP instructions may use some of the following operands:

- The accumulator (A or B) to be used (required operand)
- The W registers to be used as the two operands
- · The X and Y address space prefetch operations
- · The X and Y address space prefetch destinations
- · The accumulator write back destination

The other DSP instructions do not involve any multiplication and may include:

- The accumulator to be used (required)
- The source or destination operand (designated as Wso or Wdo, respectively) with or without an address modifier
- The amount of shift specified by a W register 'Wn' or a literal value

The control instructions may use some of the following operands:

- · A program memory address
- The mode of the table read and table write instructions

### 24.11 PICSTART Plus Development Programmer

The PICSTART Plus Development Programmer is an easy-to-use, low-cost, prototype programmer. It connects to the PC via a COM (RS-232) port. MPLAB Integrated Development Environment software makes using the programmer simple and efficient. The PICSTART Plus Development Programmer supports most PIC devices in DIP packages up to 40 pins. Larger pin count devices, such as the PIC16C92X and PIC17C76X, may be supported with an adapter socket. The PICSTART Plus Development Programmer is CE compliant.

### 24.12 PICkit 2 Development Programmer

The PICkit 2 Development Programmer is a low-cost programmer and selected Flash device debugger with an easy-to-use interface for programming many of Microchip's baseline, mid-range and PIC18F families of Flash memory microcontrollers. The PICkit 2 Starter Kit includes a prototyping development board, twelve sequential lessons, software and HI-TECH's PICC<sup>™</sup> Lite C compiler, and is designed to help get up to speed quickly using PIC microcontrollers. The kit provides everything needed to program, evaluate and develop applications using Microchip's powerful, mid-range Flash memory family of microcontrollers.

### 24.13 Demonstration, Development and Evaluation Boards

A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification.

The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory.

The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications.

In addition to the PICDEM<sup>™</sup> and dsPICDEM<sup>™</sup> demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, KEELOQ<sup>®</sup> security ICs, CAN, IrDA<sup>®</sup>, PowerSmart battery management, SEEVAL<sup>®</sup> evaluation system, Sigma-Delta ADC, flow rate sensing, plus many more.

Check the Microchip web page (www.microchip.com) for the complete list of demonstration, development and evaluation kits.

### TABLE 25-5: DC CHARACTERISTICS: OPERATING CURRENT (IDD)

| DC CHARACTERISTICS |                           | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial |       |                |      |         |
|--------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------|------|---------|
| Parameter<br>No.   | Typical <sup>(1)</sup>    | Мах                                                                                                                                             | Units | its Conditions |      |         |
| Operating Cur      | rent (IDD) <sup>(2)</sup> |                                                                                                                                                 |       |                |      |         |
| DC20d              | 27                        | 30                                                                                                                                              | mA    | -40°C          |      |         |
| DC20a              | 27                        | 30                                                                                                                                              | mA    | +25°C          | 3.3V | 10 MIPS |
| DC20b              | 27                        | 30                                                                                                                                              | mA    | +85°C          |      |         |
| DC21d              | 36                        | 40                                                                                                                                              | mA    | -40°C          |      | 16 MIPS |
| DC21a              | 37                        | 40                                                                                                                                              | mA    | +25°C          | 3.3V |         |
| DC21b              | 38                        | 45                                                                                                                                              | mA    | +85°C          |      |         |
| DC22d              | 43                        | 50                                                                                                                                              | mA    | -40°C          |      |         |
| DC22a              | 46                        | 50                                                                                                                                              | mA    | +25°C          | 3.3V | 20 MIPS |
| DC22b              | 46                        | 55                                                                                                                                              | mA    | +85°C          |      |         |
| DC23d              | 65                        | 70                                                                                                                                              | mA    | -40°C          |      | 30 MIPS |
| DC23a              | 65                        | 70                                                                                                                                              | mA    | +25°C          | 3.3V |         |
| DC23b              | 65                        | 70                                                                                                                                              | mA    | +85°C          |      |         |
| DC24d              | 84                        | 90                                                                                                                                              | mA    | -40°C          |      |         |
| DC24a              | 84                        | 90                                                                                                                                              | mA    | +25°C          | 3.3V | 40 MIPS |
| DC24b              | 84                        | 90                                                                                                                                              | mA    | +85°C          |      |         |

**Note 1:** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements are as follows: OSC1 driven with external square wave from rail to rail. All I/O pins are configured as inputs and pulled to Vss. MCLR = VDD, WDT and FSCM are disabled. CPU, SRAM, program memory and data memory are operational. No peripheral modules are operating; however, every peripheral is being clocked (PMD bits are all zeroed).

#### TABLE 25-7: DC CHARACTERISTICS: POWER-DOWN CURRENT (IPD)

| DC CHARACTERISTICS                      |                        |     | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial |            |      |                                              |  |
|-----------------------------------------|------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|----------------------------------------------|--|
| Parameter<br>No.                        | Typical <sup>(1)</sup> | Мах | Units                                                                                                                                           | Conditions |      |                                              |  |
| Power-Down Current (IPD) <sup>(2)</sup> |                        |     |                                                                                                                                                 |            |      |                                              |  |
| DC60d                                   | 55                     | 500 | μA                                                                                                                                              | -40°C      |      |                                              |  |
| DC60a                                   | 211                    | 500 | μA                                                                                                                                              | +25°C      | 3.3V | Base Power-Down Current <sup>(3,4)</sup>     |  |
| DC60b                                   | 244                    | 500 | μA                                                                                                                                              | +85°C      |      |                                              |  |
| DC61d                                   | 8                      | 13  | μA                                                                                                                                              | -40°C      |      |                                              |  |
| DC61a                                   | 10                     | 15  | μA                                                                                                                                              | +25°C      | 3.3V | Watchdog Timer Current: ΔIWDT <sup>(3)</sup> |  |
| DC61b                                   | 12                     | 20  | μA                                                                                                                                              | +85°C      |      |                                              |  |

Note 1: Data in the Typical column is at 3.3V, 25°C unless otherwise stated.

2: Base IPD is measured with all peripherals and clocks shut down. All I/Os are configured as inputs and pulled to Vss. WDT, etc., are all switched off and VREGS (RCON<8>) = 1.

3: The  $\Delta$  current is the additional current consumed when the module is enabled. This current should be added to the base IPD current.

4: These currents are measured on the device containing the most memory in this family.

| DC CHARACTERISTICS |                        |     | Standard Operating Conditions: 3.0V to 3.6V<br>(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial |       |            |      |         |
|--------------------|------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------|------|---------|
| Parameter<br>No.   | Typical <sup>(1)</sup> | Мах | Doze Ratio                                                                                                                                          | Units | Conditions |      |         |
| DC73a              | 11                     | 35  | 1:2                                                                                                                                                 | mA    |            |      |         |
| DC73f              | 11                     | 30  | 1:64                                                                                                                                                | mA    | -40°C      | 3.3V | 40 MIPS |
| DC73g              | 11                     | 30  | 1:128                                                                                                                                               | mA    |            |      |         |
| DC70a              | 42                     | 50  | 1:2                                                                                                                                                 | mA    |            |      |         |
| DC70f              | 26                     | 30  | 1:64                                                                                                                                                | mA    | +25°C      | 3.3V | 40 MIPS |
| DC70g              | 25                     | 30  | 1:128                                                                                                                                               | mA    |            |      |         |
| DC71a              | 41                     | 50  | 1:2                                                                                                                                                 | mA    |            |      |         |
| DC71f              | 25                     | 30  | 1:64                                                                                                                                                | mA    | +85°C      | 3.3V | 40 MIPS |
| DC71g              | 24                     | 30  | 1:128                                                                                                                                               | mA    |            |      |         |

#### TABLE 25-8: DC CHARACTERISTICS: DOZE CURRENT (IDOZE)

**Note 1:** Data in the Typical column is at 3.3V, 25°C unless otherwise stated.











### **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| Microchip Trader<br>Architecture —<br>Flash Memory Fa<br>Program Memory<br>Product Group<br>Pin Count —<br>Tape and Reel Fl<br>Temperature Rar | dsPIC 33 FJ 256 GP7 10 T       I / PT - XXX         mark                                                 | Examples:<br>a) dsPIC33FJ256GP710I/PT:<br>General-purpose dsPIC33, 64 KB program<br>memory, 100-pin, Industrial temp.,<br>TQFP package. |
|------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| Package                                                                                                                                        |                                                                                                          |                                                                                                                                         |
| Pattern                                                                                                                                        |                                                                                                          |                                                                                                                                         |
| Architecture:                                                                                                                                  | 33 = 16-bit Digital Signal Controller                                                                    |                                                                                                                                         |
| Flash Memory Family:                                                                                                                           | FJ = Flash program memory, 3.3V                                                                          |                                                                                                                                         |
| Product Group:                                                                                                                                 | GP2=General purpose familyGP3=General purpose familyGP5=General purpose familyGP7=General purpose family |                                                                                                                                         |
| Pin Count:                                                                                                                                     | 06 = 64-pin<br>08 = 80-pin<br>10 = 100-pin                                                               |                                                                                                                                         |
| Temperature Range:                                                                                                                             | I = $-40^{\circ}$ C to $+85^{\circ}$ C (Industrial)                                                      |                                                                                                                                         |
| Package:                                                                                                                                       | PT = 10x10 or 12x12 mm TQFP (Thin Quad Flatpack)<br>PF = 14x14 mm TQFP (Thin Quad Flatpack)              |                                                                                                                                         |
| Pattern                                                                                                                                        | Three-digit QTP, SQTP, Code or Special Requirements (blank otherwise)                                    |                                                                                                                                         |
|                                                                                                                                                | ES = Engineering Sample                                                                                  |                                                                                                                                         |