Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |---------------------------|----------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | dsPIC | | Core Size | 16-Bit | | Speed | 40 MIPs | | Connectivity | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART | | Peripherals | AC'97, Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT | | Number of I/O | 85 | | Program Memory Size | 128KB (128K x 8) | | rogram Memory Type | FLASH | | EPROM Size | - | | RAM Size | 16K x 8 | | oltage - Supply (Vcc/Vdd) | 3V ~ 3.6V | | ata Converters | A/D 32x10b/12b | | Oscillator Type | Internal | | perating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 100-TQFP | | Supplier Device Package | 100-TQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/dspic33fj128gp710-i-pf | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ### 3.6.1 MULTIPLIER The 17-bit x 17-bit multiplier is capable of signed or unsigned operation and can multiplex its output using a scaler to support either 1.31 fractional (Q31) or 32-bit integer results. Unsigned operands are zero-extended into the 17th bit of the multiplier input value. Signed operands are sign-extended into the 17th bit of the multiplier input value. The output of the 17-bit x 17-bit multiplier/scaler is a 33-bit value which is sign-extended to 40 bits. Integer data is inherently represented as a signed two's complement value, where the Most Significant bit (MSb) is defined as a sign bit. Generally speaking, the range of an N-bit two's complement integer is $-2^{N-1}$ to $2^{N-1}$ - 1. For a 16-bit integer, the data range is -32768 (0x8000) to 32767 (0x7FFF) including 0. For a 32-bit integer, the data range is -2,147,483,648 (0x8000 0000) 2,147,483,647 (0x7FFF FFFF). When the multiplier is configured for fractional multiplication, the data is represented as a two's complement fraction, where the MSb is defined as a sign bit and the radix point is implied to lie just after the sign bit (QX format). The range of an N-bit two's complement fraction with this implied radix point is -1.0 to $(1-2^{1-N})$ . For a 16-bit fraction, the Q15 data range is -1.0 (0x8000) to 0.999969482 (0x7FFF) including 0 and has a precision of 3.01518x10<sup>-5</sup>. In Fractional mode, the 16 x 16 multiply operation generates a 1.31 product which has a precision of 4.65661 x $10^{-10}$ . The same multiplier is used to support the MCU multiply instructions which include integer 16-bit signed, unsigned and mixed sign multiplies. The MUL instruction may be directed to use byte or word sized operands. Byte operands will direct a 16-bit result, and word operands will direct a 32-bit result to the specified register(s) in the W array. ## 3.6.2 DATA ACCUMULATORS AND ADDER/SUBTRACTER The data accumulator consists of a 40-bit adder/subtracter with automatic sign extension logic. It can select one of two accumulators (A or B) as its pre-accumulation source and post-accumulation destination. For the ADD and LAC instructions, the data to be accumulated or loaded can be optionally scaled via the barrel shifter prior to accumulation. ## 3.6.2.1 Adder/Subtracter, Overflow and Saturation The adder/subtracter is a 40-bit adder with an optional zero input into one side, and either true, or complement data into the other input. In the case of addition, the Carry/Borrow input is active-high and the other input is true data (not complemented), whereas in the case of subtraction, the Carry/Borrow input is active-low and the other input is complemented. The adder/subtracter generates Overflow Status bits, SA/SB and OA/OB, which are latched and reflected in the STATUS register: - Overflow from bit 39: this is a catastrophic overflow in which the sign of the accumulator is destroyed. - Overflow into guard bits 32 through 39: this is a recoverable overflow. This bit is set whenever all the guard bits are not identical to each other. The adder has an additional saturation block which controls accumulator data saturation, if selected. It uses the result of the adder, the Overflow Status bits described above and the SAT<A:B> (CORCON<7:6>) and ACCSAT (CORCON<4>) mode control bits to determine when and to what value to saturate. Six STATUS register bits have been provided to support saturation and overflow; they are: - 1. OA: - AccA overflowed into guard bits - OB: - AccB overflowed into guard bits - 3. SA - AccA saturated (bit 31 overflow and saturation) or - AccA overflowed into guard bits and saturated (bit 39 overflow and saturation) - 4. SB - AccB saturated (bit 31 overflow and saturation) - AccB overflowed into guard bits and saturated (bit 39 overflow and saturation) - 5. OAB: - Logical OR of OA and OB - 6. SAB: - Logical OR of SA and SB The OA and OB bits are modified each time data passes through the adder/subtracter. When set, they indicate that the most recent operation has overflowed into the accumulator guard bits (bits 32 through 39). The OA and OB bits can also optionally generate an arithmetic warning trap when set and the corresponding Overflow Trap Flag Enable bits (OVATE, OVBTE) in the INTCON1 register (refer to **Section 7.0** "Interrupt Controller") are set. This allows the user to take immediate action, for example, to correct system gain. FIGURE 4-3: DATA MEMORY MAP FOR dsPIC33FJXXXGPX06/X08/X10 DEVICES WITH 8 KBS RAM | TABLE 4-6: TIMER REGISTER M | IΔF | ? N | (FR | HRI | ?FG | TIMER | 4-6. | TARI F | | |-----------------------------|-----|-----|-----|-----|-----|-------|------|--------|--| |-----------------------------|-----|-----|-----|-----|-----|-------|------|--------|--| | SFR<br>Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets | |-------------|-------------|--------|------------------------------------------------------|--------|--------|--------|--------|--------------|--------------|----------------|----------------|------------|--------|-------|-------|-------|-------|---------------| | TMR1 | 0100 | | | | | | | | Timer1 | Register | | | | | | | | xxxx | | PR1 | 0102 | | | | | | | | Period F | Register 1 | | | | | | | | FFFF | | T1CON | 0104 | TON | _ | TSIDL | _ | _ | _ | _ | _ | _ | TGATE | TCKP | S<1:0> | _ | TSYNC | TCS | _ | 0000 | | TMR2 | 0106 | | | | | | | | Timer2 | Register | | | | | | | | xxxx | | TMR3HLD | 0108 | | | | | | Tim | ner3 Holding | Register (fo | r 32-bit time | operations o | only) | | | | | | xxxx | | TMR3 | 010A | | | | | | | | Timer3 | Register | | | | | | | | xxxx | | PR2 | 010C | | | | | | | | Period F | Register 2 | | | | | | | | FFFF | | PR3 | 010E | | | | | | | | Period F | Register 3 | | | | | | | | FFFF | | T2CON | 0110 | TON | - | TSIDL | - | _ | - | - | _ | _ | TGATE | TCKP | S<1:0> | T32 | _ | TCS | 1 | 0000 | | T3CON | 0112 | TON | - | TSIDL | - | _ | - | - | _ | _ | TGATE | TCKP | S<1:0> | _ | _ | TCS | 1 | 0000 | | TMR4 | 0114 | | | | | | | | Timer4 | Register | | | | | | | | xxxx | | TMR5HLD | 0116 | | | | | | - | Timer5 Hold | ing Register | (for 32-bit or | erations only | <b>y</b> ) | | | | | | xxxx | | TMR5 | 0118 | | | | | | | | Timer5 | Register | | | | | | | | xxxx | | PR4 | 011A | | | | | | | | Period F | Register 4 | | | | | | | | FFFF | | PR5 | 011C | | | | | | | | Period F | Register 5 | | | | | | | | FFFF | | T4CON | 011E | TON | _ | TSIDL | _ | _ | _ | _ | _ | _ | TGATE | TCKP | S<1:0> | T32 | _ | TCS | _ | 0000 | | T5CON | 0120 | TON | _ | TSIDL | _ | _ | _ | _ | _ | _ | TGATE | TCKP | S<1:0> | _ | _ | TCS | _ | 0000 | | TMR6 | 0122 | | | | | | | | Timer6 | Register | | | | | | | | xxxx | | TMR7HLD | 0124 | | | | | | | Timer7 Hold | ing Register | (for 32-bit or | perations only | <b>/</b> ) | | | | | | xxxx | | TMR7 | 0126 | | | | | | | | Timer7 | Register | | | | | | | | xxxx | | PR6 | 0128 | | | | | | | | Period F | Register 6 | | | | | | | | FFFF | | PR7 | 012A | | | | | | | | Period F | Register 7 | | | | | | | | FFFF | | T6CON | 012C | TON | _ | TSIDL | _ | _ | _ | _ | _ | _ | TGATE | TCKP | S<1:0> | T32 | _ | TCS | _ | 0000 | | T7CON | 012E | TON | _ | TSIDL | _ | _ | _ | _ | _ | _ | TGATE | TCKP | S<1:0> | _ | _ | TCS | _ | 0000 | | TMR8 | 0130 | | | | | | | | Timer8 | Register | | | | | | | | xxxx | | TMR9HLD | 0132 | | Timer9 Holding Register (for 32-bit operations only) | | | | | | | | | xxxx | | | | | | | | TMR9 | 0134 | | Timer9 Register xx | | | | | | | | | xxxx | | | | | | | | PR8 | 0136 | | | | | | | | Period F | Register 8 | | | | | | | | FFFF | | PR9 | 0138 | | | | | | | | Period F | Register 9 | | | | | | | | FFFF | | T8CON | 013A | TON | | TSIDL | | | | | | | TGATE | TCKP | S<1:0> | T32 | | TCS | | 0000 | | T9CON | 013C | TON | _ | TSIDL | | | | | _ | _ | TGATE | TCKP | S<1:0> | | | TCS | _ | 0000 | **Legend:** x = unknown value on Reset, --- = unimplemented, read as '0'. Reset values are shown in hexadecimal. | | © 1008 | 0000 | |---|--------|---------| | : | | | | | = | Tooksol | | | | 2 | | File Name | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets | |-----------|------|--------|-------------|--------|--------|--------|--------|-------|-------|----------|-------|-------|--------|------------|-------|-------|-------|---------------| | DMA0CON | 0380 | CHEN | SIZE | DIR | HALF | NULLW | _ | - | _ | 1 | _ | AMOD | E<1:0> | _ | _ | MODE | <1:0> | 0000 | | DMA0REQ | 0382 | FORCE | _ | _ | 1 | _ | _ | - | _ | ı | | | I | RQSEL<6:0 | > | | | 0000 | | DMA0STA | 0384 | | | | | | | | S | TA<15:0> | | | | | | | | 0000 | | DMA0STB | 0386 | | | | | | | | S | TB<15:0> | | | | | | | | 0000 | | DMA0PAD | 0388 | | | | | | | | Р | AD<15:0> | | | | | | | | 0000 | | DMA0CNT | 038A | _ | _ | _ | _ | _ | _ | | | | | CNT | <9:0> | | | | | 0000 | | DMA1CON | 038C | CHEN | SIZE | DIR | HALF | NULLW | _ | _ | _ | _ | _ | AMOD | E<1:0> | _ | _ | MODE | <1:0> | 0000 | | DMA1REQ | 038E | FORCE | _ | _ | 1 | _ | | | _ | ı | | | I | RQSEL<6:0 | > | | | 0000 | | DMA1STA | 0390 | | | | | | | | S | TA<15:0> | | | | | | | | 0000 | | DMA1STB | 0392 | | | | | | | | S | TB<15:0> | | | | | | | | 0000 | | DMA1PAD | 0394 | | | | | | | | Р | AD<15:0> | | | | | | | | 0000 | | DMA1CNT | 0396 | _ | _ | _ | 1 | _ | _ | | | | | CNT | <9:0> | | | | | 0000 | | DMA2CON | 0398 | CHEN | SIZE | DIR | HALF | NULLW | 1 | _ | _ | _ | _ | AMOD | E<1:0> | _ | _ | MODE | <1:0> | 0000 | | DMA2REQ | 039A | FORCE | _ | _ | _ | _ | - | _ | _ | _ | | | I | RQSEL<6:0 | > | | | 0000 | | DMA2STA | 039C | | | | | | | | S | TA<15:0> | | | | | | | | 0000 | | DMA2STB | 039E | | | | | | | | S | TB<15:0> | | | | | | | | 0000 | | DMA2PAD | 03A0 | | | | | | | | Р | AD<15:0> | | | | | | | | 0000 | | DMA2CNT | 03A2 | 1 | _ | _ | _ | _ | - | | | | | CNT | <9:0> | | | | | 0000 | | DMA3CON | 03A4 | CHEN | SIZE | DIR | HALF | NULLW | - | _ | _ | _ | _ | AMOD | E<1:0> | _ | _ | MODE | <1:0> | 0000 | | DMA3REQ | 03A6 | FORCE | _ | _ | 1 | _ | _ | - | _ | ı | | | I | RQSEL<6:0 | > | | | 0000 | | DMA3STA | 03A8 | | | | | | | | S | TA<15:0> | | | | | | | | 0000 | | DMA3STB | 03AA | | | | | | | | S | TB<15:0> | | | | | | | | 0000 | | DMA3PAD | 03AC | | | | | | | | Р | AD<15:0> | | | | | | | | 0000 | | DMA3CNT | 03AE | 1 | _ | _ | _ | _ | - | | | | | CNT | <9:0> | | | | | 0000 | | DMA4CON | 03B0 | CHEN | SIZE | DIR | HALF | NULLW | - | _ | _ | _ | _ | AMOD | E<1:0> | _ | _ | MODE | <1:0> | 0000 | | DMA4REQ | 03B2 | FORCE | _ | _ | _ | _ | - | _ | _ | _ | | | I | RQSEL<6:0: | > | | | 0000 | | DMA4STA | 03B4 | | | | | | | | S | TA<15:0> | | | | | | | | 0000 | | DMA4STB | 03B6 | | | | | | | | S | TB<15:0> | | | | | | | | 0000 | | DMA4PAD | 03B8 | | | | | | | | Р | AD<15:0> | | | | | | | | 0000 | | DMA4CNT | 03BA | _ | _ | _ | _ | _ | _ | | | | | CNT | <9:0> | | | | | 0000 | | DMA5CON | 03BC | CHEN | SIZE | DIR | HALF | NULLW | _ | _ | _ | | _ | AMOD | E<1:0> | _ | _ | MODE | <1:0> | 0000 | | DMA5REQ | 03BE | FORCE | _ | _ | _ | _ | _ | _ | _ | _ | | | - 1 | RQSEL<6:0 | > | | | 0000 | | DMA5STA | 03C0 | | | | | | | | S | TA<15:0> | | | | | | | | 0000 | | DMA5STB | 03C2 | | | | | | | | S | TB<15:0> | | | | | | | | 0000 | | DMA5PAD | 03C4 | | PAD<15:0> 0 | | | | | | | 0000 | | | | | | | | | — = unimplemented, read as '0'. Reset values are shown in hexadecimal. TABLE 4-20: ECAN1 REGISTER MAP WHEN C1CTRL1.WIN = 1 FOR dsPIC33FJXXXGP506/510/706/708/710 DEVICES ONLY (CONTINUED) | ./\D_L_ + L | <b>v</b> | •, | | | | • . • | | **** - | | | 070000 | | <b>U</b> , . <b>U</b> U, . | • • · · · • · · · | | | 100 | , | |-------------|----------|-----------|-----------|--------|--------|--------|--------|--------|----------|-------------------------------|--------|-------|----------------------------|-------------------|-------|-------|-------|---------------| | File Name | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets | | C1RXF11SID | 046C | | SID<10:3> | | | | | | | SID<2:0> — EXIDE — EID<17:16> | | | | | | 7:16> | xxxx | | | C1RXF11EID | 046E | | EID<15:8> | | | | | | | EID<7:0> | | | | | | | xxxx | | | C1RXF12SID | 0470 | | | | SID< | :10:3> | | | | SID<2:0> — EXIDE — EID<17:16> | | | | | 7:16> | xxxx | | | | C1RXF12EID | 0472 | | EID<15:8> | | | | | | | EID<7:0> | | | | | | | xxxx | | | C1RXF13SID | 0474 | | | | SID< | :10:3> | | | | SID<2:0> — EXIDE — EID<17:16 | | | | | 7:16> | xxxx | | | | C1RXF13EID | 0476 | | | | EID< | :15:8> | | | | EID<7:0> | | | | | | | xxxx | | | C1RXF14SID | 0478 | | | | SID< | :10:3> | | | | SID<2:0> — EXIDE — EID<1 | | | | | 7:16> | xxxx | | | | C1RXF14EID | 047A | EID<15:8> | | | | | | | EID<7:0> | | | | | | xxxx | | | | | C1RXF15SID | 047C | SID<10:3> | | | | | | | SID<2:0> | | | | 7:16> | xxxx | | | | | | C1RXF15EID | 047E | EID<15:8> | | | | | | | | | EID< | 7:0> | | | | xxxx | | | dsPIC33FJXXXGPX06/X08/X10 Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal. # 4.6.2 DATA ACCESS FROM PROGRAM MEMORY USING TABLE INSTRUCTIONS The TBLRDL and TBLWTL instructions offer a direct method of reading or writing the lower word of any address within the program space without going through data space. The TBLRDH and TBLWTH instructions are the only method to read or write the upper 8 bits of a program space word as data. The PC is incremented by two for each successive 24-bit program word. This allows program memory addresses to directly map to data space addresses. Program memory can thus be regarded as two 16-bit word wide address spaces, residing side by side, each with the same address range. TBLRDL and TBLWTL access the space which contains the least significant data word and TBLRDH and TBLWTH access the space which contains the upper data byte. Two table instructions are provided to move byte or word sized (16-bit) data to and from program space. Both function as either byte or word operations. TBLRDL (Table Read Low): In Word mode, it maps the lower word of the program space location (P<15:0>) to a data address (D<15:0>). In Byte mode, either the upper or lower byte of the lower program word is mapped to the lower byte of a data address. The upper byte is selected when Byte Select is '1'; the lower byte is selected when it is '0'. 2. TBLRDH (Table Read High): In Word mode, it maps the entire upper word of a program address (P<23:16>) to a data address. Note that D<15:8>, the 'phantom byte', will always be '0'. In Byte mode, it maps the upper or lower byte of the program word to D<7:0> of the data address, as above. Note that the data will always be '0' when the upper 'phantom' byte is selected (Byte Select = 1). In a similar fashion, two table instructions, TBLWTH and TBLWTL, are used to write individual bytes or words to a program space address. The details of their operation are explained in **Section 5.0 "Flash Program Memory"**. For all table operations, the area of program memory space to be accessed is determined by the Table Page register (TBLPAG). TBLPAG covers the entire program memory space of the device, including user and configuration spaces. When TBLPAG<7> = 0, the table page is located in the user memory space. When TBLPAG<7> = 1, the page is located in configuration space. FIGURE 4-10: ACCESSING PROGRAM MEMORY WITH TABLE INSTRUCTIONS ### REGISTER 7-4: INTCON2: INTERRUPT CONTROL REGISTER 2 | R/W-0 | R-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | |--------|------|-----|-----|-----|-----|-----|-------| | ALTIVT | DISI | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-----|--------|--------|--------|--------|--------| | _ | _ | _ | INT4EP | INT3EP | INT2EP | INT1EP | INT0EP | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15 ALTIVT: Enable Alternate Interrupt Vector Table bit 1 = Use alternate vector table 0 = Use standard (default) vector table bit 14 DISI: DISI Instruction Status bit 1 = DISI instruction is active 0 = DISI instruction is not active bit 13-5 **Unimplemented:** Read as '0' bit 4 INT4EP: External Interrupt 4 Edge Detect Polarity Select bit 1 = Interrupt on negative edge0 = Interrupt on positive edge bit 3 INT3EP: External Interrupt 3 Edge Detect Polarity Select bit 1 = Interrupt on negative edge0 = Interrupt on positive edge bit 2 INT2EP: External Interrupt 2 Edge Detect Polarity Select bit 1 = Interrupt on negative edge0 = Interrupt on positive edge bit 1 INT1EP: External Interrupt 1 Edge Detect Polarity Select bit 1 = Interrupt on negative edge0 = Interrupt on positive edge bit 0 INT0EP: External Interrupt 0 Edge Detect Polarity Select bit 1 = Interrupt on negative edge0 = Interrupt on positive edge ### REGISTER 7-11: IEC1: INTERRUPT ENABLE CONTROL REGISTER 1 (CONTINUED) bit 3 CNIE: Input Change Notification Interrupt Enable bit 1 = Interrupt request enabled0 = Interrupt request not enabled bit 2 Unimplemented: Read as '0' bit 1 MI2C1IE: I2C1 Master Events Interrupt Enable bit 1 = Interrupt request enabled0 = Interrupt request not enabled bit 0 SI2C1IE: I2C1 Slave Events Interrupt Enable bit 1 = Interrupt request enabled0 = Interrupt request not enabled ### REGISTER 7-33: INTTREG: INTERRUPT CONTROL AND STATUS REGISTER | U-0 | U-0 | U-0 | U-0 | R-0 | R-0 | R-0 | R-0 | |--------|-----|-----|-----|-----|------|------|-------| | _ | _ | _ | _ | | ILR< | 3:0> | | | bit 15 | | | | | | | bit 8 | | U-0 | R-0 |-------|-----|-----|-----|------------|-----|-----|-------| | _ | | | | VECNUM<6:0 | > | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-12 **Unimplemented:** Read as '0' bit 11-8 ILR<3:0>: New CPU Interrupt Priority Level bits 1111 = CPU Interrupt Priority Level is 15 • • 0001 = CPU Interrupt Priority Level is 1 0000 = CPU Interrupt Priority Level is 0 bit 7 **Unimplemented:** Read as '0' bit 6-0 **VECNUM<6:0>:** Vector Number of Pending Interrupt bits 0111111 = Interrupt Vector pending is number 135 • • • 0000001 = Interrupt Vector pending is number 9 0000000 = Interrupt Vector pending is number 8 ### TOP LEVEL SYSTEM ARCHITECTURE USING A DEDICATED TRANSACTION BUS #### 8.1 **DMAC Registers** Each DMAC Channel x (x = 0, 1, 2, 3, 4, 5, 6 or 7) contains the following registers: - · A 16-bit DMA Channel Control register (DMAxCON) - A 16-bit DMA Channel IRQ Select register (DMAxREQ) - · A 16-bit DMA RAM Primary Start Address Offset register (DMAxSTA) - · A 16-bit DMA RAM Secondary Start Address Offset register (DMAxSTB) - · A 16-bit DMA Peripheral Address register (DMAxPAD) - A 10-bit DMA Transfer Count register (DMAxCNT) An additional pair of status registers, DMACS0 and DMACS1, are common to all DMAC channels. ### 15.1 Output Compare Modes Configure the Output Compare modes by setting the appropriate Output Compare Mode (OCM<2:0>) bits in the Output Compare Control (OCxCON<2:0>) register. Table 15-1 lists the different bit settings for the Output Compare modes. Figure 15-2 illustrates the output compare operation for various modes. The user application must disable the associated timer when writing to the Output Compare Control registers to avoid malfunctions. Note: See Section 13. "Output Compare" (DS70209) in the "dsPIC33F Family Reference Manual" for OCxR and OCxRS register restrictions. TABLE 15-1: OUTPUT COMPARE MODES | OCM<2:0> | Mode | OCx Pin Initial State | OCx Interrupt Generation | |----------|------------------------------|-----------------------------------------------|----------------------------------| | 000 | Module Disabled | Controlled by GPIO register | _ | | 001 | Active-Low One-Shot | 0 | OCx rising edge | | 010 | Active-High One-Shot | 1 | OCx falling edge | | 011 | Toggle | Current output is maintained | OCx rising and falling edge | | 100 | Delayed One-Shot | 0 | OCx falling edge | | 101 | Continuous Pulse | 0 | OCx falling edge | | 110 | PWM without Fault Protection | '0', if OCxR is zero '1', if OCxR is non-zero | No interrupt | | 111 | PWM with Fault Protection | '0', if OCxR is zero '1', if OCxR is non-zero | OCFA falling edge for OC1 to OC4 | FIGURE 15-2: OUTPUT COMPARE OPERATION ### REGISTER 18-2: UxSTA: UARTx STATUS AND CONTROL REGISTER | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 HC | R/W-0 | R-0 | R-1 | |----------|--------|----------|-----|----------|----------------------|-------|-------| | UTXISEL1 | UTXINV | UTXISEL0 | _ | UTXBRK | UTXEN <sup>(1)</sup> | UTXBF | TRMT | | bit 15 | | | | | | | bit 8 | | R/W-0 | R/W-0 | R/W-0 | R-1 | R-0 | R-0 | R/C-0 | R-0 | |--------|--------|-------|-------|------|------|-------|-------| | URXISE | L<1:0> | ADDEN | RIDLE | PERR | FERR | OERR | URXDA | | bit 7 | | | | | | | bit 0 | Legend: HC = Hardware cleared R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### bit 15,13 UTXISEL<1:0>: Transmission Interrupt Mode Selection bits - 11 = Reserved; do not use - 10 = Interrupt when a character is transferred to the Transmit Shift Register, and as a result, the transmit buffer becomes empty - 01 = Interrupt when the last character is shifted out of the Transmit Shift Register; all transmit operations are completed - 00 = Interrupt when a character is transferred to the Transmit Shift Register (this implies there is at least one character open in the transmit buffer) #### bit 14 **UTXINV:** Transmit Polarity Inversion bit ### If IREN = 0: - 1 = UxTX Idle state is '0' - 0 = UxTX Idle state is '1' - 1 = IrDA<sup>®</sup> encoded UxTX Idle state is '1' 0 = IrDA<sup>®</sup> encoded UxTX Idle state is '0' #### Unimplemented: Read as '0' bit 12 - bit 11 **UTXBRK:** Transmit Break bit - 1 = Send Sync Break on next transmission Start bit, followed by twelve '0' bits, followed by Stop bit; cleared by hardware upon completion - 0 = Sync Break transmission disabled or completed #### **UTXEN:** Transmit Enable bit<sup>(1)</sup> bit 10 - 1 = Transmit enabled, UxTX pin controlled by UARTx - 0 = Transmit disabled, any pending transmission is aborted and buffer is reset. UxTX pin controlled by port - bit 9 **UTXBF:** Transmit Buffer Full Status bit (read-only) - 1 = Transmit buffer is full - 0 = Transmit buffer is not full, at least one more character can be written - bit 8 **TRMT:** Transmit Shift Register Empty bit (read-only) - 1 = Transmit Shift Register is empty and transmit buffer is empty (the last transmission has completed) - 0 = Transmit Shift Register is not empty, a transmission is in progress or queued #### bit 7-6 **URXISEL<1:0>:** Receive Interrupt Mode Selection bits - 11 = Interrupt is set on UxRSR transfer making the receive buffer full (i.e., has 4 data characters) - 10 = Interrupt is set on UxRSR transfer making the receive buffer 3/4 full (i.e., has 3 data characters) - 0x = Interrupt is set when any character is received and transferred from the UxRSR to the receive buffer. Receive buffer has one or more characters Note 1: Refer to Section 17. "UART" (DS70188) in the "dsPIC33F Family Reference Manual" for information on enabling the UART module for transmit operation. ### REGISTER 19-3: CIVEC: ECAN™ INTERRUPT CODE REGISTER | U-0 | U-0 | U-0 | R-0 | R-0 | R-0 | R-0 | R-0 | |--------|-----|-----|-----|-----|-------------|-----|-------| | _ | _ | _ | | | FILHIT<4:0> | | | | bit 15 | | | | | | | bit 8 | | U-0 | R-1 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | |-------|-----|-----|-----|------------|-----|-----|-------| | _ | | | | ICODE<6:0> | | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-13 **Unimplemented:** Read as '0' bit 12-8 FILHIT<4:0>: Filter Hit Number bits 10000-11111 = Reserved 01111 = Filter 15 • 00001 = Filter 1 00000 = Filter 0 bit 7 Unimplemented: Read as '0' bit 6-0 **ICODE<6:0>:** Interrupt Flag Code bits 1000101-1111111 = Reserved 1000100 = FIFO almost full interrupt 1000011 = Receiver overflow interrupt 1000010 = Wake-up interrupt 1000001 = Error interrupt 1000000 **= No interrupt** 0010000-0111111 **= Reserved** 0001111 = RB15 buffer Interrupt • 0001001 = RB9 buffer interrupt 0001000 = RB8 buffer interrupt 0000111 = TRB7 buffer interrupt 0000110 = TRB6 buffer interrupt 0000101 = TRB5 buffer interrupt 0000100 = TRB4 buffer interrupt 0000011 = TRB3 buffer interrupt 0000010 = TRB2 buffer interrupt 0000001 = TRB1 buffer interrupt 0000000 = TRB0 Buffer interrupt ### REGISTER 19-8: CIEC: ECAN™ TRANSMIT/RECEIVE ERROR COUNT REGISTER | R-0 |--------|-----|-----|-------|---------|-----|-----|-------| | | | | TERRC | NT<7:0> | | | | | bit 15 | | | | | | | bit 8 | | R-0 |-------|-----|-----|-------|---------|-----|-----|-------| | | | | RERRC | NT<7:0> | | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-8 **TERRCNT<7:0>:** Transmit Error Count bits bit 7-0 **RERRCNT<7:0>:** Receive Error Count bits ### REGISTER 19-15: CiBUFPNT4: ECAN™ FILTER 12-15 BUFFER POINTER REGISTER | R/W-0 |------------|-------|-------|------------|-------|-------|-------|-------| | F15BP<3:0> | | | F14BP<3:0> | | | | | | bit 15 | | | | | | | bit 8 | | R/W-0 | |------------|-------|-------|-------|------------|-------|-------|-------|--| | F13BP<3:0> | | | | F12BP<3:0> | | | | | | bit 7 | | | | | | bit 0 | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-12 F15BP<3:0>: RX Buffer Written when Filter 15 Hits bits bit 11-8 F14BP<3:0>: RX Buffer Written when Filter 14 Hits bits bit 7-4 F13BP<3:0>: RX Buffer Written when Filter 13 Hits bits bit 3-0 F12BP<3:0>: RX Buffer Written when Filter 12 Hits bits ### REGISTER 20-1: DCICON1: DCI CONTROL REGISTER 1 | R/W-0 | U-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |--------|-----|---------|-----|-------|-------|-------|-------| | DCIEN | _ | DCISIDL | _ | DLOOP | CSCKD | CSCKE | COFSD | | bit 15 | | | | | | | bit 8 | | R/W-0 | R/W-0 | R/W-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | |-------|-------|-------|-----|-----|-----|-------|---------| | UNFM | CSDOM | DJST | _ | _ | _ | COFSI | VI<1:0> | | bit 7 | | | | | | | bit 0 | | Legend: | | | | |------------------|------------------|------------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, | read as '0' | | n = Value at POP | '1' = Bit is set | '0' = Bit is cleared | v = Rit is unknown | | bit 15 | DCIEN: DCI Module Enable bit | |---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 1 = Module is enabled | | | 0 = Module is disabled | | bit 14 | Unimplemented: Read as '0' | | bit 13 | DCISIDL: DCI Stop in Idle Control bit | | | <ul><li>1 = Module will halt in CPU Idle mode</li><li>0 = Module will continue to operate in CPU Idle mode</li></ul> | | bit 12 | Unimplemented: Read as '0' | | bit 11 | DLOOP: Digital Loopback Mode Control bit | | | <ul><li>1 = Digital Loopback mode is enabled. CSDI and CSDO pins internally connected</li><li>0 = Digital Loopback mode is disabled</li></ul> | | bit 10 | CSCKD: Sample Clock Direction Control bit | | | 1 = CSCK pin is an input when DCI module is enabled 0 = CSCK pin is an output when DCI module is enabled | | bit 9 | CSCKE: Sample Clock Edge Control bit | | | <ul> <li>1 = Data changes on serial clock falling edge, sampled on serial clock rising edge</li> <li>0 = Data changes on serial clock rising edge, sampled on serial clock falling edge</li> </ul> | | bit 8 | COFSD: Frame Synchronization Direction Control bit | | | 1 = COFS pin is an input when DCI module is enabled | | | 0 = COFS pin is an output when DCI module is enabled | | bit 7 | UNFM: Underflow Mode bit | | | <ul><li>1 = Transmit last value written to the transmit registers on a transmit underflow</li><li>0 = Transmit '0's on a transmit underflow</li></ul> | | bit 6 | CSDOM: Serial Data Output Mode bit | | | <ul><li>1 = CSDO pin will be tri-stated during disabled transmit time slots</li><li>0 = CSDO pin drives '0's during disabled transmit time slots</li></ul> | | bit 5 | DJST: DCI Data Justification Control bit | | | 1 = Data transmission/reception is begun during the same serial clock cycle as the frame<br>synchronization pulse | | | 0 = Data transmission/reception is begun one serial clock cycle after frame synchronization pulse | | bit 4-2 | Unimplemented: Read as '0' | | bit 1-0 | COFSM<1:0>: Frame Sync Mode bits | | | 11 = 20-bit AC-Link mode | | | 10 = 16-bit AC-Link mode | | | 01 = I <sup>2</sup> S Frame Sync mode<br>00 = Multi-Channel Frame Sync mode | | | of Main Chamber Tame Cyne mode | ### TABLE 23-1: SYMBOLS USED IN OPCODE DESCRIPTIONS (CONTINUED) | Field | Description | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Wm*Wm | Multiplicand and Multiplier working register pair for Square instructions ∈ {W4 * W4,W5 * W5,W6 * W6,W7 * W7} | | Wm*Wn | Multiplicand and Multiplier working register pair for DSP instructions ∈<br>{W4 * W5,W4 * W6,W4 * W7,W5 * W6,W5 * W7,W6 * W7} | | Wn | One of 16 working registers ∈ {W0W15} | | Wnd | One of 16 destination working registers ∈ {W0W15} | | Wns | One of 16 source working registers ∈ {W0W15} | | WREG | W0 (working register used in file register instructions) | | Ws | Source W register ∈ { Ws, [Ws], [Ws++], [Ws], [++Ws], [Ws] } | | Wso | Source W register ∈ { Wns, [Wns++], [Wns], [++Wns], [Wns], [Wns+Wb] } | | Wx | X data space prefetch address register for DSP instructions ∈ {[W8]+ = 6, [W8]+ = 4, [W8]+ = 2, [W8], [W8]- = 6, [W8]- = 4, [W8]- = 2, [W9]+ = 6, [W9]+ = 4, [W9]+ = 2, [W9], [W9]- = 6, [W9]- = 4, [W9]- = 2, [W9 + W12], none} | | Wxd | X data space prefetch destination register for DSP instructions ∈ {W4W7} | | Wy | Y data space prefetch address register for DSP instructions ∈ {[W10]+ = 6, [W10]+ = 4, [W10]+ = 2, [W10], [W10]- = 6, [W10]- = 4, [W10]- = 2, [W11]+ = 6, [W11]+ = 4, [W11]+ = 2, [W11], [W11]- = 6, [W11]- = 4, [W11]- = 2, [W11 + W12], none} | | Wyd | Y data space prefetch destination register for DSP instructions ∈ {W4W7} | | ECAN2 Register Map (C2CTRL1.WIN = 0 or 1)55 | Interrupt Disable125 | |-------------------------------------------------------|-------------------------------------------| | ECAN2 Register Map (C2CTRL1.WIN = 0) 55, 56 | | | Frame Types191 | | | Modes of Operation193 | | | Overview | | | ECAN Registers | · | | Filter 15-8 Mask Selection Register (CiFMSKSEL2). 209 | , | | Electrical Characteristics257 | | | AC | M | | Enhanced CAN Module | | | Equations | Memory Organization | | Device Operating Frequency | | | Errata | Modes of Operation Disable193 | | F | Initialization 193 | | | 1.1 | | Flash Program Memory | | | Control Registers | | | Operations | · · · · · · · · · · · · · · · · · · · | | Programming Algorithm | | | RTSP Operation | A 11 1 1111 | | Table Instructions 71 | · · · · · · · · · · · · · · · · · · · | | Flexible Configuration | Start and End Address63 | | FSCM | | | Delay for Crystal and PLL Clock Sources | | | Device Resets80 | | | | MPLAB ICD 2 In-Circuit Debugger | | I/O Ports | g . | | Parallel I/O (PIO) | | | Write/Read Timing | | | I <sup>2</sup> C | MPLAB REAL ICE In-Circuit Emulator System | | | | | Operating Modes | | | I <sup>2</sup> C Module | N | | I2C1 Register Map47 | NVM Module | | I2C2 Register Map | | | In-Circuit Debugger | | | In-Circuit Emulation 237 | | | In-Circuit Serial Programming (ICSP) | | | Input Capture | Output Compare167 | | Registers166 | • | | Input Change Notification Module | F | | Instruction Addressing Modes 61 | Dockoring 207 | | File Register Instructions | | | Fundamental Modes Supported 62 | Marking 207 | | MAC Instructions | Poriphoral Modulo Disable (PMD) | | MCU Instructions 61 | DICCTART Dive Development December 2000 | | Move and Accumulator Instructions | Discost I/O Descriptions (table) | | Other Instructions 62 | DMD Modulo | | Instruction Set | Register Map 60 | | Overview | DOD and Lang Oscillator Start up Times | | Summary245 | DODTA | | Instruction-Based Power-Saving Modes | Danistan Man | | Idle | DODTD | | Sleep | Danieten Men | | Internal RC Oscillator | PORTC | | Use with WDT242 | Register Map 59 | | Internet Address 317 | DODED | | Interrupt Control and Status Registers | Desister Man | | IECx85 | DODTE | | IFSx | Dogistor Mon | | INTCON1 85 | PORTF | | INTCON285 | Pagistar Man | | IPCx85 | PORTC | | Interrupt Setup Procedures | D = =:!=4= :: M = :: | | Initialization | Dower Coving Footunes 147 | | | |