Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | MIPS32® M4K™ | | Core Size | 32-Bit Single-Core | | Speed | 80MHz | | Connectivity | I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, DMA, POR, PWM, WDT | | Number of I/O | 85 | | Program Memory Size | 64KB (64K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 16K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.3V ~ 3.6V | | Data Converters | A/D 28x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 100-TQFP | | Supplier Device Package | 100-TQFP (12x12) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx330f064lt-i-pt | #### 1.0 DEVICE OVERVIEW Note: This data sheet summarizes the features of the PIC32MX330/350/370/430/450/470 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the documents listed in the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32). This document contains device-specific information for PIC32MX330/350/370/430/450/470 devices. Figure 1-1 illustrates a general block diagram of the core and peripheral modules in the PIC32MX330/350/370/430/450/470 family of devices. Table 1-1 lists the functions of the various pins shown in the pinout diagrams. FIGURE 1-1: PIC32MX330/350/370/430/450/470 BLOCK DIAGRAM TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED) | IABLE I- | | Pin Numb | er | | | | |----------|------------------------|-----------------|-----------------|-------------|----------------|---------------------------------------| | Pin Name | 64-pin<br>QFN/<br>TQFP | 100-pin<br>TQFP | 124-pin<br>VTLA | Pin<br>Type | Buffer<br>Type | Description | | RB0 | 16 | 25 | B14 | I/O | ST | | | RB1 | 15 | 24 | A15 | I/O | ST | | | RB2 | 14 | 23 | B13 | I/O | ST | | | RB3 | 13 | 22 | A13 | I/O | ST | | | RB4 | 12 | 21 | B11 | I/O | ST | | | RB5 | 11 | 20 | A12 | I/O | ST | | | RB6 | 17 | 26 | A20 | I/O | ST | | | RB7 | 18 | 27 | B16 | I/O | ST | PORTB is a bidirectional I/O port | | RB8 | 21 | 32 | A23 | I/O | ST | PORTE IS a bidirectional 1/O port | | RB9 | 22 | 33 | B19 | I/O | ST | | | RB10 | 23 | 34 | A24 | I/O | ST | | | RB11 | 24 | 35 | B20 | I/O | ST | | | RB12 | 27 | 41 | B23 | I/O | ST | | | RB13 | 28 | 42 | A28 | I/O | ST | | | RB14 | 29 | 43 | B24 | I/O | ST | | | RB15 | 30 | 44 | A29 | I/O | ST | | | RC1 | | 6 | A5 | I/O | ST | | | RC2 | | 7 | B4 | I/O | ST | | | RC3 | | 8 | A6 | I/O | ST | | | RC4 | | 9 | B5 | I/O | ST | DODTO is a hidina stick at 11/0 a set | | RC12 | 39 | 63 | B34 | I/O | ST | PORTC is a bidirectional I/O port | | RC13 | 47 | 73 | A47 | I/O | ST | | | RC14 | 48 | 74 | B40 | I/O | ST | | | RC15 | 40 | 64 | A42 | I/O | ST | | | RD0 | 46 | 72 | B39 | I/O | ST | | | RD1 | 49 | 76 | A52 | I/O | ST | | | RD2 | 50 | 77 | B42 | I/O | ST | | | RD3 | 51 | 78 | A53 | I/O | ST | | | RD4 | 52 | 81 | B44 | I/O | ST | | | RD5 | 53 | 82 | A55 | I/O | ST | | | RD6 | 54 | 83 | B45 | I/O | ST | | | RD7 | 55 | 84 | A56 | I/O | ST | DODED is a hidiractional I/O = | | RD8 | 42 | 68 | B37 | I/O | ST | PORTD is a bidirectional I/O port | | RD9 | 43 | 69 | A45 | I/O | ST | 1 | | RD10 | 44 | 70 | B38 | I/O | ST | 1 | | RD11 | 45 | 71 | A46 | I/O | ST | 1 | | RD12 | _ | 79 | B43 | I/O | ST | 1 | | RD13 | _ | 80 | A54 | I/O | ST | 1 | | RD14 | _ | 47 | B26 | I/O | ST | 1 | | RD15 | _ | 48 | A31 | I/O | ST | 1 | | | CN400 - CN | 100 same | ! | | | • | Legend: CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels Analog = Analog input O = Output P = Power I = Input TTL = TTL input buffer **Note 1:** This pin is only available on devices without a USB module. 2: This pin is only available on devices with a USB module. 3: This pin is not available on 64-pin devices. #### 3.0 CPU Note: This data sheet summarizes the features of the PIC32MX330/350/370/430/450/470 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 2.** "CPU" (DS60001113), which is available from the *Documentation > Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32). Resources for the MIPS32<sup>®</sup> M4K<sup>®</sup> Processor Core are available at http://www.imgtec.com. The the MIPS32<sup>®</sup> M4K<sup>®</sup> Processor Core is the heart of the PIC32MX330/350/370/430/450/470 device processor. The CPU fetches instructions, decodes each instruction, fetches source operands, executes each instruction and writes the results of instruction execution to the proper destinations. #### 3.1 Features - · 5-stage pipeline - · 32-bit address and data paths - MIPS32® Enhanced Architecture (Release 2): - Multiply-accumulate and multiply-subtract instructions - Targeted multiply instruction - Zero/One detect instructions - WAIT instruction - Conditional move instructions (MOVN, MOVZ) - Vectored interrupts - Programmable exception vector base - Atomic interrupt enable/disable - GPR shadow registers to minimize latency for interrupt handlers - Bit field manipulation instructions - MIPS16e<sup>®</sup> Code Compression: - 16-bit encoding of 32-bit instructions to improve code density - Special PC-relative instructions for efficient loading of addresses and constants - SAVE and RESTORE macro instructions for setting up and tearing down stack frames within subroutines - Improved support for handling 8 and 16-bit data types - Simple Fixed Mapping Translation (FMT) Mechanism: - · Simple Dual Bus Interface: - Independent 32-bit address and data buses - Transactions can be aborted to improve interrupt latency - Autonomous Multiply/Divide Unit (MDU): - Maximum issue rate of one 32x16 multiply per clock - Maximum issue rate of one 32x32 multiply every other clock - Early-in iterative divide. Minimum 11 and maximum 33 clock latency (dividend (rs) sign extension-dependent) - · Power Control: - Minimum frequency: 0 MHz - Low-Power mode (triggered by WAIT instruction) - Extensive use of local gated clocks - · EJTAG Debug and Instruction Trace: - Support for single stepping - Virtual instruction and data address/value - Breakpoints FIGURE 3-1: MIPS32® M4K® PROCESSOR CORE BLOCK DIAGRAM #### 4.0 MEMORY ORGANIZATION Note: This data sheet summarizes the features of the PIC32MX330/350/370/430/450/470 family of devices. It is not intended to be a comprehensive reference source. For detailed information, refer to **Section 3. "Memory Organization"** (DS60001115), which is available from the *Documentation > Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32). PIC32MX330/350/370/430/450/470 microcontrollers provide 4 GB of unified virtual memory address space. All memory regions, including program, data memory, SFRs and Configuration registers, reside in this address space at their respective unique addresses. The program and data memories can be optionally partitioned into user and kernel memories. In addition, the data memory can be made executable, allowing PIC32MX330/350/370/430/450/470 devices to execute from data memory. Key features include: - · 32-bit native data width - Separate User (KUSEG) and Kernel (KSEG0/ KSEG1) mode address space - · Flexible program Flash memory partitioning - Flexible data RAM partitioning for data and program space - · Separate boot Flash memory for protected code - Robust bus exception handling to intercept runaway code - Simple memory mapping with Fixed Mapping Translation (FMT) unit - Cacheable (KSEG0) and non-cacheable (KSEG1) address regions #### 4.1 Memory Layout PIC32MX330/350/370/430/450/470 microcontrollers implement two address schemes: virtual and physical. All hardware resources, such as program memory, data memory and peripherals, are located at their respective physical addresses. Virtual addresses are exclusively used by the CPU to fetch and execute instructions as well as access peripherals. Physical addresses are used by bus master peripherals, such as DMA and the Flash controller, that access memory independently of the CPU. The memory maps for the PIC32MX330/350/370/430/450/470 devices are illustrated in Figure 4-1 through Figure 4-4. REGISTER 4-4: BMXDUPBA: DATA RAM USER PROGRAM BASE ADDRESS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | U-0 | 31:24 | _ | - | - | _ | - | | _ | _ | | 00.40 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 45.0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R-0 | R-0 | | 15:8 | | | | BMXDUI | PBA<15:8> | | | | | 7.0 | R-0 | 7:0 | | | | BMXDU | PBA<7:0> | | _ | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15-10 BMXDUPBA<15:10>: DRM User Program Base Address bits When non-zero, the value selects the relative base address for User mode program space in RAM, BMXDUPBA must be greater than BMXDUDBA. bit 9-0 BMXDUPBA<9:0>: Read-Only bits Value is always '0', which forces 1 KB increments **Note 1:** At Reset, the value in this register is forced to zero, which causes all of the RAM to be allocated to Kernel mode data usage. 2: The value in this register must be less than or equal to BMXDRMSZ. REGISTER 11-2: U10TGIE: USB OTG INTERRUPT ENABLE REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31:24 | U-0 | 31.24 | - | - | 1 | - | _ | _ | _ | _ | | 23:16 | U-0 | 23.10 | - | | - | - | _ | _ | _ | _ | | 15:8 | U-0 | 15.6 | _ | _ | _ | _ | _ | _ | _ | _ | | 7:0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | | 7:0 | IDIE | T1MSECIE | LSTATEIE | ACTVIE | SESVDIE | SESENDIE | _ | VBUSVDIE | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-8 Unimplemented: Read as '0' bit 7 IDIE: ID Interrupt Enable bit 1 = ID interrupt is enabled0 = ID interrupt is disabled bit 6 T1MSECIE: 1 Millisecond Timer Interrupt Enable bit 1 = 1 millisecond timer interrupt is enabled0 = 1 millisecond timer interrupt is disabled bit 5 LSTATEIE: Line State Interrupt Enable bit 1 = Line state interrupt is enabled0 = Line state interrupt is disabled hit 4 ACTVIE: Doe Activity Intermed Freehle hi bit 4 ACTVIE: Bus Activity Interrupt Enable bit 1 = ACTIVITY interrupt is enabled0 = ACTIVITY interrupt is disabled bit 3 SESVDIE: Session Valid Interrupt Enable bit 1 = Session valid interrupt is enabled 0 = Session valid interrupt is disabled bit 2 SESENDIE: B-Session End Interrupt Enable bit 1 = B-session end interrupt is enabled 0 = B-session end interrupt is disabled bit 1 Unimplemented: Read as '0' bit 0 **VBUSVDIE:** A-VBUS Valid Interrupt Enable bit 1 = A-VBUS valid interrupt is enabled 0 = A-VBUS valid interrupt is disabled #### REGISTER 11-8: U1EIR: USB ERROR INTERRUPT STATUS REGISTER (CONTINUED) bit 1 CRC5EF: CRC5 Host Error Flag bit<sup>(4)</sup> 1 = Token packet is rejected due to CRC5 error 0 = Token packet is accepted EOFEF: EOF Error Flag bit<sup>(3,5)</sup> 1 = EOF error condition is detected 0 = No EOF error condition bit 0 PIDEF: PID Check Failure Flag bit 1 = PID check is failed0 = PID check is passed - **Note 1:** This type of error occurs when the module's request for the DMA bus is not granted in time to service the module's demand for memory, resulting in an overflow or underflow condition, and/or the allocated buffer size is not sufficient to store the received data packet causing it to be truncated. - 2: This type of error occurs when more than 16-bit-times of Idle from the previous End-of-Packet (EOP) has elapsed. - **3:** This type of error occurs when the module is transmitting or receiving data and the SOF counter has reached zero. - 4: Device mode. - 5: Host mode. TABLE 12-10: PORTE REGISTER MAP FOR PIC32MX330F064H, PIC32MX350F128H, PIC32MX350F256H, PIC32MX370F512H, PIC32MX430F064H, PIC32MX450F128H, PIC32MX450F256H, AND PIC32MX470F512H DEVICES ONLY | sse | | - | Bits | | | | | | | | | | | | | | | | | |-----------------------------|---------------------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------------| | Virtual Address<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All<br>Resets | | 6400 | ANSELE | 31:16 | | - | _ | | | | | 1 | _ | _ | - | _ | 1 | - | | 1 | 0000 | | 0400 | ANOLLL | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | ANSELE7 | ANSELE6 | ANSELE5 | ANSELE4 | _ | ANSELE2 | _ | _ | 00F4 | | 6410 | TRISE | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 0410 | IIIIOL | 15:0 | _ | _ | _ | _ | _ | _ | | 1 | TRISE7 | TRISE6 | TRISE5 | TRISE4 | TRISE3 | TRISE2 | TRISE1 | TRISE0 | xxxx | | 6420 | PORTE | 31:16 | _ | _ | _ | _ | _ | - | - | - | _ | _ | _ | _ | - | _ | _ | - | 0000 | | 0420 | TOKIL | 15:0 | _ | _ | _ | _ | _ | - | - | - | RE7 | RE6 | RE5 | RE4 | RE3 | RE2 | RE1 | RE0 | xxxx | | 6440 | LATE | 31:16 | _ | _ | _ | _ | _ | - | - | - | _ | _ | _ | _ | - | _ | _ | - | 0000 | | 0440 | LAIL | 15:0 | _ | _ | _ | _ | _ | - | - | - | LATE7 | LATE6 | LATE5 | LATE4 | LATE3 | LATE2 | LATE1 | LATE0 | xxxx | | 6440 | ODCE | 31:16 | _ | _ | _ | _ | _ | - | - | - | _ | _ | _ | _ | - | _ | _ | - | 0000 | | 0440 | ODCL | 15:0 | | - | _ | _ | | I | 1 | ı | ODCE7 | ODCE6 | ODCE5 | ODCE4 | ODCE3 | ODCE2 | ODCE1 | ODCE0 | xxxx | | 6450 | CNPUE | 31:16 | | - | _ | _ | | I | 1 | ı | _ | _ | | _ | ı | _ | | - | 0000 | | 0430 | CINFOL | 15:0 | | - | _ | _ | | I | 1 | ı | CNPUE7 | CNPUE6 | CNPUE5 | CNPUE4 | CNPDE3 | CNPUE2 | CNPUE1 | CNPUE0 | xxxx | | 6460 | CNPDE | 31:16 | | - | _ | _ | | I | 1 | ı | _ | _ | | _ | ı | _ | | - | 0000 | | 0400 | CINFDL | 15:0 | | - | _ | _ | | I | 1 | ı | CNPDE7 | CNPDE6 | CNPDE5 | CNPDE4 | CNPDE3 | CNPDE2 | CNPDE1 | CNPDE0 | xxxx | | 6470 | CNCONE | 31:16 | | - | _ | _ | | I | 1 | ı | _ | _ | | _ | ı | _ | | - | 0000 | | 0470 | CINCOINL | 15:0 | ON | - | SIDL | _ | | I | 1 | ı | _ | _ | | _ | ı | _ | | - | 0000 | | 6480 | CNENE | 31:16 | | _ | | _ | | 1 | | - | _ | _ | 1 | _ | | _ | - | _ | 0000 | | 0400 | CINEINE | 15:0 | _ | _ | _ | _ | _ | | | 1 | CNIEE7 | CNIEE6 | CNIEE5 | CNIEE4 | CNIEE3 | CNIEE2 | CNIEE1 | CNIEE0 | xxxx | | | | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 6490 | CNSTATE | 15:0 | _ | - | _ | _ | _ | _ | _ | | CN<br>STATE7 | CN<br>STATE6 | CN<br>STATE5 | CN<br>STATE4 | CN<br>STATE3 | CN<br>STATE2 | CN<br>STATE1 | CN<br>STATE0 | xxxx | Legend: x = Unknown value on Reset; — = Unimplemented, read as '0'; Reset values are shown in hexadecimal. Note 1: All registers in this table have corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 12.2 "CLR, SET, and INV Registers" for PIC32MX330/350/370/430/450/470 TABLE 12-17: PERIPHERAL PIN SELECT INPUT REGISTER MAP | sss | | _ | | | | | | | | В | its | | | | | | | | _ | |-----------------------------|------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|-------|--------|------|------------| | Virtual Address<br>(BF80_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | FA04 | INT1R | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | 0000 | | FAU4 | INTIK | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | INT1F | R<3:0> | | 0000 | | FA08 | INT2R | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | - | _ | _ | _ | 0000 | | 17.00 | 1141211 | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | INT2F | R<3:0> | | 0000 | | FA0C | INT3R | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 17.00 | IIVIOIX | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | INT3F | R<3:0> | | 0000 | | FA10 | INT4R | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 17(10 | 1141410 | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | INT4F | R<3:0> | | 0000 | | FA18 | T2CKR | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 17(10 | 1201(1) | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | T2CKI | R<3:0> | | 0000 | | FA1C | T3CKR | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | TAIC | TOORK | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | T3CKI | R<3:0> | | 0000 | | FA20 | T4CKR | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 1 A20 | THORK | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | T4CKI | R<3:0> | | 0000 | | FA24 | T5CKR | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 1 7/24 | TOORK | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | T5CKI | R<3:0> | | 0000 | | FA28 | IC1R | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 1 A20 | ICIN | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | IC1R | <3:0> | | 0000 | | FA2C | IC2R | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | TAZC | IOZN | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | IC2R | <3:0> | | 0000 | | FA30 | IC3R | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | FASU | ICSK | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | IC3R | <3:0> | | 0000 | | FA34 | IC4R | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | FA34 | IC4R | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | IC4R | <3:0> | | 0000 | | FA38 | IC5R | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | FASO | ICSR | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | | IC5R | <3:0> | | 0000 | | FA48 | OCFAR | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | r#48 | UCFAR | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | OCFAI | R<3:0> | | 0000 | | EAFO | LIADAD | 31:16 | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | FA50 | U1RXR | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | - | _ | _ | _ | | U1RXI | R<3:0> | | 0000 | Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: This register is not available on 64-pin devices. TABLE 12-17: PERIPHERAL PIN SELECT INPUT REGISTER MAP (CONTINUED) | ess | | , | Bits | | | | | | | | | | | | | | | | | |-----------------------------|-----------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|-------|----------|------|------------| | Virtual Address<br>(BF80_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | FA54 | U1CTSR | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 17104 | 0101010 | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | U1CTS | R<3:0> | | 0000 | | FA58 | U2RXR | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 17100 | OZIOR | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | U2RXI | R<3:0> | | 0000 | | FA5C | U2CTSR | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 1 730 | 0201010 | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | U2CTS | R<3:0> | | 0000 | | FA60 | U3RXR | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 1 A00 | USINAIN | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | U3RXI | R<3:0> | | 0000 | | FA64 | U3CTSR | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 1 A04 | 030131 | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | U3CTS | R<3:0> | | 0000 | | FA68 | U4RXR | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 1 A00 | UHRAR | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | U4RXI | R<3:0> | | 0000 | | FA6C | U4CTSR | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | FACC | 04C13K | 15:0 | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | | U4CTS | R<3:0> | | 0000 | | FA70 | U5RXR <sup>(1)</sup> | 31:16 | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | FA70 | USKAR | 15:0 | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | | U5RXI | R<3:0> | | 0000 | | FA74 | U5CTSR <sup>(1)</sup> | 31:16 | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | FA/4 | USCISK | 15:0 | _ | _ | _ | - | | - | _ | I | | | - | | | U5CTS | R<3:0> | | 0000 | | FA84 | SDI1R | 31:16 | _ | _ | _ | - | | - | _ | I | | | - | | _ | - | - | | 0000 | | FA04 | JUIK | 15:0 | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | | SDI1F | R<3:0> | | 0000 | | FA88 | SS1R | 31:16 | _ | _ | _ | _ | _ | _ | _ | 1 | _ | _ | _ | _ | _ | _ | _ | | 0000 | | FAOO | 33 IK | 15:0 | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | | SS1R | <3:0> | | 0000 | | FA90 | CDISD | 31:16 | _ | _ | _ | - | | - | _ | I | | | - | | _ | - | - | | 0000 | | FA90 | SDI2R | 15:0 | _ | _ | _ | - | | - | _ | I | | | - | | | SDI2F | R<3:0> | | 0000 | | EA04 | SS2R | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | FA94 | 332K | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | SS2R | <3:0> | | 0000 | | FAD0 | REFCLKIR | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | FAD0 | KEFULNIK | 15:0 | - | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | REFCL | (IR<3:0> | | 0000 | Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: This register is not available on 64-pin devices. REGISTER 17-1: OCxCON: OUTPUT COMPARE 'x' CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|----------------------|-------------------|-------------------|------------------|------------------| | 31:24 | U-0 | 31.24 | _ | _ | _ | _ | _ | | _ | _ | | 22.46 | U-0 | 23:16 | _ | _ | _ | _ | _ | - | _ | _ | | 45.0 | R/W-0 | U-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | U-0 | | 15:8 | ON <sup>(1)</sup> | _ | SIDL | _ | _ | _ | _ | _ | | 7:0 | U-0 | U-0 | R/W-0 | R-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 7:0 | _ | _ | OC32 | OCFLT <sup>(2)</sup> | OCTSEL | | OCM<2:0> | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 **ON:** Output Compare Peripheral On bit<sup>(1)</sup> 1 = Output Compare peripheral is enabled 0 = Output Compare peripheral is disabled bit 14 Unimplemented: Read as '0' bit 13 SIDL: Stop in Idle Mode bit 1 = Discontinue operation when CPU enters Idle mode 0 = Continue operation in Idle mode bit 12-6 Unimplemented: Read as '0' bit 5 OC32: 32-bit Compare Mode bit 1 = OCxR<31:0> and/or OCxRS<31:0> are used for comparisions to the 32-bit timer source 0 = OCxR<15:0> and OCxRS<15:0> are used for comparisons to the 16-bit timer source bit 4 OCFLT: PWM Fault Condition Status bit<sup>(2)</sup> 1 = PWM Fault condition has occurred (cleared in HW only) 0 = No PWM Fault condition has occurred bit 3 OCTSEL: Output Compare Timer Select bit 1 = Timer3 is the clock source for this Output Compare module 0 = Timer2 is the clock source for this Output Compare module bit 2-0 OCM<2:0>: Output Compare Mode Select bits 111 = PWM mode on OCx; Fault pin is enabled 110 = PWM mode on OCx; Fault pin is disabled 101 = Initialize OCx pin low; generate continuous output pulses on OCx pin 100 = Initialize OCx pin low; generate single output pulse on OCx pin 011 = Compare event toggles OCx pin 010 = Initialize OCx pin high; compare event forces OCx pin low 001 = Initialize OCx pin low; compare event forces OCx pin high 000 = Output compare peripheral is disabled but continues to draw current Note 1: When using the 1:1 PBCLK divisor, the user software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. 2: This bit is only used when OCM<2:0> = '111'. It is read as '0' in all other modes. #### **REGISTER 18-1: SPIXCON: SPI CONTROL REGISTER** | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|------------------------|--------------------|-------------------|-------------------|-------------------|-------------------|------------------|-----------------------| | 31:24 | R/W-0 | 31.24 | FRMEN | FRMSYNC | FRMPOL | MSSEN | FRMSYPW | F | RMCNT<2:0 | > | | 22:46 | R/W-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | | 23:16 | MCLKSEL <sup>(2)</sup> | _ | _ | _ | _ | _ | SPIFE | ENHBUF <sup>(2)</sup> | | 15:0 | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 15:8 | ON <sup>(1)</sup> | _ | SIDL | DISSDO | MODE32 | MODE16 | SMP | CKE <sup>(3)</sup> | | 7:0 | R/W-0 | 7:0 | SSEN | CKP <sup>(4)</sup> | MSTEN | DISSDI | STXISE | L<1:0> | SRXIS | EL<1:0> | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31 FRMEN: Framed SPI Support bit 1 = Framed SPI support is enabled (SSx pin used as FSYNC input/output) 0 = Framed SPI support is disabled bit 30 FRMSYNC: Frame Sync Pulse Direction Control on SSx pin bit (Framed SPI mode only) 1 = Frame sync pulse input (Slave mode) 0 = Frame sync pulse output (Master mode) bit 29 **FRMPOL:** Frame Sync Polarity bit (Framed SPI mode only) 1 = Frame pulse is active-high 0 = Frame pulse is active-low bit 28 MSSEN: Master Mode Slave Select Enable bit 1 = Slave select SPI support enabled. The SS pin is automatically driven during transmission in Master mode. Polarity is determined by the FRMPOL bit. 0 = Slave select SPI support is disabled. bit 27 FRMSYPW: Frame Sync Pulse Width bit 1 = Frame sync pulse is one character wide 0 = Frame sync pulse is one clock wide bit 26-24 **FRMCNT<2:0>:** Frame Sync Pulse Counter bits. Controls the number of data characters transmitted per pulse. This bit is only valid in FRAMED\_SYNC mode. 111 = Reserved; do not use 110 = Reserved; do not use 101 = Generate a frame sync pulse on every 32 data characters 100 = Generate a frame sync pulse on every 16 data characters 011 = Generate a frame sync pulse on every 8 data characters 010 = Generate a frame sync pulse on every 4 data characters 001 = Generate a frame sync pulse on every 2 data characters 000 = Generate a frame sync pulse on every data character **MCLKSEL**: Master Clock Enable bit<sup>(2)</sup> 1 = REFCLK is used by the Baud Rate Generator 0 = PBCLK is used by the Baud Rate Generator bit 22-18 Unimplemented: Read as '0' bit 23 **Note 1:** When using the 1:1 PBCLK divisor, the user software should not read or write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. 2: This bit can only be written when the ON bit = 0. 3: This bit is not used in the Framed SPI mode. The user should program this bit to '0' for the Framed SPI mode (FRMEN = 1). **4:** When AUDEN = 1, the SPI module functions as if the CKP bit is equal to '1', regardless of the actual value of CKP. #### REGISTER 18-1: SPIXCON: SPI CONTROL REGISTER (CONTINUED) - bit 4 DISSDI: Disable SDI bit - 1 = SDI pin is not used by the SPI module (pin is controlled by PORT function) - 0 = SDI pin is controlled by the SPI module - bit 3-2 STXISEL<1:0>: SPI Transmit Buffer Empty Interrupt Mode bits - 11 = Interrupt is generated when the buffer is not full (has one or more empty elements) - 10 = Interrupt is generated when the buffer is empty by one-half or more - 01 = Interrupt is generated when the buffer is completely empty - 00 = Interrupt is generated when the last transfer is shifted out of SPISR and transmit operations are complete - bit 1-0 **SRXISEL<1:0>:** SPI Receive Buffer Full Interrupt Mode bits - 11 = Interrupt is generated when the buffer is full - 10 = Interrupt is generated when the buffer is full by one-half or more - 01 = Interrupt is generated when the buffer is not empty - 00 = Interrupt is generated when the last word in the receive buffer is read (i.e., buffer is empty) - **Note 1:** When using the 1:1 PBCLK divisor, the user software should not read or write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. - 2: This bit can only be written when the ON bit = 0. - 3: This bit is not used in the Framed SPI mode. The user should program this bit to '0' for the Framed SPI mode (FRMEN = 1). - **4:** When AUDEN = 1, the SPI module functions as if the CKP bit is equal to '1', regardless of the actual value of CKP. # 19.0 INTER-INTEGRATED CIRCUIT (I<sup>2</sup>C) Note: This data sheet summarizes the features of the PIC32MX330/350/370/430/450/470 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 24.** "InterIntegrated Circuit (I<sup>2</sup>C)" (DS60001116), which is available from the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32). The I<sup>2</sup>C module provides complete hardware support for both Slave and Multi-Master modes of the I<sup>2</sup>C serial communication standard. Figure 19-1 illustrates the I<sup>2</sup>C module block diagram. Each I<sup>2</sup>C module has a 2-pin interface: the SCLx pin is clock and the SDAx pin is data. Each I<sup>2</sup>C module offers the following key features: - I<sup>2</sup>C interface supporting both master and slave operation - I<sup>2</sup>C Slave mode supports 7-bit and 10-bit addressing - I<sup>2</sup>C Master mode supports 7-bit and 10-bit addressing - I<sup>2</sup>C port allows bidirectional transfers between master and slaves - Serial clock synchronization for the I<sup>2</sup>C port can be used as a handshake mechanism to suspend and resume serial transfer (SCLREL control) - I<sup>2</sup>C supports multi-master operation; detects bus collision and arbitrates accordingly - · Provides support for address bit masking #### REGISTER 24-1: CMxCON: COMPARATOR CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|---------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31:24 | U-0 | 31.24 | _ | _ | _ | _ | | - | _ | _ | | 23:16 | U-0 | 23.10 | _ | _ | _ | _ | | - | _ | _ | | 15:8 | R/W-0 | R/W-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | R-0 | | 13.6 | ON <sup>(1)</sup> | COE | CPOL <sup>(2)</sup> | _ | _ | _ | _ | COUT | | 7:0 | R/W-1 | R/W-1 | U-0 | R/W-0 | U-0 | U-0 | R/W-1 | R/W-1 | | 7:0 | EVPOL | _<1:0> | _ | CREF | _ | _ | CCH | <1:0> | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 **ON:** Comparator ON bit<sup>(1)</sup> 1 = Module is enabled. Setting this bit does not affect the other bits in this register 0 = Module is disabled and does not consume current. Clearing this bit does not affect the other bits in this register bit 14 **COE:** Comparator Output Enable bit 1 = Comparator output is driven on the output CxOUT pin 0 = Comparator output is not driven on the output CxOUT pin bit 13 **CPOL:** Comparator Output Inversion bit<sup>(2)</sup> 1 = Output is inverted 0 = Output is not inverted bit 12-9 Unimplemented: Read as '0' bit 8 **COUT:** Comparator Output bit 1 = Output of the Comparator is a '1' 0 = Output of the Comparator is a '0' bit 7-6 **EVPOL<1:0>:** Interrupt Event Polarity Select bits 11 = Comparator interrupt is generated on a low-to-high or high-to-low transition of the comparator output 10 = Comparator interrupt is generated on a high-to-low transition of the comparator output 01 = Comparator interrupt is generated on a low-to-high transition of the comparator output 00 = Comparator interrupt generation is disabled bit 5 Unimplemented: Read as '0' 1 = Comparator non-inverting input is connected to the internal CVREF 0 = Comparator non-inverting input is connected to the CxINA pin bit 3-2 **Unimplemented:** Read as '0' bit 1-0 **CCH<1:0>:** Comparator Negative Input Select bits for Comparator 11 = Comparator inverting input is connected to the IVREF 10 = Comparator inverting input is connected to the CxIND pin 01 = Comparator inverting input is connected to the CxINC pin 00 = Comparator inverting input is connected to the CxINB pin **Note 1:** When using the 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. 2: Setting this bit will invert the signal to the comparator interrupt generator as well. This will result in an interrupt being generated on the opposite edge from the one selected by EVPOL<1:0>. ## 27.4.1 CONTROLLING CONFIGURATION CHANGES Because peripherals can be disabled during run time, some restrictions on disabling peripherals are needed to prevent accidental configuration changes. PIC32 devices include two features to prevent alterations to enabled or disabled peripherals: - · Control register lock sequence - · Configuration bit select lock #### 27.4.1.1 Control Register Lock Under normal operation, writes to the PMDx registers are not allowed. Attempted writes appear to execute normally, but the contents of the registers remain unchanged. To change these registers, they must be unlocked in hardware. The register lock is controlled by the PMDLOCK Configuration bit (CFGCON<12>). Setting PMDLOCK prevents writes to the control registers; clearing PMDLOCK allows writes. To set or clear PMDLOCK, an unlock sequence must be executed. Refer to **Section 6. "Oscillator"** (DS60001112) in the "PIC32 Family Reference Manual" for details. #### 27.4.1.2 Configuration Bit Select Lock As an additional level of safety, the device can be configured to prevent more than one write session to the PMDx registers. The PMDL1WAY Configuration bit (DEVCFG3<28>) blocks the PMDLOCK bit from being cleared after it has been set once. If PMDLOCK remains set, the register unlock procedure does not execute, and the peripheral pin select control registers cannot be written to. The only way to clear the bit and re-enable PMD functionality is to perform a device Reset. TABLE 31-5: DC CHARACTERISTICS: OPERATING CURRENT (IDD) | DC CHARA | CTERISTICS | <b>3</b> | (unless of | | | | | | | | | |---------------|------------------------|----------|----------------------------------------------|------------------|-------------------------------------------------------------|--|--|--|--|--|--| | Parameter No. | Typical <sup>(3)</sup> | Maximum | Units | Units Conditions | | | | | | | | | Operating ( | Current (IDD) | (1,2) | | | | | | | | | | | DC20 | 2.5 | 4 | mA | | 4 MHz | | | | | | | | DC21 | 6 | 9 | mA | 10 M | Hz (Note 4) | | | | | | | | DC22 | 11 | 17 | mA | 20 M | Hz (Note 4) | | | | | | | | DC23 | 21 | 32 | mA | 40 M | Hz (Note 4) | | | | | | | | DC24 | 30 | 45 | mA | 60 M | Hz (Note 4) | | | | | | | | DC25 | 40 | 60 | mA | ( | 80 MHz | | | | | | | | DC25a | 50 | 75 | mA | 100 MHz, - | 40°C ≤ TA ≤ +85°C | | | | | | | | DC25c | 72 | 84 | mA | 120 MHz, | $0^{\circ}\text{C} \leq \text{Ta} \leq +70^{\circ}\text{C}$ | | | | | | | | DC26 | 100 | _ | μA +25°C, 3.3V LPRC (31 kHz) <b>(Note 4)</b> | | | | | | | | | - **Note 1:** A device's IDD supply current is mainly a function of the operating voltage and frequency. Other factors, such as PBCLK (Peripheral Bus Clock) frequency, number of peripheral modules enabled, internal code execution pattern, execution from Program Flash memory vs. SRAM, I/O pin loading and switching rate, oscillator type, as well as temperature, can have an impact on the current consumption. - 2: The test conditions for IDD measurements are as follows: - Oscillator mode is EC (for 8 MHz and below) and EC+PLL (for above 8 MHz) with OSC1 driven by external square wave from rail-to-rail, (OSC1 input clock input over/undershoot < 100 mV required) - · OSC2/CLKO is configured as an I/O input pin - USB PLL oscillator is disabled if the USB module is implemented, PBCLK divisor = 1:8 - CPU, program Flash, and SRAM data memory are operational, program Flash memory Wait states = 7, Program Cache and Prefetch are disabled and SRAM data memory Wait states = 1 - No peripheral modules are operating (ON bit = 0), but the associated PMD bit is clear - · WDT, Clock Switching, Fail-Safe Clock Monitor, and Secondary Oscillator are disabled - · All I/O pins are configured as inputs and pulled to Vss - MCLR = VDD - CPU executing while(1) statement from Flash - · RTCC and JTAG are disabled - **3:** Data in "Typical" column is at 3.3V, 25°C at specified operating frequency unless otherwise stated. Parameters are for design guidance only and are not tested. - 4: This parameter is characterized, but not tested in manufacturing. FIGURE 31-11: SPIX MODULE MASTER MODE (CKE = 1) TIMING CHARACTERISTICS SP36 TABLE 31-30: SPIx MODULE MASTER MODE (CKE = 1) TIMING REQUIREMENTS | AC CHA | ARACTERIST | rics | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $0^{\circ}C \le TA \le +70^{\circ}C$ for Commercia $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $-40^{\circ}C \le TA \le +105^{\circ}C$ for V-temp | | | | | | | | |---------------|----------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|-------|--------------------|--|--|--| | Param.<br>No. | Symbol | Characteristics <sup>(1)</sup> | Min. | Typ. <sup>(2)</sup> | Max. | Units | Conditions | | | | | SP10 | TscL | SCKx Output Low Time (Note 3) | Tsck/2 | _ | | ns | _ | | | | | SP11 | TscH | SCKx Output High Time (Note 3) | Tsck/2 | _ | _ | ns | _ | | | | | SP20 | TscF | SCKx Output Fall Time (Note 4) | _ | _ | | ns | See parameter DO32 | | | | | SP21 | TscR | SCKx Output Rise Time (Note 4) | _ | _ | _ | ns | See parameter DO32 | | | | | SP30 | TDOF | SDOx Data Output Fall Time (Note 4) | _ | _ | _ | ns | See parameter DO32 | | | | | SP31 | TDOR | SDOx Data Output Rise Time (Note 4) | _ | _ | _ | ns | See parameter DO31 | | | | | SP35 | TscH2DoV, | SDOx Data Output Valid after | _ | _ | 15 | ns | VDD > 2.7V | | | | | | TscL2doV | SCKx Edge | _ | _ | 20 | ns | VDD < 2.7V | | | | | SP36 | TDOV2sc,<br>TDOV2scL | SDOx Data Output Setup to First SCKx Edge | 15 | _ | _ | ns | _ | | | | | SP40 | TDIV2scH, | Setup Time of SDIx Data Input to | 15 | _ | _ | ns | VDD > 2.7V | | | | | | TDIV2scL | SCKx Edge | 20 | _ | _ | ns | VDD < 2.7V | | | | | SP41 | TscH2DIL, | Hold Time of SDIx Data Input | 15 | _ | _ | ns | VDD > 2.7V | | | | | | TscL2DIL | to SCKx Edge | 20 | _ | | ns | VDD < 2.7V | | | | - Note 1: These parameters are characterized, but not tested in manufacturing. - 2: Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested. - **3:** The minimum clock period for SCKx is 40 ns. Therefore, the clock generated in Master mode must not violate this specification. - 4: Assumes 50 pF load on all SPIx pins. | PIC32MX330/350/370/430/450/470 | | | | | | | |--------------------------------|--|--|--|--|--|--| | NOTES: | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | NVMDATA (Flash Program Data)57 | | | | | |-----------------------------------------------------|--|--|--|--| | NVMKEY (Programming Unlock)56 | | | | | | NVMSRCADDR (Source Data Address)57 | | | | | | OCxCON (Output Compare x Control) 187 | | | | | | OSCCON (Oscillator Control)76 | | | | | | PFABT (Prefetch Cache Abort Statistics) | | | | | | PMADDR (Parallel Port Address)219 | | | | | | PMAEN (Parallel Port Pin Enable)219 | | | | | | | | | | | | PMCON (Parallel Port Control) | | | | | | PMMODE (Parallel Port Mode)217 | | | | | | PMSTAT (Parallel Port Status (Slave Modes Only) 221 | | | | | | REFOCON (Reference Oscillator Control)80 | | | | | | REFOTRIM (Reference Oscillator Trim)82 | | | | | | RPnR (Peripheral Pin Select Output)165 | | | | | | RSWRST (Software Reset)62 | | | | | | RTCCON (RTC Control) | | | | | | RTCDATE (RTC Date Value)230 | | | | | | RTCTIME (RTC Time Value) | | | | | | SPIxCON (SPI Control)191 | | | | | | SPIxCON2 (SPI Control 2)194 | | | | | | SPIxSTAT (SPI Status) | | | | | | T1CON (Type A Timer Control) | | | | | | TxCON (Type B Timer Control) | | | | | | U1ADDR (USB Address) | | | | | | | | | | | | U1BDTP1 (USB BDT Page 1) | | | | | | U1BDTP2 (USB BDT Page 2) | | | | | | U1BDTP3 (USB BDT Page 3) | | | | | | U1CNFG1 (USB Configuration 1) | | | | | | U1CON (USB Control) | | | | | | U1EIE (USB Error Interrupt Enable)127 | | | | | | U1EIR (USB Error Interrupt Status)125 | | | | | | U1EP0-U1EP15 (USB Endpoint Control)136 | | | | | | U1FRMH (USB Frame Number High)132 | | | | | | U1FRML (USB Frame Number Low)131 | | | | | | U1IE (USB Interrupt Enable)124 | | | | | | U1IR (USB Interrupt)123 | | | | | | U1OTGCON (USB OTG Control) | | | | | | U10TGIE (USB OTG Interrupt Enable)119 | | | | | | U1OTGIR (USB OTG Interrupt Status)118 | | | | | | U1OTGSTAT (USB OTG Status) | | | | | | U1PWRC (USB Power Control) | | | | | | U1SOF (USB SOF Threshold)133 | | | | | | | | | | | | U1STAT (USB Status) | | | | | | U1TOK (USB Token) | | | | | | WDTCON (Watchdog Timer Control) | | | | | | Resets | | | | | | Revision History | | | | | | RTCALRM (RTC ALARM Control)227 | | | | | | S | | | | | | _ | | | | | | Serial Peripheral Interface (SPI) | | | | | | Software Simulator (MPLAB SIM) | | | | | | • | | | | | |------------------------------------------------|-------|--|--|--| | Timer1 Module | . 167 | | | | | Fimer2/3, Timer4/5 Modules | | | | | | Timing Diagrams | | | | | | 10-Bit Analog-to-Digital Conversion | | | | | | (ASAM = 0, SSRC<2:0> = 000) | . 320 | | | | | 10-Bit Analog-to-Digital Conversion (ASAM = 1, | | | | | | SSRC<2:0> = 111, SAMC<4:0> = 00001) | 321 | | | | | EJTAG | | | | | | External Clock | 295 | | | | | I/O Characteristics | | | | | | I2Cx Bus Data (Master Mode) | 310 | | | | | I2Cx Bus Data (Master Mode) | | | | | | I2Cx Bus Start/Stop Bits (Master Mode) | | | | | | | | | | | | I2Cx Bus Start/Stop Bits (Slave Mode) | | | | | | Input Capture (CAPx) | | | | | | OCx/PWM | | | | | | Output Compare (OCx) | | | | | | Parallel Master Port Read | | | | | | Parallel Master Port Write | | | | | | Parallel Slave Port | | | | | | SPIx Master Mode (CKE = 0) | | | | | | SPIx Master Mode (CKE = 1) | | | | | | SPIx Slave Mode (CKE = 0) | . 306 | | | | | SPIx Slave Mode (CKE = 1) | . 308 | | | | | Timer1, 2, 3, 4, 5 External Clock | . 301 | | | | | UART Reception | | | | | | UART Transmission (8-bit or 9-bit Data) | . 212 | | | | | Timina Requirements | | | | | | CLKO and I/O | . 298 | | | | | Fiming Specifications | | | | | | I2Cx Bus Data Requirements (Master Mode) | 311 | | | | | I2Cx Bus Data Requirements (Slave Mode) | | | | | | Input Capture Requirements | | | | | | Output Compare Requirements | | | | | | Simple OCx/PWM Mode Requirements | | | | | | SPIx Master Mode (CKE = 0) Requirements | | | | | | | | | | | | SPIx Master Mode (CKE = 1) Requirements | | | | | | SPIx Slave Mode (CKE = 1) Requirements | | | | | | SPIx Slave Mode Requirements (CKE = 0) | . 306 | | | | | IJ | | | | | | | 005 | | | | | JART | | | | | | JSB On-The-Go (OTG) | . 113 | | | | | V | | | | | | VCAP pin | 272 | | | | | /oltage Regulator (On-Chip) | | | | | | , ,, | | | | | | W | | | | | | WWW Address | 359 | | | | | ANANA On Line Organizati | 500 | | | |