

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                          |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | MIPS32® M4K™                                                                    |
| Core Size                  | 32-Bit Single-Core                                                              |
| Speed                      | 80MHz                                                                           |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART                            |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                                      |
| Number of I/O              | 85                                                                              |
| Program Memory Size        | 256KB (256K x 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 64K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 3.6V                                                                     |
| Data Converters            | A/D 28x10b                                                                      |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 100-TQFP                                                                        |
| Supplier Device Package    | 100-TQFP (12x12)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx350f256lt-i-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# PIC32MX330/350/370/430/450/470

|          |                        | Pin Numb          | er                 |             |                |                                   |
|----------|------------------------|-------------------|--------------------|-------------|----------------|-----------------------------------|
| Pin Name | 64-pin<br>QFN/<br>TQFP | 100-pin<br>TQFP   | 124-pin<br>VTLA    | Pin<br>Type | Buffer<br>Type | Description                       |
| RE0      | 60                     | 93                | B52                | I/O         | ST             |                                   |
| RE1      | 61                     | 94                | A64                | I/O         | ST             |                                   |
| RE2      | 62                     | 98                | A66                | I/O         | ST             |                                   |
| RE3      | 63                     | 99                | B56                | I/O         | ST             |                                   |
| RE4      | 64                     | 100               | A67                | I/O         | ST             | PORTE is a hidiractional I/O part |
| RE5      | 1                      | 3                 | B2                 | I/O         | ST             | PORTE IS a bidirectional i/O port |
| RE6      | 2                      | 4                 | A4                 | I/O         | ST             |                                   |
| RE7      | 3                      | 5                 | B3                 | I/O         | ST             |                                   |
| RE8      | _                      | 18                | A11                | I/O         | ST             |                                   |
| RE9      | _                      | 19                | B10                | I/O         | ST             |                                   |
| RF0      | 58                     | 87                | B49                | I/O         | ST             |                                   |
| RF1      | 59                     | 88                | A60                | I/O         | ST             |                                   |
| RF2      | 34(1)                  | 52                | A36                | I/O         | ST             |                                   |
| RF3      | 33                     | 51                | A35                | I/O         | ST             |                                   |
| RF4      | 31                     | 49                | B27                | I/O         | ST             |                                   |
| RF5      | 32                     | 50                | A32                | I/O         | ST             | PORTF is a bidirectional I/O port |
| RF6      | 35(1)                  | 55(1)             | B30 <sup>(1)</sup> | I/O         | ST             |                                   |
| RF7      | _                      | 54 <sup>(1)</sup> | A37 <sup>(1)</sup> | I/O         | ST             |                                   |
| RF8      | _                      | 53                | B29                | I/O         | ST             |                                   |
| RF12     | _                      | 40                | A27                | I/O         | ST             |                                   |
| RF13     | _                      | 39                | B22                | I/O         | ST             |                                   |
| RG0      | _                      | 90                | A61                | I/O         | ST             |                                   |
| RG1      | _                      | 89                | B50                | I/O         | ST             |                                   |
| RG2      | 37 <sup>(1)</sup>      | 57 <sup>(1)</sup> | B31                | I/O         | ST             |                                   |
| RG3      | 36(1)                  | 56 <sup>(1)</sup> | A38                | I/O         | ST             |                                   |
| RG6      | 4                      | 10                | A7                 | I/O         | ST             |                                   |
| RG7      | 5                      | 11                | B6                 | I/O         | ST             |                                   |
| RG8      | 6                      | 12                | A8                 | I/O         | ST             | PORTG is a bidirectional 1/0 port |
| RG9      | 8                      | 14                | A9                 | I/O         | ST             |                                   |
| RG12     |                        | 96                | A65                | I/O         | ST             |                                   |
| RG13     | _                      | 97                | B55                | I/O         | ST             |                                   |
| RG14     | _                      | 95                | B54                | I/O         | ST             |                                   |
| RG15     | _                      | 1                 | A2                 | I/O         | ST             |                                   |
| T1CK     | 48                     | 74                | B40                | I           | ST             | Timer1 External Clock Input       |
| T2CK     | PPS                    | PPS               | PPS                | I           | ST             | Timer2 External Clock Input       |
| T3CK     | PPS                    | PPS               | PPS                | I           | ST             | Timer3 External Clock Input       |
| T4CK     | PPS                    | PPS               | PPS                | I           | ST             | Timer4 External Clock Input       |
| T5CK     | PPS                    | PPS               | PPS                | I           | ST             | Timer5 External Clock Input       |
| Legend:  | CMOS = C               | MOS compati       | tible input or o   | output      | Ar             | alog = Analog input P = Power     |

#### TABLE 1-1-PINOLIT I/O DESCRIPTIONS (CONTINUED)

ST = Schmitt Trigger input with CMOS levels TTL = TTL input buffer

Output

Input

**Note 1:** This pin is only available on devices without a USB module.

2: This pin is only available on devices with a USB module.

3: This pin is not available on 64-pin devices.

## 3.2 Architecture Overview

The MIPS32<sup>®</sup> M4K<sup>®</sup> processor core contains several logic blocks working together in parallel, providing an efficient high-performance computing engine. The following blocks are included with the core:

- Execution Unit
- Multiply/Divide Unit (MDU)
- System Control Coprocessor (CP0)
- Fixed Mapping Translation (FMT)
- Dual Internal Bus interfaces
- Power Management
- MIPS16e<sup>®</sup> Support
- Enhanced JTAG (EJTAG) Controller

#### 3.2.1 EXECUTION UNIT

The MIPS32<sup>®</sup> M4K<sup>®</sup> processor core execution unit implements a load/store architecture with single-cycle ALU operations (logical, shift, add, subtract) and an autonomous multiply/divide unit. The core contains thirty-two 32-bit General Purpose Registers (GPRs) used for integer operations and address calculation. One additional register file shadow set (containing thirty-two registers) is added to minimize context switching overhead during interrupt/exception processing. The register file consists of two read ports and one write port and is fully bypassed to minimize operation latency in the pipeline.

The execution unit includes:

- 32-bit adder used for calculating the data address
- Address unit for calculating the next instruction
   address
- Logic for branch determination and branch target address calculation
- · Load aligner
- Bypass multiplexers used to avoid stalls when executing instruction streams where data producing instructions are followed closely by consumers of their results
- Leading Zero/One detect unit for implementing the CLZ and CLO instructions
- Arithmetic Logic Unit (ALU) for performing bitwise logical operations
- Shifter and store aligner

## 3.2.2 MULTIPLY/DIVIDE UNIT (MDU)

The MIPS32<sup>®</sup> M4K<sup>®</sup> processor core includes a Multiply/Divide Unit (MDU) that contains a separate pipeline for multiply and divide operations. This pipeline operates in parallel with the Integer Unit (IU) pipeline and does not stall when the IU pipeline stalls. This allows MDU operations to be partially masked by system stalls and/or other integer unit instructions.

The high-performance MDU consists of a 32x16 booth recoded multiplier, result/accumulation registers (HI and LO), a divide state machine, and the necessary multiplexers and control logic. The first number shown ('32' of 32x16) represents the *rs* operand. The second number ('16' of 32x16) represents the *rt* operand. The PIC32 core only checks the value of the latter (*rt*) operand to determine how many times the operation must pass through the multiplier. The 16x16 and 32x16 operations pass through the multiplier once. A 32x32 operation passes through the multiplier twice.

The MDU supports execution of one 16x16 or 32x16 multiply operation every clock cycle; 32x32 multiply operations can be issued every other clock cycle. Appropriate interlocks are implemented to stall the issuance of back-to-back 32x32 multiply operations. The multiply operand size is automatically determined by logic built into the MDU.

Divide operations are implemented with a simple 1 bit per clock iterative algorithm. An early-in detection checks the sign extension of the dividend (*rs*) operand. If *rs* is 8 bits wide, 23 iterations are skipped. For a 16-bit wide *rs*, 15 iterations are skipped and for a 24-bit wide *rs*, 7 iterations are skipped. Any attempt to issue a subsequent MDU instruction while a divide is still active causes an IU pipeline stall until the divide operation is completed.

Table 3-1 lists the repeat rate (peak issue rate of cycles until the operation can be reissued) and latency (number of cycles until a result is available) for the PIC32 core multiply and divide instructions. The approximate latency and repeat rates are listed in terms of pipeline clocks.

| Op code                 | Operand Size (mul rt) (div rs) | Latency | Repeat Rate |
|-------------------------|--------------------------------|---------|-------------|
| MULT/MULTU, MADD/MADDU, | 16 bits                        | 1       | 1           |
| MSUB/MSUBU              | 32 bits                        | 2       | 2           |
| MUL                     | 16 bits                        | 2       | 1           |
|                         | 32 bits                        | 3       | 2           |
| DIV/DIVU                | 8 bits                         | 12      | 11          |
|                         | 16 bits                        | 19      | 18          |
|                         | 24 bits                        | 26      | 25          |
|                         | 32 bits                        | 33      | 32          |

## TABLE 3-1: MIPS32<sup>®</sup> M4K<sup>®</sup> PROCESSOR CORE HIGH-PERFORMANCE INTEGER MULTIPLY/ DIVIDE UNIT LATENCIES AND REPEAT RATES

## 4.0 MEMORY ORGANIZATION

Note: This data sheet summarizes the features of the PIC32MX330/350/370/430/450/ 470 family of devices. It is not intended to be a comprehensive reference source.For detailed information, refer to Section 3. "Memory Organization" (DS60001115), which is available from the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32).

PIC32MX330/350/370/430/450/470 microcontrollers provide 4 GB of unified virtual memory address space. All memory regions, including program, data memory, SFRs and Configuration registers, reside in this address space at their respective unique addresses. The program and data memories can be optionally partitioned into user and kernel memories. In addition, the data memory can be made executable, allowing PIC32MX330/350/370/430/450/470 devices to execute from data memory.

Key features include:

- 32-bit native data width
- Separate User (KUSEG) and Kernel (KSEG0/ KSEG1) mode address space
- · Flexible program Flash memory partitioning
- Flexible data RAM partitioning for data and program space
- Separate boot Flash memory for protected code
- Robust bus exception handling to intercept runaway code
- Simple memory mapping with Fixed Mapping Translation (FMT) unit
- Cacheable (KSEG0) and non-cacheable (KSEG1) address regions

## 4.1 Memory Layout

PIC32MX330/350/370/430/450/470 microcontrollers implement two address schemes: virtual and physical. All hardware resources, such as program memory, data memory and peripherals, are located at their respective physical addresses. Virtual addresses are exclusively used by the CPU to fetch and execute instructions as well as access peripherals. Physical addresses are used by bus master peripherals, such as DMA and the Flash controller, that access memory independently of the CPU.

The memory maps for the PIC32MX330/350/370/430/ 450/470 devices are illustrated in Figure 4-1 through Figure 4-4.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |  |  |  |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|--|--|--|--|--|
| 21.24        | W-0               | W-0               | W-0               | W-0               | W-0               | W-0               | W-0              | W-0              |  |  |  |  |  |  |  |  |
| 31:24        |                   | NVMKEY<31:24>     |                   |                   |                   |                   |                  |                  |  |  |  |  |  |  |  |  |
| 00.40        | W-0               | W-0               | W-0               | W-0               | W-0               | W-0               | W-0              | W-0              |  |  |  |  |  |  |  |  |
| 23:10        | NVMKEY<23:16>     |                   |                   |                   |                   |                   |                  |                  |  |  |  |  |  |  |  |  |
| 45.0         | W-0               | W-0               | W-0               | W-0               | W-0               | W-0               | W-0              | W-0              |  |  |  |  |  |  |  |  |
| 15:8         | NVMKEY<15:8>      |                   |                   |                   |                   |                   |                  |                  |  |  |  |  |  |  |  |  |
| 7:0          | W-0 W-0           |                   | W-0               | W-0               | W-0               | W-0               | W-0              | W-0              |  |  |  |  |  |  |  |  |
| 7:0          |                   |                   |                   | NVMK              | EY<7:0>           |                   |                  |                  |  |  |  |  |  |  |  |  |

#### REGISTER 5-2: NVMKEY: PROGRAMMING UNLOCK REGISTER

## Legend:

| Legenu.           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ad as '0'          |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

#### bit 31-0 NVMKEY<31:0>: Unlock Register bits

These bits are write-only, and read as '0' on any read

Note: This register is used as part of the unlock sequence to prevent inadvertent writes to the PFM.

### REGISTER 5-3: NVMADDR: FLASH ADDRESS REGISTER

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |  |  |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|--|--|--|--|
| 04.04        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |  |  |  |  |
| 31:24        | NVMADDR<31:24>    |                   |                   |                   |                   |                   |                  |                  |  |  |  |  |  |  |  |
| 00.40        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |  |  |  |  |
| 23:10        | NVMADDR<23:16>    |                   |                   |                   |                   |                   |                  |                  |  |  |  |  |  |  |  |
| 15.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |  |  |  |  |
| 10.0         | NVMADDR<15:8>     |                   |                   |                   |                   |                   |                  |                  |  |  |  |  |  |  |  |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |  |  |  |  |
| 7:0          |                   |                   |                   | NVMA              | DDR<7:0>          |                   |                  |                  |  |  |  |  |  |  |  |

| Legend:           |                  |                                    |                    |  |  |  |  |
|-------------------|------------------|------------------------------------|--------------------|--|--|--|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |  |  |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |  |  |  |

bit 31-0 **NVMADDR<31:0>:** Flash Address bits Bulk/Chip/PFM Erase: Address is ignored Page Erase: Address identifies the page to erase Row Program: Address identifies the row to program Word Program: Address identifies the word to program

## TABLE 10-3: DMA CHANNEL 0 THROUGH CHANNEL 3 REGISTER MAP (CONTINUED)

| sse                       |                                 |           |                                                     |          |           |             |             |            |             | Bi     | ts      | -      |        |        |            |        |        |        |            |
|---------------------------|---------------------------------|-----------|-----------------------------------------------------|----------|-----------|-------------|-------------|------------|-------------|--------|---------|--------|--------|--------|------------|--------|--------|--------|------------|
| Virtual Addre<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15                                               | 30/14    | 29/13     | 28/12       | 27/11       | 26/10      | 25/9        | 24/8   | 23/7    | 22/6   | 21/5   | 20/4   | 19/3       | 18/2   | 17/1   | 16/0   | All Resets |
| 3170                      | DCH1SSIZ                        | 31:16     |                                                     | —        |           | —           |             |            | _           | _      |         | —      | _      |        | —          | —      | _      |        | 0000       |
|                           | 501110012                       | 15:0      |                                                     |          |           |             |             |            |             | CHSSIZ | 2<15:0> |        |        |        |            |        |        |        | 0000       |
| 3180                      | DCH1DSIZ                        | 31:16     | —                                                   | _        | —         | —           | —           | —          | —           | —      | _       | —      | —      | —      | —          | —      | —      | —      | 0000       |
| 0.00                      | DOMIDUL                         | 15:0      |                                                     |          |           |             |             |            |             | CHDSIZ | 2<15:0> |        |        |        |            |        |        |        | 0000       |
| 3190                      | DCH1SPTR                        | 31:16     | —                                                   |          | —         |             | —           | —          | —           | —      | _       | —      | —      | —      |            |        | —      | —      | 0000       |
|                           |                                 | 15:0      |                                                     |          | -         |             |             |            |             | CHSPT  | R<15:0> |        |        |        |            |        |        |        | 0000       |
| 31A0                      | DCH1DPTR                        | 31:16     |                                                     | _        | —         | _           | _           | _          | _           | -      |         | —      | —      | _      | _          | —      | _      | —      | 0000       |
|                           |                                 | 15:0      | ) CHDPTR<15:0>                                      |          |           |             |             |            |             |        |         |        |        |        |            |        | 0000   |        |            |
| 31B0                      | DCH1CSIZ                        | 31:16     |                                                     | _        |           | _           | _           | _          | _           | -      |         | _      | _      | _      | _          |        | _      | —      | 0000       |
|                           |                                 | 10.0      |                                                     |          |           |             |             |            |             | CHCSIZ | .<15.0> |        |        |        |            |        |        |        | 0000       |
| 31C0                      | DCH1CPTR                        | 15.0      | _                                                   | _        | —         | _           | —           | —          | —           |        |         | _      | —      | —      | _          | _      | _      | —      | 0000       |
|                           |                                 | 31.16     |                                                     |          |           |             |             |            |             |        | <15.02  |        |        |        |            |        |        |        | 0000       |
| 31D0                      | DCH1DAT                         | 15.0      |                                                     |          |           |             |             |            |             |        |         |        |        | CHPDA  | <br>T<7:0> |        |        |        | 0000       |
|                           |                                 | 31:16     | _                                                   | _        | _         | _           | _           |            | _           |        | _       |        |        | _      |            | _      |        | _      | 0000       |
| 31E0                      | DCH2CON                         | 15:0      | CHBUSY                                              | _        | _         | _           | _           | _          | _           | CHCHNS | CHEN    | CHAED  | CHCHN  | CHAEN  | _          | CHEDET | CHPF   | (<1:0> | 0000       |
|                           |                                 | 31:16     | _                                                   | _        | _         | _           | _           | _          | _           | _      | -       | -      |        | CHAIR  | Q<7:0>     | -      |        | -      | OOFF       |
| 31F0                      | DCH2ECON                        | 15:0      | 5:0 CHSIRQ<7:0> CFORCE CABORT PATEN SIRQEN AIRQEN - |          |           |             |             |            |             |        |         |        | _      | _      | FFF8       |        |        |        |            |
|                           | DOLIONIT                        | 31:16     | _                                                   | _        | _         | _           | _           | _          | _           | _      | CHSDIE  | CHSHIE | CHDDIE | CHDHIE | CHBCIE     | CHCCIE | CHTAIE | CHERIE | 0000       |
| 3200                      | DCH2IN1                         | 15:0      | _                                                   | —        | _         | _           | _           | _          | _           | _      | CHSDIF  | CHSHIF | CHDDIF | CHDHIF | CHBCIF     | CHCCIF | CHTAIF | CHERIF | 0000       |
| 2210                      | DCHOSEA                         | 31:16     |                                                     |          |           |             |             |            |             | спееч  | ~21.0>  |        |        |        |            |        |        |        | 0000       |
| 3210                      | DCH233A                         | 15:0      |                                                     |          |           |             |             |            |             | СПЭЭА  | ~31.0~  |        |        |        |            |        |        |        | 0000       |
| 3220                      |                                 | 31:16     |                                                     |          |           |             |             |            |             | CHDSA  | <31.0>  |        |        |        |            |        |        |        | 0000       |
| 0220                      | DONZDON                         | 15:0      |                                                     |          |           |             |             |            |             |        | 1.07    |        |        |        |            |        |        | -      | 0000       |
| 3230                      | DCH2SSIZ                        | 31:16     | _                                                   | _        | —         | —           | —           | —          | —           | _      | _       | —      | —      | —      | —          | —      | —      | —      | 0000       |
| 0200                      | 50.120012                       | 15:0      |                                                     |          |           |             |             |            |             | CHSSIZ | 2<15:0> |        |        |        |            |        |        |        | 0000       |
| 3240                      | DCH2DSIZ                        | 31:16     | —                                                   | —        | —         | _           | —           | —          | _           | —      | _       | —      | —      | —      | —          | —      | _      | —      | 0000       |
|                           | 15:0 CHDSiZ<15:0>               |           |                                                     |          |           |             |             |            |             |        |         | 0000   |        |        |            |        |        |        |            |
| 3250                      | DCH2SPTR                        | 31:16     | _                                                   | —        | —         | —           | —           | —          | —           | —      |         | —      | —      | —      | —          | —      | —      | —      | 0000       |
|                           |                                 | 15:0      |                                                     |          |           |             |             |            |             | CHSPT  | <<15:0> |        |        |        |            |        |        |        | 0000       |
| 3260                      | DCH2DPTR                        | 31:16     |                                                     | _        | _         |             | —           | _          | _           | -      | -       | —      | —      | —      |            |        | _      | —      | 0000       |
|                           |                                 | 15:0      |                                                     |          |           |             |             |            |             | CHDPTI | <<15:0> |        |        |        |            |        |        |        | 0000       |
| 3270                      | DCH2CSIZ                        | 15.0      |                                                     | _        | _         | _           | —           | _          | —           |        |         | _      | —      | —      | _          | _      | —      | —      | 0000       |
|                           |                                 | 10.0      | value on F                                          | Posot: - | unimplomo | atad road a | a 'o' Boast | values ere | abourp in b |        | .>10.0/ |        |        |        |            |        |        |        | 0000       |

x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.2 "CLR, SET, and INV Registers" for more information.

## PIC32MX330/350/370/430/450/470

#### REGISTER 10-4: DCRCCON: DMA CRC CONTROL REGISTER

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6     | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3  | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0    |
|--------------|-------------------|-----------------------|-------------------|-------------------|--------------------|-------------------|------------------|---------------------|
| 04.04        | U-0               | U-0                   | R/W-0             | R/W-0             | R/W-0              | U-0               | U-0              | R/W-0               |
| 31:24        | —                 | —                     | BYTC              | )<1:0>            | WBO <sup>(1)</sup> | —                 | _                | BITO <sup>(1)</sup> |
| 22.16        | U-0               | U-0                   | U-0               | U-0               | U-0                | U-0               | U-0              | U-0                 |
| 23.10        | —                 | —                     | _                 | _                 | —                  | _                 | _                | —                   |
| 45.0         | U-0               | U-0                   | U-0               | R/W-0 R/W-0       |                    | R/W-0             | R/W-0            | R/W-0               |
| 15:8         | —                 | —                     | —                 |                   |                    | PLEN<4:0>         |                  |                     |
| 7.0          | R/W-0             | R/W-0                 | R/W-0             | U-0               | U-0                | R/W-0             | R/W-0            | R/W-0               |
| 7:0          | CRCEN             | CRCAPP <sup>(1)</sup> | CRCTYP            | —                 | _                  | (                 | CRCCH<2:0>       | •                   |

## Legend:

| Logena.           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

#### bit 31-30 Unimplemented: Read as '0'

- bit 29-28 BYTO<1:0>: CRC Byte Order Selection bits
  - 11 = Endian byte swap on half-word boundaries (i.e., source half-word order with reverse source byte order per half-word)
  - 10 = Swap half-words on word boundaries (i.e., reverse source half-word order with source byte order per half-word)
  - 01 = Endian byte swap on word boundaries (i.e., reverse source byte order)
  - 00 = No swapping (i.e., source byte order)
- bit 27 **WBO:** CRC Write Byte Order Selection bit<sup>(1)</sup>
  - 1 = Source data is written to the destination re-ordered as defined by BYTO<1:0>
  - 0 = Source data is written to the destination unaltered
- bit 26-25 Unimplemented: Read as '0'
- bit 24 BITO: CRC Bit Order Selection bit<sup>(1)</sup>

When CRCTYP (DCRCCON<15>) = 1 (CRC module is in IP Header mode):

- 1 = The IP header checksum is calculated Least Significant bit (LSb) first (i.e., reflected)
- 0 = The IP header checksum is calculated Most Significant bit (MSb) first (i.e., not reflected)

#### <u>When CRCTYP (DCRCCON<15>) = 0</u> (CRC module is in LFSR mode):

- 1 = The LFSR CRC is calculated Least Significant bit first (i.e., reflected)
- 0 = The LFSR CRC is calculated Most Significant bit first (i.e., not reflected)

#### bit 23-13 Unimplemented: Read as '0'

bit 12-8 **PLEN<4:0>:** Polynomial Length bits<sup>(1)</sup>

<u>When CRCTYP (DCRCCON<15>) = 1</u> (CRC module is in IP Header mode): These bits are unused.

<u>When CRCTYP (DCRCCON<15>) = 0</u> (CRC module is in LFSR mode): Denotes the length of the polynomial -1.

- bit 7 CRCEN: CRC Enable bit
  - 1 = CRC module is enabled and channel transfers are routed through the CRC module
  - 0 = CRC module is disabled and channel transfers proceed normally
- Note 1: When WBO = 1, unaligned transfers are not supported and the CRCAPP bit cannot be set.

## 12.1 Parallel I/O (PIO) Ports

All port pins have ten registers directly associated with their operation as digital I/O. The data direction register (TRISx) determines whether the pin is an input or an output. If the data direction bit is a '1', then the pin is an input. All port pins are defined as inputs after a Reset. Reads from the latch (LATx) read the latch. Writes to the latch write the latch. Reads from the port (PORTx) read the port pins, while writes to the port pins write the latch.

## 12.1.1 OPEN-DRAIN CONFIGURATION

In addition to the PORTx, LATx, and TRISx registers for data control, some port pins can also be individually configured for either digital or open-drain output. This is controlled by the Open-Drain Control register, ODCx, associated with each port. Setting any of the bits configures the corresponding pin to act as an open-drain output.

The open-drain feature allows the presence of outputs higher than VDD (e.g., 5V) on any desired 5V-tolerant pins by using external pull-up resistors. The maximum open-drain voltage allowed is the same as the maximum VIH specification.

See the **"Device Pin Tables"** section for the available pins and their functionality.

## 12.1.2 CONFIGURING ANALOG AND DIGITAL PORT PINS

The ANSELx register controls the operation of the analog port pins. The port pins that are to function as analog inputs must have their corresponding ANSEL and TRIS bits set. In order to use port pins for I/O functionality with digital modules, such as Timers, UARTs, etc., the corresponding ANSELx bit must be cleared.

The ANSELx register has a default value of 0xFFFF; therefore, all pins that share analog functions are analog (not digital) by default.

If the TRIS bit is cleared (output) while the ANSELx bit is set, the digital output level (VOH or VOL) is converted by an analog peripheral, such as the ADC module or Comparator module.

When the PORT register is read, all pins configured as analog input channels are read as cleared (a low level).

Pins configured as digital inputs do not convert an analog input. Analog levels on any pin defined as a digital input (including the ANx pins) can cause the input buffer to consume current that exceeds the device specifications.

## 12.1.3 I/O PORT WRITE/READ TIMING

One instruction cycle is required between a port direction change or port write operation and a read operation of the same port. Typically this instruction would be an NOP.

## 12.1.4 INPUT CHANGE NOTIFICATION

The input change notification function of the I/O ports allows the PIC32MX330/350/370/430/450/470 devices to generate interrupt requests to the processor in response to a change-of-state on selected input pins. This feature can detect input change-of-states even in Sleep mode, when the clocks are disabled. Every I/O port pin can be selected (enabled) for generating an interrupt request on a change-of-state.

Five control registers are associated with the CN functionality of each I/O port. The CNENx registers contain the CN interrupt enable control bits for each of the input pins. Setting any of these bits enables a CN interrupt for the corresponding pins.

The CNSTATx register indicates whether a change occurred on the corresponding pin since the last read of the PORTx bit.

Each I/O pin also has a weak pull-up and every I/O pin has a weak pull-down connected to it. The pullups act as a current source or sink source connected to the pin, and eliminate the need for external resistors when push-button or keypad devices are connected. The pull-ups and pull-downs are enabled separately using the CNPUx and the CNPDx registers, which contain the control bits for each of the pins. Setting any of the control bits enables the weak pull-ups and/or pull-downs for the corresponding pins.

| Note: | Pull-ups and pull-downs on change notifi-    |
|-------|----------------------------------------------|
|       | cation pins should always be disabled        |
|       | when the port pin is configured as a digital |
|       | output. They should also be disabled on      |
|       | 5V tolerant pins when the pin voltage can    |
|       | exceed VDD.                                  |

An additional control register (CNCONx) is shown in Register 12-3.

## 12.2 CLR, SET, and INV Registers

Every I/O module register has a corresponding CLR (clear), SET (set) and INV (invert) register designed to provide fast atomic bit manipulations. As the name of the register implies, a value written to a SET, CLR or INV register effectively performs the implied operation, but only on the corresponding base register and only bits specified as '1' are modified. Bits specified as '0' are not modified.

Reading SET, CLR and INV registers returns undefined values. To see the affects of a write operation to a SET, CLR or INV register, the base register must be read.

## TABLE 12-16:PORTG REGISTER MAP FOR PIC32MX330F064H, PIC32MX350F128H, PIC32MX350F256H, PIC32MX370F512H,<br/>PIC32MX430F064H, PIC32MX450F128H, PIC32MX450F256H, AND PIC32MX470F512H DEVICES ONLY

| ess                      |                                 | 0        |       |             |       |       |       |      |              | Bi           | its          |              |      |      |                    |                    |      |               |      |
|--------------------------|---------------------------------|----------|-------|-------------|-------|-------|-------|------|--------------|--------------|--------------|--------------|------|------|--------------------|--------------------|------|---------------|------|
| Virtual Addr<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Rang | 31/15 | 30/14 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8         | 23/7         | 22/6         | 21/5         | 20/4 | 19/3 | 18/2               | 17/1               | 16/0 | All<br>Resets |      |
| 6600                     | ANSELG                          | 31:16    |       | —           | —     | —     | —     | —    | —            | -            | —            | —            | —    | _    | —                  | —                  | —    |               | 0000 |
|                          | /                               | 15:0     | —     | —           | —     | —     | —     | _    | ANSELG9      | ANSELG8      | ANSELG7      | ANSELG6      | —    | -    | —                  | —                  | —    | —             | 01C0 |
| 6610                     | TRISG                           | 31:16    | _     | _           |       |       | _     | _    | _            | —            |              | —            | _    | _    | _                  | —                  | _    |               | 0000 |
|                          |                                 | 15:0     | _     | _           | _     | —     | _     | _    | TRISG9       | TRISG8       | TRISG7       | TRISG6       | _    | _    | TRISG3             | TRISG2             | —    |               | xxxx |
| 6620                     | PORTG                           | 31:16    | _     | _           | _     | —     | _     | _    | —            | —            | _            | —            | _    | _    | —                  | —                  | —    |               | 0000 |
|                          |                                 | 15:0     | _     | —           | —     | —     | —     | _    | RG9          | RG8          | RG7          | RG6          | —    | _    | RG3 <sup>(2)</sup> | RG2 <sup>(2)</sup> | —    | _             | xxxx |
| 6630                     | LATG                            | 31:16    | _     | —           | —     | —     | —     | _    | —            | —            | _            | —            | —    | _    | —                  | —                  | —    | _             | 0000 |
|                          | 2.00                            | 15:0     | _     | —           | —     | —     | —     | _    | LATG9        | LATG8        | LATG7        | LATG6        | —    | _    | LATG3              | LATG2              | —    | _             | xxxx |
| 6640                     | ODCG                            | 31:16    | —     | —           | —     | —     | —     | _    | —            | —            | —            | —            | —    | _    | —                  | —                  | —    | —             | 0000 |
| 00.0                     |                                 | 15:0     | —     | —           | —     | —     | —     | _    | ODCG9        | ODCG8        | ODCG7        | ODCG6        | —    | _    | ODCG3              | ODCG2              | —    | —             | xxxx |
| 6650                     | CNPUG                           | 31:16    | —     | —           | —     | —     | —     | _    | —            | —            | —            | —            | —    | _    | —                  | —                  | —    | —             | 0000 |
|                          | 0.1.00                          | 15:0     | —     | —           | —     | —     | —     | _    | CNPUG9       | CNPUG8       | CNPUG7       | CNPUG6       | —    | _    | CNPUG3             | CNPUG2             | —    | —             | xxxx |
| 6660                     | CNPDG                           | 31:16    | —     | —           | —     | —     | —     | _    | —            | —            | —            | —            | —    | _    | —                  | —                  | —    | —             | 0000 |
|                          | 0.1. 20                         | 15:0     | —     | —           | —     | —     | —     | _    | CNPDG9       | CNPDG8       | CNPDG7       | CNPDG6       | —    | _    | CNPDG3             | CNPDG2             | —    | —             | xxxx |
| 6670                     | CNCONG                          | 31:16    | —     | —           | —     | —     | —     | _    | —            | —            | —            | —            | —    | _    | —                  | —                  | —    | —             | 0000 |
| 0070                     | onconc                          | 15:0     | ON    | —           | SIDL  | —     | —     | _    | —            | _            |              | —            | —    | _    | —                  | —                  | —    | —             | 0000 |
| 6680                     | CNENG                           | 31:16    | —     | —           | —     | —     | —     | _    | —            | —            |              | —            | —    | _    | —                  | —                  | —    | —             | 0000 |
| 0000                     | ONENO                           | 15:0     | —     | —           | —     | —     | —     | _    | CNIEG9       | CNIEG8       | CNIEG7       | CNIEG6       | —    | _    | CNIEG3             | CNIEG2             | —    | —             | xxxx |
|                          |                                 | 31:16    | _     | —           | —     |       | —     | _    | —            | —            |              | —            | _    | _    | _                  | —                  | —    |               | 0000 |
| 6690                     | CNSTATG                         | 15:0     | _     | —           | _     | —     | _     | _    | CN<br>STATG9 | CN<br>STATG8 | CN<br>STATG7 | CN<br>STATG6 | _    | _    | CN<br>STATG3       | CN<br>STATG2       | _    | _             | xxxx |

Legend: x = Unknown value on Reset; - = Unimplemented, read as '0'; Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 12.2 "CLR, SET, and INV Registers" for more information.

2: This bit is only available on devices without a USB module.

NOTES:

## 20.0 UNIVERSAL ASYNCHRONOUS RECEIVER TRANSMITTER (UART)

Note: This data sheet summarizes the features of the PIC32MX330/350/370/430/450/470 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 21. "Universal Asynchronous Receiver Transmitter (UART)" (DS60001107), which is available from the Documentation > Reference Manual section of the Microchip PIC32 web site (www.microchip.com/pic32).

The UART module is one of the serial I/O modules available in the PIC32MX330/350/370/430/450/470 family of devices. The UART is a full-duplex, asynchronous communication channel that communicates with peripheral devices and personal computers through protocols, such as RS-232, RS-485, LIN and IrDA<sup>®</sup>. The module also supports the hardware flow control option, with UxCTS and UxRTS pins, and also includes an IrDA encoder and decoder.

The primary features of the UART module are:

- Full-duplex, 8-bit or 9-bit data transmission
- Even, Odd or No Parity options (for 8-bit data)
- · One or two Stop bits
- Hardware auto-baud feature
- · Hardware flow control option
- Fully integrated Baud Rate Generator (BRG) with 16-bit prescaler
- Baud rates ranging from 76 bps to 30 Mbps at 120 MHz
- 8-level deep First-In-First-Out (FIFO) transmit data buffer
- 8-level deep FIFO receive data buffer
- Parity, framing and buffer overrun error detection
- Support for interrupt-only on address detect (9th bit = 1)
- · Separate transmit and receive interrupts
- · Loopback mode for diagnostic support
- · LIN Protocol support
- IrDA encoder and decoder with 16x baud clock output for external IrDA encoder/decoder support

Figure 20-1 illustrates a simplified block diagram of the UART.



#### FIGURE 20-1: UART SIMPLIFIED BLOCK DIAGRAM

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5         | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|---------------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.24        | U-0               | U-0               | U-0                       | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | —                 | —                 | —                         | —                 | —                 | —                 | —                | —                |
| 22:16        | U-0               | U-0               | U-0                       | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23.10        | —                 | —                 | —                         | —                 | —                 | —                 | —                | —                |
| 45.0         | R-0               | R/W-0             | R/W-0                     | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 15:8         | BUSY              | IRQM<1:0>         |                           | INCM<1:0>         |                   | MODE16            | MODE             | =<1:0>           |
| 7:0          | R/W-0             | R/W-0             | R/W-0                     | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
|              | WAITB<1:0>(1)     |                   | WAITM<3:0> <sup>(1)</sup> |                   |                   |                   | WAITE<1:0>(1)    |                  |

## REGISTER 21-2: PMMODE: PARALLEL PORT MODE REGISTER

#### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
|-------------------|------------------|---------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

#### bit 31-16 Unimplemented: Read as '0'

- bit 15 **BUSY:** Busy bit (Master mode only)
  - 1 = Port is busy
  - 0 = Port is not busy

#### bit 14-13 IRQM<1:0>: Interrupt Request Mode bits

- 11 = Reserved, do not use
- 10 = Interrupt generated when Read Buffer 3 is read or Write Buffer 3 is written (Buffered PSP mode) or on a read or write operation when PMA<1:0> =11 (Addressable Slave mode only)
- 01 = Interrupt generated at the end of the read/write cycle
- 00 = No Interrupt generated
- bit 12-11 INCM<1:0>: Increment Mode bits
  - 11 = Slave mode read and write buffers auto-increment (MODE<1:0> = 00 only)
  - 10 = Decrement ADDR<15:0> by 1 every read/write cycle<sup>(2)</sup>
  - 01 = Increment ADDR<15:0> by 1 every read/write cycle<sup>(2)</sup>
  - 00 = No increment or decrement of address
- bit 10 **MODE16:** 8/16-bit Mode bit
  - 1 = 16-bit mode: a read or write to the data register invokes a single 16-bit transfer
  - 0 = 8-bit mode: a read or write to the data register invokes a single 8-bit transfer
- bit 9-8 MODE<1:0>: Parallel Port Mode Select bits
  - 11 = Master mode 1 (PMCSx, PMRD/PMWR, PMENB, PMA<x:0>, PMD<7:0> and PMD<8:15><sup>(3)</sup>)
  - 10 = Master mode 2 (PMCSx, PMRD, PMWR, PMA<x:0>, PMD<7:0> and PMD<8:15><sup>(3)</sup>)
  - 01 = Enhanced Slave mode, control signals (PMRD, PMWR, PMCS, PMD<7:0> and PMA<1:0>)
  - 00 = Legacy Parallel Slave Port, control signals (PMRD, PMWR, PMCS and PMD<7:0>)

#### bit 7-6 WAITB<1:0>: Data Setup to Read/Write Strobe Wait States bits<sup>(1)</sup>

- 11 = Data wait of 4 TPB; multiplexed address phase of 4 TPB
- 10 = Data wait of 3 TPB; multiplexed address phase of 3 TPB
- 01 = Data wait of 2 TPB; multiplexed address phase of 2 TPB
- 00 = Data wait of 1 TPB; multiplexed address phase of 1 TPB (default)
- **Note 1:** Whenever WAITM<3:0> = 0000, WAITB and WAITE bits are ignored and forced to 1 TPB cycle for a write operation; WAITB = 1 TPB cycle, WAITE = 0 TPB cycles for a read operation.
  - 2: Address bits, A15 and A14, are not subject to automatic increment/decrement if configured as Chip Select CS2 and CS1.
  - 3: These pins are active when MODE16 = 1 (16-bit mode).

| Bit<br>Range | Bit<br>31/23/15/7     | Bit<br>30/22/14/6     | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |  |
|--------------|-----------------------|-----------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|--|
| 24.24        | U-0                   | U-0                   | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |  |  |
| 31:24        |                       | —                     | —                 | —                 | —                 | —                 | —                | —                |  |  |  |  |
| 00.40        | U-0                   | U-0                   | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |  |  |
| 23.10        | —                     | —                     | —                 | —                 | —                 | —                 | —                | —                |  |  |  |  |
|              | R/W-0                 | R/W-0                 | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |  |
| 15:8         | CS2 <sup>(1)</sup>    | CS1 <sup>(3)</sup>    |                   | ADDR<13:8>        |                   |                   |                  |                  |  |  |  |  |
|              | ADDR15 <sup>(2)</sup> | ADDR14 <sup>(4)</sup> |                   |                   |                   |                   |                  |                  |  |  |  |  |
| 7:0          | R/W-0                 | R/W-0                 | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |  |
|              | ADDR<7:0>             |                       |                   |                   |                   |                   |                  |                  |  |  |  |  |

### REGISTER 21-3: PMADDR: PARALLEL PORT ADDRESS REGISTER

#### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ad as '0'          |
|-------------------|------------------|---------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

#### bit 31-16 Unimplemented: Read as '0'

- bit 15 CS2: Chip Select 2 bit<sup>(1)</sup>
  - 1 = Chip Select 2 is active
  - 0 = Chip Select 2 is inactive
- bit 15 ADDR<15>: Destination Address bit 15<sup>(2)</sup>
- bit 14 CS1: Chip Select 1 bit<sup>(3)</sup>
  - 1 =Chip Select 1 is active
  - 0 = Chip Select 1 is inactive
- bit 14 ADDR<14>: Destination Address bit 14<sup>(4)</sup>
- bit 13-0 ADDR<13:0>: Address bits
- Note 1: When the CSF<1:0> bits (PMCON<7:6>) = 10 or 01.
  - **2:** When the CSF<1:0> bits (PMCON<7:6>) = 00.
  - 3: When the CSF<1:0> bits (PMCON<7:6>) = 10.
  - **4:** When the CSF<1:0> bits (PMCON<7:6>) = 00 or 01.

## 29.0 INSTRUCTION SET

The PIC32MX330/350/370/430/450/470 family instruction set complies with the MIPS32<sup>®</sup> Release 2 instruction set architecture. The PIC32 device family does not support the following features:

- · Core extend instructions
- Coprocessor 1 instructions
- Coprocessor 2 instructions

**Note:** Refer to *"MIPS32<sup>®</sup> Architecture for Programmers Volume II: The MIPS32<sup>®</sup> Instruction Set"* at www.imgtec.com for more information.

| DC CHARA         | CTERISTICS                               | 5       | Standard<br>(unless of<br>Operating | $\begin{array}{l} \textbf{Operating Conditions: 2.3V t} \\ \textbf{therwise stated)} \\ \textbf{temperature} & 0^{\circ}\text{C} \leq \text{TA} \leq +70^{\circ} \\ -40^{\circ}\text{C} \leq \text{TA} \leq +8 \\ -40^{\circ}\text{C} < \text{TA} < +1 \end{array}$ | o 3.6V<br>C for Commercial<br>5°C for Industrial<br>05°C for V-temp |  |  |  |
|------------------|------------------------------------------|---------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|--|--|--|
| Parameter<br>No. | Typical <sup>(3)</sup>                   | Maximum | Units Conditions                    |                                                                                                                                                                                                                                                                     |                                                                     |  |  |  |
| Operating (      | Operating Current (IDD) <sup>(1,2)</sup> |         |                                     |                                                                                                                                                                                                                                                                     |                                                                     |  |  |  |
| DC20             | 2.5                                      | 4       | mA                                  |                                                                                                                                                                                                                                                                     | 4 MHz                                                               |  |  |  |
| DC21             | 6                                        | 9       | mA                                  | 10 MI                                                                                                                                                                                                                                                               | Hz <b>(Note 4)</b>                                                  |  |  |  |
| DC22             | 11                                       | 17      | mA                                  | 20 MI                                                                                                                                                                                                                                                               | Hz <b>(Note 4)</b>                                                  |  |  |  |
| DC23             | 21                                       | 32      | mA                                  | 40 MI                                                                                                                                                                                                                                                               | Hz (Note 4)                                                         |  |  |  |
| DC24             | 30                                       | 45      | mA                                  | 60 M                                                                                                                                                                                                                                                                | Hz <b>(Note 4)</b>                                                  |  |  |  |
| DC25             | 40                                       | 60      | mA                                  | 80 MHz                                                                                                                                                                                                                                                              |                                                                     |  |  |  |
| DC25a            | 50                                       | 75      | mA                                  | 100 MHz, -40°C ≤ TA ≤ +85°C                                                                                                                                                                                                                                         |                                                                     |  |  |  |
| DC25c            | 72                                       | 84      | mA                                  | mA 120 MHz, $0^{\circ}C \le TA \le +70^{\circ}C$                                                                                                                                                                                                                    |                                                                     |  |  |  |
| DC26             | 100                                      | _       | μA                                  | +25°C, 3.3V LPRC (31 kHz) (Note 4)                                                                                                                                                                                                                                  |                                                                     |  |  |  |

### TABLE 31-5: DC CHARACTERISTICS: OPERATING CURRENT (IDD)

**Note 1:** A device's IDD supply current is mainly a function of the operating voltage and frequency. Other factors, such as PBCLK (Peripheral Bus Clock) frequency, number of peripheral modules enabled, internal code execution pattern, execution from Program Flash memory vs. SRAM, I/O pin loading and switching rate, oscillator type, as well as temperature, can have an impact on the current consumption.

- 2: The test conditions for IDD measurements are as follows:
  - Oscillator mode is EC (for 8 MHz and below) and EC+PLL (for above 8 MHz) with OSC1 driven by external square wave from rail-to-rail, (OSC1 input clock input over/undershoot < 100 mV required)</li>
  - · OSC2/CLKO is configured as an I/O input pin
  - USB PLL oscillator is disabled if the USB module is implemented, PBCLK divisor = 1:8
  - CPU, program Flash, and SRAM data memory are operational, program Flash memory Wait states = 7, Program Cache and Prefetch are disabled and SRAM data memory Wait states = 1
  - No peripheral modules are operating (ON bit = 0), but the associated PMD bit is clear
  - WDT, Clock Switching, Fail-Safe Clock Monitor, and Secondary Oscillator are disabled
  - · All I/O pins are configured as inputs and pulled to Vss
  - MCLR = VDD
  - CPU executing while(1) statement from Flash
  - RTCC and JTAG are disabled
- **3:** Data in "Typical" column is at 3.3V, 25°C at specified operating frequency unless otherwise stated. Parameters are for design guidance only and are not tested.
- 4: This parameter is characterized, but not tested in manufacturing.

|               |       |                                                         | Standard Operating Conditions: 2.3V to 3.6V |                                                     |           |         |                                                   |  |  |  |
|---------------|-------|---------------------------------------------------------|---------------------------------------------|-----------------------------------------------------|-----------|---------|---------------------------------------------------|--|--|--|
|               |       |                                                         |                                             | (unless otherwise stated)                           |           |         |                                                   |  |  |  |
| DC CHA        | RACTE | RISTICS                                                 | Operating temp                              | $0^{\circ}C \le TA \le +70^{\circ}C$ for Commercial |           |         |                                                   |  |  |  |
|               |       |                                                         |                                             |                                                     | -40°C ≤ T | A ≤ +85 | 5°C for Industrial                                |  |  |  |
|               |       |                                                         |                                             | -40°C $\leq$ TA $\leq$ +105°C for V-temp            |           |         |                                                   |  |  |  |
| Param.<br>No. | Symb. | Characteristics                                         | Min.                                        | Min. Typ. <sup>(1)</sup>                            |           |         | Conditions                                        |  |  |  |
|               |       | Input Low Voltage                                       |                                             |                                                     |           |         |                                                   |  |  |  |
| DI10          | VIL   | I/O Pins with PMP                                       | Vss                                         | —                                                   | 0.15 Vdd  | V       |                                                   |  |  |  |
|               |       | I/O Pins                                                | Vss                                         | —                                                   | 0.2 Vdd   | V       |                                                   |  |  |  |
| DI18          |       | SDAx, SCLx                                              | Vss                                         | —                                                   | 0.3 Vdd   | V       | SMBus disabled (Note 4)                           |  |  |  |
| DI19          |       | SDAx, SCLx                                              | Vss                                         | —                                                   | 0.8       | V       | SMBus enabled<br>(Note 4)                         |  |  |  |
|               |       | Input High Voltage                                      |                                             |                                                     |           |         |                                                   |  |  |  |
| DI20          | Vih   | I/O Pins not 5V-tolerant <sup>(5)</sup>                 | 0.65 VDD                                    | —                                                   | Vdd       | V       | (Note 4,6)                                        |  |  |  |
|               |       | I/O Pins 5V-tolerant with<br>PMP <sup>(5)</sup>         | 0.25 VDD + 0.8V                             | —                                                   | 5.5       | V       | (Note 4,6)                                        |  |  |  |
|               |       | I/O Pins 5V-tolerant <sup>(5)</sup>                     | 0.65 VDD                                    | —                                                   | 5.5       | V       |                                                   |  |  |  |
| DI28          |       | SDAx, SCLx                                              | 0.65 VDD                                    | —                                                   | 5.5       | V       | SMBus disabled<br>(Note 4,6)                      |  |  |  |
| DI29          |       | SDAx, SCLx                                              | 2.1                                         | _                                                   | 5.5       | V       | SMBus enabled,<br>2.3V ≤ VPIN ≤ 5.5<br>(Note 4,6) |  |  |  |
| DI30          | ICNPU | Change Notification<br>Pull-up Current                  |                                             | _                                                   | -50       | μA      | VDD = 3.3V, VPIN = VSS<br>(Note 3,6)              |  |  |  |
| DI31          | ICNPD | Change Notification<br>Pull-down Current <sup>(4)</sup> | —                                           | 50                                                  | —         | μA      | VDD = 3.3V, VPIN = VDD                            |  |  |  |

## TABLE 31-8: DC CHARACTERISTICS: I/O PIN INPUT SPECIFICATIONS

**Note 1:** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

- 2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.
- 3: Negative current is defined as current sourced by the pin.
- 4: This parameter is characterized, but not tested in manufacturing.
- 5: See the "Device Pin Tables" section for the 5V tolerant pins.
- 6: The VIH specifications are only in relation to externally applied inputs, and not with respect to the userselectable internal pull-ups. External open drain input signals utilizing the internal pull-ups of the PIC32 device are guaranteed to be recognized only as a logic "high" internally to the PIC32 device, provided that the external load does not exceed the minimum value of ICNPU. For External "input" logic inputs that require a pull-up source, to guarantee the minimum VIH of those components, it is recommended to use an external pull-up resistor rather than the internal pull-ups of the PIC32 device.
- 7: VIL source < (Vss 0.3). Characterized but not tested.
- 8: VIH source > (VDD + 0.3) for non-5V tolerant pins only.
- **9:** Digital 5V tolerant pins do not have an internal high side diode to VDD, and therefore, cannot tolerate any "positive" input injection current.
- **10:** Injection currents > | 0 | can affect the ADC results by approximately 4 to 6 counts (i.e., VIH Source > (VDD + 0.3) or VIL source < (VSS 0.3)).
- 11: Any number and/or combination of I/O pins not excluded under IICL or IICH conditions are permitted provided the "absolute instantaneous" sum of the input injection currents from all pins do not exceed the specified limit. If Note 7, IICL = (((Vss 0.3) VIL source) / Rs). If Note 8, IICH = ((IICH source (VDD + 0.3)) / RS). RS = Resistance between input source voltage and device pin. If (Vss 0.3) ≤ VSOURCE ≤ (VDD + 0.3), injection current = 0.

#### TABLE 31-14: COMPARATOR SPECIFICATIONS

| DC CHARACTERISTICS |        |                                       | $\begin{array}{l} \mbox{Standard Operating Conditions: 2.3V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & 0^{\circ}C \leq TA \leq +70^{\circ}C \mbox{ for Commercial} \\ & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +105^{\circ}C \mbox{ for V-temp} \end{array}$ |         |      |       |                                                                                        |
|--------------------|--------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|-------|----------------------------------------------------------------------------------------|
| Param.<br>No.      | Symbol | Characteristics                       | Min.                                                                                                                                                                                                                                                                                                                                                   | Typical | Max. | Units | Comments                                                                               |
| D300               | VIOFF  | Input Offset Voltage                  |                                                                                                                                                                                                                                                                                                                                                        | ±7.5    | ±25  | mV    | AVDD = VDD,<br>AVSS = VSS                                                              |
| D301               | VICM   | Input Common Mode Voltage             | 0                                                                                                                                                                                                                                                                                                                                                      |         | Vdd  | V     | AVdd = Vdd,<br>AVss = Vss<br>(Note 2)                                                  |
| D302               | CMRR   | Common Mode Rejection Ratio           | 55                                                                                                                                                                                                                                                                                                                                                     | -       |      | dB    | Max VICM = (VDD - 1)V<br>(Note 2)                                                      |
| D303               | TRESP  | Response Time                         | _                                                                                                                                                                                                                                                                                                                                                      | 150     | 400  | ns    | AVdd = Vdd,<br>AVss = Vss<br><b>(Notes 1,2)</b>                                        |
| D304               | ON2ov  | Comparator Enabled to Output<br>Valid | _                                                                                                                                                                                                                                                                                                                                                      |         | 10   | μS    | Comparator module is<br>configured before setting<br>the comparator ON bit<br>(Note 2) |
| D305               | IVREF  | Internal Voltage Reference            | 1.14                                                                                                                                                                                                                                                                                                                                                   | 1.2     | 1.26 | V     | —                                                                                      |

**Note 1:** Response time measured with one comparator input at (VDD – 1.5)/2, while the other input transitions from Vss to VDD.

**2:** These parameters are characterized but not tested.

**3:** Settling time measured while CVRR = 1 and CVR<3:0> transitions from '0000' to '1111'. This parameter is characterized, but not tested in manufacturing.



#### **FIGURE 31-11:** SPIx MODULE MASTER MODE (CKE = 1) TIMING CHARACTERISTICS

#### TABLE 31-30: SPIX MODULE MASTER MODE (CKE = 1) TIMING REQUIREMENTS

| AC CHA        | ARACTERIS            | $\begin{array}{ll} \mbox{Standard Operating Conditions: 2.3V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & 0^{\circ}C \leq TA \leq +70^{\circ}C \mbox{ for Commercial} \\ -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ -40^{\circ}C \leq TA \leq +105^{\circ}C \mbox{ for V-temp} \end{array}$ |        |                     |      |       |                    |
|---------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------|------|-------|--------------------|
| Param.<br>No. | Symbol               | Characteristics <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                      | Min.   | Тур. <sup>(2)</sup> | Max. | Units | Conditions         |
| SP10          | TscL                 | SCKx Output Low Time (Note 3)                                                                                                                                                                                                                                                                                                                       | Tsck/2 | —                   | _    | ns    | —                  |
| SP11          | TscH                 | SCKx Output High Time (Note 3)                                                                                                                                                                                                                                                                                                                      | Tsck/2 | _                   | —    | ns    | —                  |
| SP20          | TscF                 | SCKx Output Fall Time (Note 4)                                                                                                                                                                                                                                                                                                                      | —      | _                   |      | ns    | See parameter DO32 |
| SP21          | TscR                 | SCKx Output Rise Time (Note 4)                                                                                                                                                                                                                                                                                                                      | —      | —                   | _    | ns    | See parameter DO32 |
| SP30          | TDOF                 | SDOx Data Output Fall Time (Note 4)                                                                                                                                                                                                                                                                                                                 | —      | _                   |      | ns    | See parameter DO32 |
| SP31          | TDOR                 | SDOx Data Output Rise Time (Note 4)                                                                                                                                                                                                                                                                                                                 | —      | —                   |      | ns    | See parameter DO31 |
| SP35          | TscH2doV,            | SDOx Data Output Valid after                                                                                                                                                                                                                                                                                                                        | —      | _                   | 15   | ns    | VDD > 2.7V         |
|               | TscL2doV             | SCKx Edge                                                                                                                                                                                                                                                                                                                                           | —      |                     | 20   | ns    | VDD < 2.7V         |
| SP36          | TDOV2sc,<br>TDOV2scL | SDOx Data Output Setup to<br>First SCKx Edge                                                                                                                                                                                                                                                                                                        | 15     | —                   |      | ns    | _                  |
| SP40          | TDIV2scH,            | Setup Time of SDIx Data Input to                                                                                                                                                                                                                                                                                                                    | 15     | —                   |      | ns    | VDD > 2.7V         |
|               | TDIV2scL             | SCKx Edge                                                                                                                                                                                                                                                                                                                                           | 20     | —                   | _    | ns    | VDD < 2.7V         |
| SP41          | TscH2DIL,            | Hold Time of SDIx Data Input                                                                                                                                                                                                                                                                                                                        | 15     | _                   | _    | ns    | VDD > 2.7V         |
|               | TscL2DIL             | to SCKx Edge                                                                                                                                                                                                                                                                                                                                        | 20     | _                   | _    | ns    | VDD < 2.7V         |

Note 1: These parameters are characterized, but not tested in manufacturing.

- Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only 2: and are not tested.
- The minimum clock period for SCKx is 40 ns. Therefore, the clock generated in Master mode must not 3: violate this specification.
- Assumes 50 pF load on all SPIx pins. 4:

| AC CHARACTERISTICS |         |                         |                               | $\begin{array}{ll} \mbox{Standard Operating Conditions: 2.3V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & 0^{\circ}C \leq TA \leq +70^{\circ}C \mbox{ for Commercia} \\ & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +105^{\circ}C \mbox{ for V-temp} \end{array}$ |      |       |                            |  |
|--------------------|---------|-------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------------|--|
| Param.<br>No.      | Symbol  | Characteristics         |                               | Min.                                                                                                                                                                                                                                                                                                                                                   | Max. | Units | Conditions                 |  |
| IS34               | THD:STO | Stop Condition          | 100 kHz mode                  | 4000                                                                                                                                                                                                                                                                                                                                                   | —    | ns    | _                          |  |
|                    |         | Hold Time               | 400 kHz mode                  | 600                                                                                                                                                                                                                                                                                                                                                    |      | ns    |                            |  |
|                    |         |                         | 1 MHz mode<br><b>(Note 1)</b> | 250                                                                                                                                                                                                                                                                                                                                                    |      | ns    |                            |  |
| IS40               | TAA:SCL | Output Valid from Clock | 100 kHz mode                  | 0                                                                                                                                                                                                                                                                                                                                                      | 3500 | ns    | —                          |  |
|                    |         |                         | 400 kHz mode                  | 0                                                                                                                                                                                                                                                                                                                                                      | 1000 | ns    |                            |  |
|                    |         |                         | 1 MHz mode<br><b>(Note 1)</b> | 0                                                                                                                                                                                                                                                                                                                                                      | 350  | ns    |                            |  |
| IS45               | Tbf:sda | Bus Free Time           | 100 kHz mode                  | 4.7                                                                                                                                                                                                                                                                                                                                                    | —    | μs    | The amount of time the bus |  |
|                    |         |                         | 400 kHz mode                  | 1.3                                                                                                                                                                                                                                                                                                                                                    | —    | μS    | must be free before a new  |  |
|                    |         |                         | 1 MHz mode<br>(Note 1)        | 0.5                                                                                                                                                                                                                                                                                                                                                    | _    | μS    | transmission can start     |  |
| IS50               | Св      | Bus Capacitive Loading  |                               |                                                                                                                                                                                                                                                                                                                                                        | 400  | pF    | —                          |  |

## TABLE 31-34: I2Cx BUS DATA TIMING REQUIREMENTS (SLAVE MODE) (CONTINUED)

**Note 1:** Maximum pin capacitance = 10 pF for all I2Cx pins (for 1 MHz mode only).

## **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PIC32 MX 3XX F 064 H B T - XXX I/PT - XXX       Example:         Microchip Brand       PIC32 MX 3XX F 064 H B T - XXX I/PT - XXX         Architecture       PIC32 MX 3XY         Product Groups       PIC32 MX 3XY         Flash Memory Family       PIC32 MX 3XY         Program Memory Size (KB)       PIC32 MX 3XY         Pin Count       PIC32 MX 3XY         Software Targeting       PIC32 MX 3XY         Tape and Reel Flag (if applicable)       PIC32 MX 3XY         Speed       PIC32 MX 3XY         Package       PIC32 MX 3XY         Pattern       PIC32 MX 3XY |                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Flash Memory Far                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | nily                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| Architecture                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | MX = 32-bit RISC MCU core                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| Product Groups                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 3XX = General purpose microcontroller family<br>4XX = General purpose with USB microcontroller family                                                                                                                                                                                                                                                                                           |  |  |  |  |
| Flash Memory Family                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | F = Flash program memory                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| Program Memory Size                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 064 = 6 4KB<br>128 = 128KB<br>256 = 256KB<br>512 = 512KB                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| Pin Count                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | H = 64-pin<br>L = 100-pin                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| Software Targeting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | B = Targeted for Bluetooth Audio Break-in devices                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| Speed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | blank = up to 100 MHz<br>120   = up to 120 MHz                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| Temperature Range                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | blank = 0°C to +70°C (Commercial)<br>I = -40°C to +85°C (Industrial)<br>V = -40°C to +105°C (V-Temp)                                                                                                                                                                                                                                                                                            |  |  |  |  |
| Package                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | MR = 64-Lead (9x9x0.9 mm) QFN with 5.40x5.40 Exposed Pad (Plastic Quad Flat)<br>RG = 64-Lead (9x9x0.9 mm) QFN with 4.7x4.7 Exposed Pad (Plastic Quad Flat)<br>PT = 64-Lead (10x10x1 mm) TQFP (Thin Quad Flatpack)<br>PT = 100-Lead (12x12x1 mm) TQFP (Thin Quad Flatpack)<br>PF = 100-Lead (14x14x1 mm) TQFP (Thin Quad Flatpack)<br>TL = 124-Lead (9x9x0.9 mm) VTLA (Very Thin Leadless Array) |  |  |  |  |
| Pattern                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Three-digit QTP, SQTP, Code or Special Requirements (blank otherwise) ES = Engineering Sample                                                                                                                                                                                                                                                                                                   |  |  |  |  |

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELoQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

## QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, AnyRate, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, KeeLoq logo, Kleer, LANCheck, LINK MD, MediaLB, MOST, MOST logo, MPLAB, OptoLyzer, PIC, PICSTART, PIC32 logo, RightTouch, SpyNIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, ETHERSYNCH, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and QUIET-WIRE are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PureSilicon, RightTouch logo, REAL ICE, Ripple Blocker, Serial Quad I/O, SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

 $\ensuremath{\mathsf{SQTP}}$  is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademarks of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2012-2016, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-5224-0959-5