

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFl

| Product Status             | Active                                                                          |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | MIPS32® M4K™                                                                    |
| Core Size                  | 32-Bit Single-Core                                                              |
| Speed                      | 100MHz                                                                          |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART, USB OTG                   |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                                      |
| Number of I/O              | 49                                                                              |
| Program Memory Size        | 64KB (64K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 16K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 3.6V                                                                     |
| Data Converters            | A/D 28x10b                                                                      |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 64-TQFP                                                                         |
| Supplier Device Package    | 64-TQFP (10x10)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx430f064ht-i-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Table of Contents**

| 1.0   | Device Overview                                    | 17  |
|-------|----------------------------------------------------|-----|
| 2.0   | Guidelines for Getting Started with 32-bit MCUs    |     |
| 3.0   | CPU                                                | 35  |
| 4.0   | Memory Organization                                | 39  |
| 5.0   | Flash Program Memory                               | 53  |
| 6.0   | Resets                                             | 59  |
| 7.0   | Interrupt Controller                               | 63  |
| 8.0   | Oscillator Configuration                           |     |
| 9.0   | Prefetch Cache                                     | 83  |
| 10.0  | Direct Memory Access (DMA) Controller              |     |
| 11.0  | USB On-The-Go (OTG)                                | 113 |
| 12.0  | I/O Ports                                          | 137 |
| 13.0  | Timer1                                             | 167 |
| 14.0  | Timer2/3, Timer4/5                                 | 171 |
| 15.0  | Watchdog Timer (WDT)                               | 177 |
| 16.0  | Input Capture                                      | 181 |
| 17.0  | Output Compare                                     | 185 |
| 18.0  | Serial Peripheral Interface (SPI)                  | 189 |
| 19.0  | Inter-Integrated Circuit (I <sup>2</sup> C)        | 197 |
| 20.0  | Universal Asynchronous Receiver Transmitter (UART) | 205 |
| 21.0  | Parallel Master Port (PMP)                         | 213 |
| 22.0  | Real-Time Clock and Calendar (RTCC)                | 223 |
| 23.0  | 10-bit Analog-to-Digital Converter (ADC)           | 233 |
| 24.0  | Comparator                                         | 243 |
| 25.0  | Comparator Voltage Reference (CVREF)               |     |
| 26.0  | Charge Time Measurement Unit (CTMU)                | 251 |
| 27.0  | Power-Saving Features                              | 257 |
| 28.0  | Special Features                                   | 261 |
| 29.0  | Instruction Set                                    | 273 |
| 30.0  | Development Support                                | 275 |
| 31.0  | Electrical Characteristics                         | 279 |
| 32.0  | DC and AC Device Characteristics Graphs            | 329 |
| 33.0  | Packaging Information                              | 333 |
| The I | Nicrochip Web Site                                 | 359 |
| Custo | omer Change Notification Service                   | 359 |
| Custo | omer Support                                       | 359 |
| Produ | uct Identification System                          | 360 |

|          | Pin Number                             |                                               |                                   |                 |                | -,                                                  |
|----------|----------------------------------------|-----------------------------------------------|-----------------------------------|-----------------|----------------|-----------------------------------------------------|
| Pin Name | 64-pin<br>QFN/<br>TQFP                 | 100-pin<br>TQFP                               | 124-pin<br>VTLA                   | Pin<br>Type     | Buffer<br>Type | Description                                         |
| RB0      | 16                                     | 25                                            | B14                               | I/O             | ST             |                                                     |
| RB1      | 15                                     | 24                                            | A15                               | I/O             | ST             | _                                                   |
| RB2      | 14                                     | 23                                            | B13                               | I/O             | ST             |                                                     |
| RB3      | 13                                     | 22                                            | A13                               | I/O             | ST             |                                                     |
| RB4      | 12                                     | 21                                            | B11                               | I/O             | ST             | _                                                   |
| RB5      | 11                                     | 20                                            | A12                               | I/O             | ST             | _                                                   |
| RB6      | 17                                     | 26                                            | A20                               | I/O             | ST             | _                                                   |
| RB7      | 18                                     | 27                                            | B16                               | I/O             | ST             | PORTB is a hidirectional I/O port                   |
| RB8      | 21                                     | 32                                            | A23                               | I/O             | ST             |                                                     |
| RB9      | 22                                     | 33                                            | B19                               | I/O             | ST             |                                                     |
| RB10     | 23                                     | 34                                            | A24                               | I/O             | ST             |                                                     |
| RB11     | 24                                     | 35                                            | B20                               | I/O             | ST             |                                                     |
| RB12     | 27                                     | 41                                            | B23                               | I/O             | ST             |                                                     |
| RB13     | 28                                     | 42                                            | A28                               | I/O             | ST             |                                                     |
| RB14     | 29                                     | 43                                            | B24                               | I/O             | ST             |                                                     |
| RB15     | 30                                     | 44                                            | A29                               | I/O             | ST             |                                                     |
| RC1      | -                                      | 6                                             | A5                                | I/O             | ST             |                                                     |
| RC2      | -                                      | 7                                             | B4                                | I/O             | ST             |                                                     |
| RC3      | -                                      | 8                                             | A6                                | I/O             | ST             |                                                     |
| RC4      | -                                      | 9                                             | B5                                | I/O             | ST             | POPTC is a hidiractional I/O part                   |
| RC12     | 39                                     | 63                                            | B34                               | I/O             | ST             |                                                     |
| RC13     | 47                                     | 73                                            | A47                               | I/O             | ST             |                                                     |
| RC14     | 48                                     | 74                                            | B40                               | I/O             | ST             |                                                     |
| RC15     | 40                                     | 64                                            | A42                               | I/O             | ST             |                                                     |
| RD0      | 46                                     | 72                                            | B39                               | I/O             | ST             |                                                     |
| RD1      | 49                                     | 76                                            | A52                               | I/O             | ST             |                                                     |
| RD2      | 50                                     | 77                                            | B42                               | I/O             | ST             |                                                     |
| RD3      | 51                                     | 78                                            | A53                               | I/O             | ST             |                                                     |
| RD4      | 52                                     | 81                                            | B44                               | I/O             | ST             | _                                                   |
| RD5      | 53                                     | 82                                            | A55                               | I/O             | ST             | _                                                   |
| RD6      | 54                                     | 83                                            | B45                               | I/O             | ST             | _                                                   |
| RD7      | 55                                     | 84                                            | A56                               | I/O             | ST             | PORTD is a hidirectional I/O port                   |
| RD8      | 42                                     | 68                                            | B37                               | I/O             | ST             |                                                     |
| RD9      | 43                                     | 69                                            | A45                               | I/O             | ST             |                                                     |
| RD10     | 44                                     | 70                                            | B38                               | I/O             | ST             | _                                                   |
| RD11     | 45                                     | 71                                            | A46                               | I/O             | ST             |                                                     |
| RD12     |                                        | 79                                            | B43                               | I/O             | ST             |                                                     |
| RD13     |                                        | 80                                            | A54                               | I/O             | ST             |                                                     |
| RD14     |                                        | 47                                            | B26                               | I/O             | ST             |                                                     |
| RD15     | _                                      | 48                                            | A31                               | I/O             | ST             |                                                     |
| Legend:  | CMOS = CI<br>ST = Schmi<br>TTL = TTL i | MOS compat<br>itt Trigger inp<br>input buffer | ible input or ou<br>out with CMOS | itput<br>levels | An<br>O :      | alog = Analog input P = Power<br>= Output I = Input |

## TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED)

**Note 1:** This pin is only available on devices without a USB module.

2: This pin is only available on devices with a USB module.

3: This pin is not available on 64-pin devices.

|          | Pin Number             |                               |                                    |                 |                | ,                                                                                         |
|----------|------------------------|-------------------------------|------------------------------------|-----------------|----------------|-------------------------------------------------------------------------------------------|
| Pin Name | 64-pin<br>QFN/<br>TQFP | 100-pin<br>TQFP               | 124-pin<br>VTLA                    | Pin<br>Type     | Buffer<br>Type | Description                                                                               |
| CVREF-   | 15                     | 28                            | A21                                | I               | Analog         | Comparator Voltage Reference (Low)                                                        |
| CVREF+   | 16                     | 29                            | B17                                | I               | Analog         | Comparator Voltage Reference (High)                                                       |
| CVREFOUT | 23                     | 34                            | A24                                | I               | Analog         | Comparator Voltage Reference (Output)                                                     |
| C1INA    | 11                     | 20                            | A12                                | I               | Analog         |                                                                                           |
| C1INB    | 12                     | 21                            | B11                                | I               | Analog         | Comparator 1 Inputs                                                                       |
| C1INC    | 5                      | 11                            | B6                                 | I               | Analog         |                                                                                           |
| C1IND    | 4                      | 10                            | A7                                 | I               | Analog         |                                                                                           |
| C2INA    | 13                     | 22                            | A13                                | I               | Analog         |                                                                                           |
| C2INB    | 14                     | 23                            | B13                                | I               | Analog         |                                                                                           |
| C2INC    | 8                      | 14                            | A9                                 | I               | Analog         | Comparator 2 Inputs                                                                       |
| C2IND    | 6                      | 12                            | A8                                 | I               | Analog         |                                                                                           |
| C10UT    | PPS                    | PPS                           | PPS                                | 0               | —              | Comparator 1 Output                                                                       |
| C2OUT    | PPS                    | PPS                           | PPS                                | 0               | —              | Comparator 2 Output                                                                       |
| PMALL    | 30                     | 44                            | A29                                | 0               | TTL/ST         | Parallel Master Port Address Latch Enable Low Byte                                        |
| PMALH    | 29                     | 43                            | B24                                | 0               | TTL/ST         | Parallel Master Port Address Latch Enable High Byte                                       |
| PMA0     | 30                     | 44                            | A29                                | 0               | TTL/ST         | Parallel Master Port Address bit 0 Input (Buffered Slave modes) and Output (Master modes) |
| PMA1     | 29                     | 43                            | B24                                | 0               | TTL/ST         | Parallel Master Port Address bit 0 Input (Buffered Slave modes) and Output (Master modes) |
| PMA2     | 8                      | 14                            | A9                                 | 0               | TTL/ST         |                                                                                           |
| PMA3     | 6                      | 12                            | A8                                 | 0               | TTL/ST         |                                                                                           |
| PMA4     | 5                      | 11                            | B6                                 | 0               | TTL/ST         |                                                                                           |
| PMA5     | 4                      | 10                            | A7                                 | 0               | TTL/ST         |                                                                                           |
| PMA6     | 16                     | 29                            | B17                                | 0               | TTL/ST         |                                                                                           |
| PMA7     | 22                     | 28                            | A21                                | 0               | TTL/ST         |                                                                                           |
| PMA8     | 32                     | 50                            | A32                                | 0               | TTL/ST         |                                                                                           |
| PMA9     | 31                     | 49                            | B27                                | 0               | TTL/ST         |                                                                                           |
| PMA10    | 28                     | 42                            | A28                                | 0               | TTL/ST         | Parallal Master Part data (Demultipleyed Master                                           |
| PMA11    | 27                     | 41                            | B23                                | 0               | TTL/ST         | mode) or Address/Data (Multiplexed Master modes)                                          |
| PMA12    | 24                     | 35                            | B20                                | 0               | TTL/ST         |                                                                                           |
| PMA13    | 23                     | 34                            | A24                                | 0               | TTL/ST         |                                                                                           |
| PMA14    | 45                     | 71                            | A46                                | 0               | TTL/ST         |                                                                                           |
| PMA15    | 44                     | 70                            | B38                                | 0               | TTL/ST         |                                                                                           |
| PMCS1    | 45                     | 71                            | A46                                | 0               | TTL/ST         |                                                                                           |
| PMCS2    | 44                     | 70                            | B38                                | 0               | TTL/ST         |                                                                                           |
| PMD0     | 60                     | 93                            | B52                                | I/O             | TTL/ST         | ]                                                                                         |
| PMD1     | 61                     | 94                            | A64                                | I/O             | TTL/ST         | ]                                                                                         |
| PMD2     | 62                     | 98                            | A66                                | I/O             | TTL/ST         | ]                                                                                         |
| Legend:  | CMOS = CI<br>ST = Schm | MOS compar<br>itt Trigger inp | tible input or ou<br>out with CMOS | utput<br>levels | An<br>O        | alog = Analog input P = Power<br>= Output I = Input                                       |

#### TARI E 1-1. PINOUT I/O DESCRIPTIONS (CONTINUED)

TTL = TTL input buffer

Note 1: This pin is only available on devices without a USB module.

2: This pin is only available on devices with a USB module.

3: This pin is not available on 64-pin devices.

# 3.2 Architecture Overview

The MIPS32<sup>®</sup> M4K<sup>®</sup> processor core contains several logic blocks working together in parallel, providing an efficient high-performance computing engine. The following blocks are included with the core:

- Execution Unit
- Multiply/Divide Unit (MDU)
- System Control Coprocessor (CP0)
- Fixed Mapping Translation (FMT)
- Dual Internal Bus interfaces
- Power Management
- MIPS16e<sup>®</sup> Support
- Enhanced JTAG (EJTAG) Controller

#### 3.2.1 EXECUTION UNIT

The MIPS32<sup>®</sup> M4K<sup>®</sup> processor core execution unit implements a load/store architecture with single-cycle ALU operations (logical, shift, add, subtract) and an autonomous multiply/divide unit. The core contains thirty-two 32-bit General Purpose Registers (GPRs) used for integer operations and address calculation. One additional register file shadow set (containing thirty-two registers) is added to minimize context switching overhead during interrupt/exception processing. The register file consists of two read ports and one write port and is fully bypassed to minimize operation latency in the pipeline.

The execution unit includes:

- 32-bit adder used for calculating the data address
- Address unit for calculating the next instruction
   address
- Logic for branch determination and branch target address calculation
- · Load aligner
- Bypass multiplexers used to avoid stalls when executing instruction streams where data producing instructions are followed closely by consumers of their results
- Leading Zero/One detect unit for implementing the CLZ and CLO instructions
- Arithmetic Logic Unit (ALU) for performing bitwise logical operations
- Shifter and store aligner

# 3.2.2 MULTIPLY/DIVIDE UNIT (MDU)

The MIPS32<sup>®</sup> M4K<sup>®</sup> processor core includes a Multiply/Divide Unit (MDU) that contains a separate pipeline for multiply and divide operations. This pipeline operates in parallel with the Integer Unit (IU) pipeline and does not stall when the IU pipeline stalls. This allows MDU operations to be partially masked by system stalls and/or other integer unit instructions.

The high-performance MDU consists of a 32x16 booth recoded multiplier, result/accumulation registers (HI and LO), a divide state machine, and the necessary multiplexers and control logic. The first number shown ('32' of 32x16) represents the *rs* operand. The second number ('16' of 32x16) represents the *rt* operand. The PIC32 core only checks the value of the latter (*rt*) operand to determine how many times the operation must pass through the multiplier. The 16x16 and 32x16 operations pass through the multiplier once. A 32x32 operation passes through the multiplier twice.

The MDU supports execution of one 16x16 or 32x16 multiply operation every clock cycle; 32x32 multiply operations can be issued every other clock cycle. Appropriate interlocks are implemented to stall the issuance of back-to-back 32x32 multiply operations. The multiply operand size is automatically determined by logic built into the MDU.

Divide operations are implemented with a simple 1 bit per clock iterative algorithm. An early-in detection checks the sign extension of the dividend (*rs*) operand. If *rs* is 8 bits wide, 23 iterations are skipped. For a 16-bit wide *rs*, 15 iterations are skipped and for a 24-bit wide *rs*, 7 iterations are skipped. Any attempt to issue a subsequent MDU instruction while a divide is still active causes an IU pipeline stall until the divide operation is completed.

Table 3-1 lists the repeat rate (peak issue rate of cycles until the operation can be reissued) and latency (number of cycles until a result is available) for the PIC32 core multiply and divide instructions. The approximate latency and repeat rates are listed in terms of pipeline clocks.

| Op code                 | Operand Size (mul rt) (div rs) | Latency | Repeat Rate |  |  |  |  |  |  |  |
|-------------------------|--------------------------------|---------|-------------|--|--|--|--|--|--|--|
| MULT/MULTU, MADD/MADDU, | 16 bits                        | 1       | 1           |  |  |  |  |  |  |  |
| MSUB/MSUBU              | 32 bits                        | 2       | 2           |  |  |  |  |  |  |  |
| MUL                     | 16 bits                        | 2       | 1           |  |  |  |  |  |  |  |
|                         | 32 bits                        | 3       | 2           |  |  |  |  |  |  |  |
| DIV/DIVU                | 8 bits                         | 12      | 11          |  |  |  |  |  |  |  |
|                         | 16 bits                        | 19      | 18          |  |  |  |  |  |  |  |
|                         | 24 bits                        | 26      | 25          |  |  |  |  |  |  |  |
|                         | 32 bits                        | 33      | 32          |  |  |  |  |  |  |  |

# TABLE 3-1: MIPS32<sup>®</sup> M4K<sup>®</sup> PROCESSOR CORE HIGH-PERFORMANCE INTEGER MULTIPLY/ DIVIDE UNIT LATENCIES AND REPEAT RATES

# 7.0 INTERRUPT CONTROLLER

Note: This data sheet summarizes the features of the PIC32MX330/350/370/430/450/470 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 8. "Interrupt Controller" (DS60001108), which is available from the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32).

PIC32MX330/350/370/430/450/470 devices generate interrupt requests in response to interrupt events from peripheral modules. The interrupt control module exists externally to the CPU logic and prioritizes the interrupt events before presenting them to the CPU.

The PIC32MX330/350/370/430/450/470 interrupt module includes the following features:

- Up to 76 interrupt sources
- · Up to 46 interrupt vectors
- · Single and multi-vector mode operations
- Five external interrupts with edge polarity control
- Interrupt proximity timer
- Seven user-selectable priority levels for each vector
- Four user-selectable subpriority levels within each priority
- Dedicated shadow set configurable for any priority level (see the FSRSSEL<2:0> bits (DEVCFG3<18:16>) in 28.0 "Special Features" for more information)
- Software can generate any interrupt
- User-configurable interrupt vector table location
- User-configurable interrupt vector spacing

# FIGURE 7-1: INTERRUPT CONTROLLER MODULE BLOCK DIAGRAM



#### **Oscillator Control Registers** 8.1

| TAB                      | LE 8-1:                         | 0         | SCILL | ATOR  | CONTR   |            | GISTEF  | R MAP       |          |        |         |                      |                |       |              |                       |                    |       |           |
|--------------------------|---------------------------------|-----------|-------|-------|---------|------------|---------|-------------|----------|--------|---------|----------------------|----------------|-------|--------------|-----------------------|--------------------|-------|-----------|
| ess                      |                                 | ē         |       |       |         |            |         |             |          |        | Bits    |                      |                |       |              |                       |                    |       | ú         |
| Virtual Addr<br>(BF80_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13   | 28/12      | 27/11   | 26/10       | 25/9     | 24/8   | 23/7    | 22/6                 | 21/5           | 20/4  | 19/3         | 18/2                  | 17/1               | 16/0  | All Reset |
| F000 OSC                 | 080000                          | 31:16     | —     | _     | PI      | LLODIV<2:0 | )>      | FRCDIV<2:0> |          | —      | SOSCRDY | PBDIVRDY             | RDY PBDIV<1:0> |       | PLLMULT<2:0> |                       | x1xx <sup>(2</sup> |       |           |
|                          | USCCON                          | 15:0      | _     |       | COSC<2: | 0>         | _       |             | NOSC<2:0 | )>     | CLKLOCK | ULOCK <sup>(4)</sup> | SLOCK          | SLPEN | CF           | UFRCEN <sup>(4)</sup> | SOSCEN             | OSWEN | xxxx(2    |
| E010                     |                                 | 31:16     | _     | _     |         | —          | —       | —           | —        | _      | —       | —                    | —              | -     |              | —                     | -                  | _     | 0000      |
| 1 0 10                   | 030101                          | 15:0      | _     | _     |         | _          | _       | _           | _        |        | _       | _                    |                |       | TUN          | V<5:0>                |                    |       | 0000      |
| <b>F000</b>              |                                 | 31:16     | _     |       |         |            |         |             |          |        | RODIV<  | 14:0>                |                |       |              |                       |                    |       | 0000      |
| F020                     | REFUCUN                         | 15:0      | ON    | _     | SIDL    | OE         | RSLP    | —           | DIVSWEN  | ACTIVE | _       | _                    | —              | —     |              | ROSE                  | L<3:0>             |       | 0000      |
| F030                     |                                 | 31:16     |       |       |         |            | ROTRIM< | 8:0>        |          |        |         | _                    | _              | _     | _            | _                     | _                  | _     | 0000      |
|                          | REFOTRIM                        | REFOTRIM  | 15:0  | —     | _       | —          | —       | —           |          | —      | _       | —                    | _              | —     | _            | _                     | —                  | _     | _         |

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.2 "CLR, SET, and INV Registers" for Note 1: more information.

Reset values are dependent on the DEVCFGx Configuration bits and the type of reset. 2:

This bit is only available on devices with a USB module. 3:

# 9.0 PREFETCH CACHE

Note: This data sheet summarizes the features of the PIC32MX330/350/370/430/450/470 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 4. "Prefetch Cache" (DS60001119), which is available from the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32).

Prefetch cache increases performance for applications executing out of the cacheable program Flash memory regions by implementing instruction caching, constant data caching and instruction prefetching.

# 9.1 Features

- 16 fully associative lockable cache lines
- 16-byte cache lines
- Up to four cache lines allocated to data
- Two cache lines with address mask to hold repeated instructions
- · Pseudo LRU replacement policy
- · All cache lines are software writable
- · 16-byte parallel memory fetch
- · Predictive instruction prefetch

A simplified block diagram of the Prefetch Cache module is illustrated in Figure 9-1.



# FIGURE 9-1: PREFETCH CACHE MODULE BLOCK DIAGRAM

# PIC32MX330/350/370/430/450/470

#### REGISTER 10-12: DCHxSSIZ: DMA CHANNEL 'x' SOURCE SIZE REGISTER

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|
| 21.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
| 31:24        | —                 | —                 | —                 | _                 | —                 | —                 | —                | —                |  |  |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
| 23:10        | —                 | —                 | —                 | _                 | —                 | —                 | —                | —                |  |  |
| 45.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 15:8         | CHSSIZ<15:8>      |                   |                   |                   |                   |                   |                  |                  |  |  |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
|              |                   |                   |                   | CHSSIZ            | <7:0>             |                   |                  |                  |  |  |

# Legend:R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown

#### bit 31-16 Unimplemented: Read as '0'

bit 15-0 CHSSIZ<15:0>: Channel Source Size bits

1111111111111111 = 65,535 byte source size

#### **REGISTER 10-13: DCHxDSIZ: DMA CHANNEL 'x' DESTINATION SIZE REGISTER**

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
|              | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |  |  |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
| 23:10        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |  |  |
| 45.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 15:8         | CHDSIZ<15:8>      |                   |                   |                   |                   |                   |                  |                  |  |  |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
|              |                   |                   |                   | CHDSIZ            | <7:0>             |                   |                  |                  |  |  |

| Legend:           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

bit 31-16 Unimplemented: Read as '0'

# 14.0 TIMER2/3, TIMER4/5

Note: This data sheet summarizes the features of the PIC32MX330/350/370/430/450/470 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 14. "Timers"** (DS60001105), which is available from the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32).

The PIC32MX330/350/370/430/450/470 family of devices features four synchronous 16-bit timers (default) that can operate as a free-running interval timer for various timing applications and counting external events. The following modes are supported:

- Synchronous internal 16-bit timer
- Synchronous internal 16-bit gated timer
- · Synchronous external 16-bit timer

Two 32-bit synchronous timers are available by combining Timer2 with Timer3 and Timer4 with Timer5. The 32-bit timers can operate in three modes:

- · Synchronous internal 32-bit timer
- · Synchronous internal 32-bit gated timer
- · Synchronous external 32-bit timer
- Note: In this chapter, references to registers, TxCON, TMRx and PRx, use 'x' to represent Timer2 through 5 in 16-bit modes. In 32-bit modes, 'x' represents Timer2 or 4; 'y' represents Timer3 or 5.

# 14.1 Additional Supported Features

- Selectable clock prescaler
- Timers operational during CPU idle
- Time base for Input Capture and Output Compare modules (Timer2 and Timer3 only)
- ADC event trigger (Timer3 in 16-bit mode, Timer2/ 3 in 32-bit mode)
- Fast bit manipulation using CLR, SET, and INV registers

# FIGURE 14-1: TIMER2, 3, 4, 5 BLOCK DIAGRAM (16-BIT)



| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | R/W-0            |  |  |  |
|              | —                 | —                 | —                 | —                 | —                 | —                 | —                | ADM_EN           |  |  |  |
| 00.40        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |
| 23:10        | ADDR<7:0>         |                   |                   |                   |                   |                   |                  |                  |  |  |  |
| 45.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R-0              | R-1              |  |  |  |
| 15:8         | UTXISE            | L<1:0>            | UTXINV            | URXEN             | UTXBRK            | UTXEN             | UTXBF            | TRMT             |  |  |  |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R-1               | R-0               | R-0               | R/W-0            | R-0              |  |  |  |
| 7:0          | URXISE            | L<1:0>            | ADDEN             | RIDLE             | PERR              | FERR              | OERR             | URXDA            |  |  |  |

#### REGISTER 20-2: UxSTA: UARTx STATUS AND CONTROL REGISTER

# Legend:

| zogonai           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

#### bit 31-25 Unimplemented: Read as '0'

- bit 24 ADM\_EN: Automatic Address Detect Mode Enable bit
  - 1 = Automatic Address Detect mode is enabled
  - 0 = Automatic Address Detect mode is disabled
- bit 23-16 ADDR<7:0>: Automatic Address Mask bits

When the ADM\_EN bit is '1', this value defines the address character to use for automatic address detection.

#### bit 15-14 UTXISEL<1:0>: TX Interrupt Mode Selection bits

- 11 = Reserved, do not use
- 10 = Interrupt is generated and asserted while the transmit buffer is empty
- 01 = Interrupt is generated and asserted when all characters have been transmitted
- 00 = Interrupt is generated and asserted while the transmit buffer contains at least one empty space

#### bit 13 UTXINV: Transmit Polarity Inversion bit

If IrDA mode is disabled (i.e., IREN (UxMODE<12>) is '0'):

- 1 = UxTX Idle state is '0'
- 0 = UxTX Idle state is '1'

#### If IrDA mode is enabled (i.e., IREN (UxMODE<12>) is '1'):

- 1 = IrDA encoded UxTX Idle state is '1'
- 0 = IrDA encoded UxTX Idle state is '0'

#### bit 12 URXEN: Receiver Enable bit

- 1 = UARTx receiver is enabled. UxRX pin is controlled by UARTx (if ON = 1)
- 0 = UARTx receiver is disabled. UxRX pin is ignored by the UARTx module. UxRX pin is controlled by the port.

#### bit 11 UTXBRK: Transmit Break bit

- 1 = Send Break on next transmission. Start bit followed by twelve '0' bits, followed by Stop bit; cleared by hardware upon completion
- 0 = Break transmission is disabled or completed
- bit 10 UTXEN: Transmit Enable bit
  - 1 = UARTx transmitter is enabled. UxTX pin is controlled by UARTx (if ON = 1)
  - 0 = UARTx transmitter is disabled. Any pending transmission is aborted and buffer is reset. UxTX pin is controlled by the port.

#### bit 9 UTXBF: Transmit Buffer Full Status bit (read-only)

- 1 = Transmit buffer is full
- 0 = Transmit buffer is not full, at least one more character can be written

# REGISTER 21-2: PMMODE: PARALLEL PORT MODE REGISTER (CONTINUED)

- bit 5-2 WAITM<3:0>: Data Read/Write Strobe Wait States bits<sup>(1)</sup>
  - 1111 = Wait of 16 Трв • •
    - 0001 = Wait of 2 Трв 0000 = Wait of 1 Трв (default)
- bit 1-0 WAITE<1:0>: Data Hold After Read/Write Strobe Wait States bits<sup>(1)</sup>
  - 11 = Wait of 4 TPB 10 = Wait of 3 TPB 01 = Wait of 2 TPB
  - 00 = Wait of 1 Трв (default)

For Read operations: 11 = Wait of 3 TPB 10 = Wait of 2 TPB 01 = Wait of 1 TPB 00 = Wait of 0 TPB (default)

- **Note 1:** Whenever WAITM<3:0> = 0000, WAITB and WAITE bits are ignored and forced to 1 TPB cycle for a write operation; WAITB = 1 TPB cycle, WAITE = 0 TPB cycles for a read operation.
  - 2: Address bits, A15 and A14, are not subject to automatic increment/decrement if configured as Chip Select CS2 and CS1.
  - **3:** These pins are active when MODE16 = 1 (16-bit mode).

# REGISTER 22-1: RTCCON: RTC CONTROL REGISTER (CONTINUED)

- bit 3 RTCWREN: RTC Value Registers Write Enable bit<sup>(4)</sup>
  - 1 = RTC Value registers can be written to by the user
    - 0 = RTC Value registers are locked out from being written to by the user
- bit 2 RTCSYNC: RTCC Value Registers Read Synchronization bit
  - 1 = RTC Value registers can change while reading, due to a rollover ripple that results in an invalid data read If the register is read twice and results in the same data, the data can be assumed to be valid
  - 0 = RTC Value registers can be read without concern about a rollover ripple
- bit 1 HALFSEC: Half-Second Status bit<sup>(5)</sup>
  - 1 = Second half period of a second
  - 0 = First half period of a second
- bit 0 RTCOE: RTCC Output Enable bit
  - 1 = RTCC clock output is enabled clock presented onto an I/O
  - 0 = RTCC clock output is disabled
- Note 1: The ON bit is only writable when RTCWREN = 1.
  - 2: When using the 1:1 PBCLK divisor, the user software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.
  - 3: Requires RTCOE = 1 (RTCCON<0>) for the output to be active.
  - 4: The RTCWREN bit can be set only when the write sequence is enabled.
  - 5: This bit is read-only. It is cleared to '0' on a write to the seconds bit fields (RTCTIME<14:8>).

**Note:** This register is reset only on a Power-on Reset (POR).

# REGISTER 28-2: DEVCFG1: DEVICE CONFIGURATION WORD 1 (CONTINUED)

- bit 15-14 FCKSM<1:0>: Clock Switching and Monitor Selection Configuration bits
  - 1x = Clock switching is disabled, Fail-Safe Clock Monitor is disabled
  - 01 = Clock switching is enabled, Fail-Safe Clock Monitor is disabled
  - 00 = Clock switching is enabled, Fail-Safe Clock Monitor is enabled
- bit 13-12 FPBDIV<1:0>: Peripheral Bus Clock Divisor Default Value bits
  - 11 = PBCLK is SYSCLK divided by 8
  - 10 = PBCLK is SYSCLK divided by 4
  - 01 = PBCLK is SYSCLK divided by 2
  - 00 = PBCLK is SYSCLK divided by 1
- bit 11 Reserved: Write '1'
- bit 10 OSCIOFNC: CLKO Enable Configuration bit
  - 1 = CLKO output is disabled
  - 0 = CLKO output signal active on the OSCO pin; Primary Oscillator must be disabled or configured for the External Clock mode (EC) for the CLKO to be active (POSCMOD<1:0> = 11 or 00)
- bit 9-8 **POSCMOD<1:0>:** Primary Oscillator Configuration bits
  - 11 = Primary Oscillator is disabled
  - 10 = HS Oscillator mode is selected
  - 01 = XT Oscillator mode is selected
  - 00 = External Clock mode is selected
- bit 7 IESO: Internal External Switchover bit
  - 1 = Internal External Switchover mode is enabled (Two-Speed Start-up is enabled)
  - 0 = Internal External Switchover mode is disabled (Two-Speed Start-up is disabled)
- bit 6 **Reserved:** Write '1'
- bit 5 **FSOSCEN:** Secondary Oscillator Enable bit
  - 1 = Enable Secondary Oscillator
  - 0 = Disable Secondary Oscillator
- bit 4-3 Reserved: Write '1'
- bit 2-0 **FNOSC<2:0>:** Oscillator Selection bits
  - 111 = Fast RC Oscillator with divide-by-N (FRCDIV)
  - 110 = FRCDIV16 Fast RC Oscillator with fixed divide-by-16 postscaler
  - 101 = Low-Power RC Oscillator (LPRC)
  - 100 = Secondary Oscillator (Sosc)
  - 011 = Primary Oscillator (Posc) with PLL module (XT+PLL, HS+PLL, EC+PLL)
  - 010 = Primary Oscillator (XT, HS, EC)<sup>(1)</sup>
  - 001 = Fast RC Oscillator with divide-by-N with PLL module (FRCDIV+PLL)
  - 000 = Fast RC Oscillator (FRC)
- **Note 1:** Do not disable the Posc (POSCMOD = 11) when using this oscillator source.

# 30.6 MPLAB X SIM Software Simulator

The MPLAB X SIM Software Simulator allows code development in a PC-hosted environment by simulating the PIC MCUs and dsPIC DSCs on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. Registers can be logged to files for further run-time analysis. The trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on I/O, most peripherals and internal registers.

The MPLAB X SIM Software Simulator fully supports symbolic debugging using the MPLAB XC Compilers, and the MPASM and MPLAB Assemblers. The software simulator offers the flexibility to develop and debug code outside of the hardware laboratory environment, making it an excellent, economical software development tool.

# 30.7 MPLAB REAL ICE In-Circuit Emulator System

The MPLAB REAL ICE In-Circuit Emulator System is Microchip's next generation high-speed emulator for Microchip Flash DSC and MCU devices. It debugs and programs all 8, 16 and 32-bit MCU, and DSC devices with the easy-to-use, powerful graphical user interface of the MPLAB X IDE.

The emulator is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with either a connector compatible with in-circuit debugger systems (RJ-11) or with the new high-speed, noise tolerant, Low-Voltage Differential Signal (LVDS) interconnection (CAT5).

The emulator is field upgradable through future firmware downloads in MPLAB X IDE. MPLAB REAL ICE offers significant advantages over competitive emulators including full-speed emulation, run-time variable watches, trace analysis, complex breakpoints, logic probes, a ruggedized probe interface and long (up to three meters) interconnection cables.

# 30.8 MPLAB ICD 3 In-Circuit Debugger System

The MPLAB ICD 3 In-Circuit Debugger System is Microchip's most cost-effective, high-speed hardware debugger/programmer for Microchip Flash DSC and MCU devices. It debugs and programs PIC Flash microcontrollers and dsPIC DSCs with the powerful, yet easy-to-use graphical user interface of the MPLAB IDE.

The MPLAB ICD 3 In-Circuit Debugger probe is connected to the design engineer's PC using a highspeed USB 2.0 interface and is connected to the target with a connector compatible with the MPLAB ICD 2 or MPLAB REAL ICE systems (RJ-11). MPLAB ICD 3 supports all MPLAB ICD 2 headers.

# 30.9 PICkit 3 In-Circuit Debugger/ Programmer

The MPLAB PICkit 3 allows debugging and programming of PIC and dsPIC Flash microcontrollers at a most affordable price point using the powerful graphical user interface of the MPLAB IDE. The MPLAB PICkit 3 is connected to the design engineer's PC using a fullspeed USB interface and can be connected to the target via a Microchip debug (RJ-11) connector (compatible with MPLAB ICD 3 and MPLAB REAL ICE). The connector uses two device I/O pins and the Reset line to implement in-circuit debugging and In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>).

# 30.10 MPLAB PM3 Device Programmer

The MPLAB PM3 Device Programmer is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features a large LCD display (128 x 64) for menus and error messages, and a modular, detachable socket assembly to support various package types. The ICSP cable assembly is included as a standard item. In Stand-Alone mode, the MPLAB PM3 Device Programmer can read, verify and program PIC devices without a PC connection. It can also set code protection in this mode. The MPLAB PM3 connects to the host PC via an RS-232 or USB cable. The MPLAB PM3 has high-speed communications and optimized algorithms for quick programming of large memory devices, and incorporates an MMC card for file storage and data applications.

|               |       |                                                         | Standard Operating Conditions: 2.3V to 3.6V        |                     |                                                     |       |                                                   |  |  |  |
|---------------|-------|---------------------------------------------------------|----------------------------------------------------|---------------------|-----------------------------------------------------|-------|---------------------------------------------------|--|--|--|
|               |       |                                                         | (unless otherw                                     | ise state           | ed)                                                 |       |                                                   |  |  |  |
| DC CHA        | RACTE | RISTICS                                                 | Operating temp                                     | erature             | $0^{\circ}C \le TA \le +70^{\circ}C$ for Commercial |       |                                                   |  |  |  |
|               |       |                                                         |                                                    |                     | -40°C $\leq$ TA $\leq$ +85°C for Industrial         |       |                                                   |  |  |  |
|               |       |                                                         | $-40^{\circ}C \le TA \le +105^{\circ}C$ for V-temp |                     |                                                     |       |                                                   |  |  |  |
| Param.<br>No. | Symb. | Characteristics                                         | Min.                                               | Тур. <sup>(1)</sup> | Max.                                                | Units | Conditions                                        |  |  |  |
|               |       | Input Low Voltage                                       |                                                    |                     |                                                     |       |                                                   |  |  |  |
| DI10          | VIL   | I/O Pins with PMP                                       | Vss                                                | —                   | 0.15 Vdd                                            | V     |                                                   |  |  |  |
|               |       | I/O Pins                                                | Vss                                                | —                   | 0.2 Vdd                                             | V     |                                                   |  |  |  |
| DI18          |       | SDAx, SCLx                                              | Vss                                                | —                   | 0.3 Vdd                                             | V     | SMBus disabled (Note 4)                           |  |  |  |
| DI19          |       | SDAx, SCLx                                              | Vss                                                | —                   | 0.8                                                 | V     | SMBus enabled<br>(Note 4)                         |  |  |  |
|               |       | Input High Voltage                                      |                                                    |                     |                                                     |       |                                                   |  |  |  |
| DI20          | Vih   | I/O Pins not 5V-tolerant <sup>(5)</sup>                 | 0.65 VDD                                           | —                   | Vdd                                                 | V     | (Note 4,6)                                        |  |  |  |
|               |       | I/O Pins 5V-tolerant with<br>PMP <sup>(5)</sup>         | 0.25 VDD + 0.8V                                    | —                   | 5.5                                                 | V     | (Note 4,6)                                        |  |  |  |
|               |       | I/O Pins 5V-tolerant <sup>(5)</sup>                     | 0.65 VDD                                           | —                   | 5.5                                                 | V     |                                                   |  |  |  |
| DI28          |       | SDAx, SCLx                                              | 0.65 VDD                                           | —                   | 5.5                                                 | V     | SMBus disabled<br>(Note 4,6)                      |  |  |  |
| DI29          |       | SDAx, SCLx                                              | 2.1                                                | _                   | 5.5                                                 | V     | SMBus enabled,<br>2.3V ≤ VPIN ≤ 5.5<br>(Note 4,6) |  |  |  |
| DI30          | ICNPU | Change Notification<br>Pull-up Current                  |                                                    | _                   | -50                                                 | μA    | VDD = 3.3V, VPIN = VSS<br>(Note 3,6)              |  |  |  |
| DI31          | ICNPD | Change Notification<br>Pull-down Current <sup>(4)</sup> | —                                                  | 50                  | —                                                   | μA    | VDD = 3.3V, VPIN = VDD                            |  |  |  |

# TABLE 31-8: DC CHARACTERISTICS: I/O PIN INPUT SPECIFICATIONS

**Note 1:** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

- 2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.
- 3: Negative current is defined as current sourced by the pin.
- 4: This parameter is characterized, but not tested in manufacturing.
- 5: See the "Device Pin Tables" section for the 5V tolerant pins.
- 6: The VIH specifications are only in relation to externally applied inputs, and not with respect to the userselectable internal pull-ups. External open drain input signals utilizing the internal pull-ups of the PIC32 device are guaranteed to be recognized only as a logic "high" internally to the PIC32 device, provided that the external load does not exceed the minimum value of ICNPU. For External "input" logic inputs that require a pull-up source, to guarantee the minimum VIH of those components, it is recommended to use an external pull-up resistor rather than the internal pull-ups of the PIC32 device.
- 7: VIL source < (Vss 0.3). Characterized but not tested.
- 8: VIH source > (VDD + 0.3) for non-5V tolerant pins only.
- **9:** Digital 5V tolerant pins do not have an internal high side diode to VDD, and therefore, cannot tolerate any "positive" input injection current.
- **10:** Injection currents > | 0 | can affect the ADC results by approximately 4 to 6 counts (i.e., VIH Source > (VDD + 0.3) or VIL source < (VSS 0.3)).
- 11: Any number and/or combination of I/O pins not excluded under IICL or IICH conditions are permitted provided the "absolute instantaneous" sum of the input injection currents from all pins do not exceed the specified limit. If Note 7, IICL = (((Vss 0.3) VIL source) / Rs). If Note 8, IICH = ((IICH source (VDD + 0.3)) / RS). RS = Resistance between input source voltage and device pin. If (Vss 0.3) ≤ VSOURCE ≤ (VDD + 0.3), injection current = 0.

# TABLE 31-10: ELECTRICAL CHARACTERISTICS: BOR

| DC CHARACTERISTICS |        |                                         | Standa<br>(unles<br>Operat | ard Operat<br>s otherwis<br>ting temper | ting Cor<br>se stated<br>rature | nditions: 2.3V to 3.6V<br>d)<br>$0^{\circ}C \le TA \le +70^{\circ}C$ for Commercial<br>$-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial<br>$-40^{\circ}C \le TA \le +105^{\circ}C$ for V-temp |            |  |
|--------------------|--------|-----------------------------------------|----------------------------|-----------------------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--|
| Param.<br>No.      | Symbol | Characteristics                         | Min. <sup>(1)</sup>        | Min. <sup>(1)</sup> Typical Max.        |                                 | Units                                                                                                                                                                                              | Conditions |  |
| BO10               | Vbor   | BOR Event on VDD transition high-to-low | 2.0                        | —                                       | 2.3                             | V                                                                                                                                                                                                  | _          |  |

Note 1: Parameters are for design guidance only and are not tested in manufacturing.

#### TABLE 31-11: ELECTRICAL CHARACTERISTICS: HVD

| DC CHARACTERISTICS           |        |                                 | Standard Operating Conditions: 2.3V to 3.6V(unless otherwise stated)Operating temperature $0^{\circ}C \le TA \le +70^{\circ}C$ for Commercial $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $-40^{\circ}C \le TA \le +105^{\circ}C$ for V-temp |                   |  |   |            |
|------------------------------|--------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--|---|------------|
| Param.<br>No. <sup>(1)</sup> | Symbol | Characteristics                 | Min.                                                                                                                                                                                                                                                   | Min. Typical Max. |  |   | Conditions |
| HV10                         | Vhvd   | High Voltage Detect on VCAP pin | _                                                                                                                                                                                                                                                      | 2.5               |  | V | _          |

**Note 1:** Parameters are for design guidance only and are not tested in manufacturing.

# 31.2 AC Characteristics and Timing Parameters

The information contained in this section defines PIC32MX330/350/370/430/450/470 AC characteristics and timing parameters.

#### FIGURE 31-1: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS



#### TABLE 31-17: CAPACITIVE LOADING REQUIREMENTS ON OUTPUT PINS

| AC CHARACTERISTICS |        |                       | $ \begin{array}{ll} \mbox{Standard Operating Conditions: 2.3V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & 0^{\circ}C \leq TA \leq +70^{\circ}C \mbox{ for Commercial} \\ & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +105^{\circ}C \mbox{ for V-temp} \end{array} $ |                        |      |                          |                                                                         |
|--------------------|--------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|--------------------------|-------------------------------------------------------------------------|
| Param.<br>No.      | Symbol | Characteristics       | Min.                                                                                                                                                                                                                                                                                                                                                      | Typical <sup>(1)</sup> | Max. | Units                    | Conditions                                                              |
| DO50               | Cosco  | OSC2 pin              | _                                                                                                                                                                                                                                                                                                                                                         | _                      | 15   | pF                       | In XT and HS modes when an<br>external crystal is used to drive<br>OSC1 |
| DO56               | Сю     | All I/O pins and OSC2 | _                                                                                                                                                                                                                                                                                                                                                         |                        | 50   | pF                       | EC mode                                                                 |
| DO58               | Св     | SCLx, SDAx            |                                                                                                                                                                                                                                                                                                                                                           | 400                    | pF   | In I <sup>2</sup> C mode |                                                                         |

**Note 1:** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

#### FIGURE 31-2: EXTERNAL CLOCK TIMING



| AC CHA        | RACTER  | ISTICS                            |                               | Standard Operating Conditions: 2.3V to 3.6V(unless otherwise stated)Operating temperature $0^{\circ}C \le TA \le +70^{\circ}C$ for Commercial $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $-40^{\circ}C \le TA \le +105^{\circ}C$ for V-temp |       |            |                                         |  |  |
|---------------|---------|-----------------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------|-----------------------------------------|--|--|
| Param.<br>No. |         |                                   | Min. <sup>(1)</sup>           | Max.                                                                                                                                                                                                                                                   | Units | Conditions |                                         |  |  |
| IM10          | TLO:SCL | Clock Low Time                    | 100 kHz mode                  | Трв * (BRG + 2)                                                                                                                                                                                                                                        |       | μS         | _                                       |  |  |
|               |         |                                   | 400 kHz mode                  | Трв * (BRG + 2)                                                                                                                                                                                                                                        | —     | μS         | —                                       |  |  |
|               |         |                                   | 1 MHz mode<br><b>(Note 2)</b> | Трв * (BRG + 2)                                                                                                                                                                                                                                        | —     | μs         | _                                       |  |  |
| IM11          | THI:SCL | Clock High Time                   | 100 kHz mode                  | Трв * (BRG + 2)                                                                                                                                                                                                                                        | _     | μS         | —                                       |  |  |
|               |         |                                   | 400 kHz mode                  | Трв * (BRG + 2)                                                                                                                                                                                                                                        | _     | μS         | -                                       |  |  |
|               |         |                                   | 1 MHz mode<br>(Note 2)        | Трв * (BRG + 2)                                                                                                                                                                                                                                        | —     | μs         | _                                       |  |  |
| IM20          | TF:SCL  | SDAx and SCLx<br>Fall Time        | 100 kHz mode                  | —                                                                                                                                                                                                                                                      | 300   | ns         | CB is specified to be from 10 to 400 pF |  |  |
|               |         |                                   | 400 kHz mode                  | 20 + 0.1 Св                                                                                                                                                                                                                                            | 300   | ns         |                                         |  |  |
|               |         |                                   | 1 MHz mode<br><b>(Note 2)</b> | —                                                                                                                                                                                                                                                      | 100   | ns         |                                         |  |  |
| IM21          | TR:SCL  | SDAx and SCLx<br>Rise Time        | 100 kHz mode                  | —                                                                                                                                                                                                                                                      | 1000  | ns         | CB is specified to be                   |  |  |
|               |         |                                   | 400 kHz mode                  | 20 + 0.1 Св                                                                                                                                                                                                                                            | 300   | ns         | from 10 to 400 pF                       |  |  |
|               |         |                                   | 1 MHz mode<br>(Note 2)        | _                                                                                                                                                                                                                                                      | 300   | ns         |                                         |  |  |
| IM25          | TSU:DAT | Data Input<br>Setup Time          | 100 kHz mode                  | 250                                                                                                                                                                                                                                                    | —     | ns         | —                                       |  |  |
|               |         |                                   | 400 kHz mode                  | 100                                                                                                                                                                                                                                                    | —     | ns         |                                         |  |  |
|               |         |                                   | 1 MHz mode<br><b>(Note 2)</b> | 100                                                                                                                                                                                                                                                    | —     | ns         |                                         |  |  |
| IM26          | THD:DAT | Data Input<br>Hold Time           | 100 kHz mode                  | 0                                                                                                                                                                                                                                                      | —     | μS         | —                                       |  |  |
|               |         |                                   | 400 kHz mode                  | 0                                                                                                                                                                                                                                                      | 0.9   | μS         |                                         |  |  |
|               |         |                                   | 1 MHz mode<br><b>(Note 2)</b> | 0                                                                                                                                                                                                                                                      | 0.3   | μs         |                                         |  |  |
| IM30          | Tsu:sta | STA Start Condition<br>Setup Time | 100 kHz mode                  | Трв * (BRG + 2)                                                                                                                                                                                                                                        | —     | μS         | Only relevant for                       |  |  |
|               |         |                                   | 400 kHz mode                  | Трв * (BRG + 2)                                                                                                                                                                                                                                        | —     | μS         | Repeated Start                          |  |  |
|               |         |                                   | 1 MHz mode<br><b>(Note 2)</b> | Трв * (BRG + 2)                                                                                                                                                                                                                                        | —     | μs         | condition                               |  |  |
| IM31          | THD:STA | Start Condition<br>Hold Time      | 100 kHz mode                  | Трв * (BRG + 2)                                                                                                                                                                                                                                        | _     | μS         | After this period, the                  |  |  |
|               |         |                                   | 400 kHz mode                  | Трв * (BRG + 2)                                                                                                                                                                                                                                        | —     | μS         | first clock pulse is                    |  |  |
|               |         |                                   | 1 MHz mode<br>(Note 2)        | Трв * (BRG + 2)                                                                                                                                                                                                                                        | —     | μs         | generated                               |  |  |
| IM33          | Tsu:sto | Stop Condition<br>Setup Time      | 100 kHz mode                  | Трв * (BRG + 2)                                                                                                                                                                                                                                        | —     | μS         | —                                       |  |  |
|               |         |                                   | 400 kHz mode                  | Трв * (BRG + 2)                                                                                                                                                                                                                                        | _     | μS         |                                         |  |  |
|               |         |                                   | 1 MHz mode<br>(Note 2)        | Трв * (BRG + 2)                                                                                                                                                                                                                                        |       | μS         |                                         |  |  |

# TABLE 31-33: I2Cx BUS DATA TIMING REQUIREMENTS (MASTER MODE)

**Note 1:** BRG is the value of the  $l^2C$  Baud Rate Generator.

2: Maximum pin capacitance = 10 pF for all I2Cx pins (for 1 MHz mode only).

**3:** The typical value for this parameter is 104 ns.

# 33.2 Package Details

The following sections give the technical details of the packages.

# 64-Lead Plastic Thin Quad Flatpack (PT) – 10x10x1 mm Body, 2.00 mm [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Chamfers at corners are optional; size may vary.

3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side.

- 4. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-085B

100-Lead Plastic Thin Quad Flatpack (PF) - 14x14x1 mm Body 2.00 mm Footprint [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                           | MILLIMETERS |          |       |      |  |
|---------------------------|-------------|----------|-------|------|--|
| Dimension                 | MIN         | NOM      | MAX   |      |  |
| Contact Pitch             | Е           | 0.50 BSC |       |      |  |
| Contact Pad Spacing       | C1          |          | 15.40 |      |  |
| Contact Pad Spacing       | C2          |          | 15.40 |      |  |
| Contact Pad Width (X100)  | X1          |          |       | 0.30 |  |
| Contact Pad Length (X100) | Y1          |          |       | 1.50 |  |
| Distance Between Pads     | G           | 0.20     |       |      |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2110B