Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | MIPS32® M4K™ | | Core Size | 32-Bit Single-Core | | Speed | 80MHz | | Connectivity | I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART, USB OTG | | Peripherals | Brown-out Detect/Reset, DMA, POR, PWM, WDT | | Number of I/O | 85 | | Program Memory Size | 64KB (64K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 16K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.3V ~ 3.6V | | Data Converters | A/D 28x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 124-VFTLA Dual Rows, Exposed Pad | | Supplier Device Package | 124-VTLA (9x9) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx430f064l-i-tl | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### TABLE 7: PIN NAMES FOR 124-PIN DEVICES (CONTINUED) **124-PIN VTLA (BOTTOM VIEW)**(1,2,3,4) A17 B13 B29 Conductive Thermal Pad PIC32MX430F064L PIC32MX450F128L PIC32MX450F256L PIC32MX470F512L B1 B41 B56 <sup>66</sup> A51 Α1 Polarity Indicator A68 | Package<br>Bump # | Full Pin Name | |-------------------|---------------------------------| | B7 | MCLR | | B8 | Vss | | B9 | TMS/CTED1/RA0 | | B10 | RPE9/RE9 | | B11 | AN4/C1INB/RB4 | | B12 | Vss | | B13 | PGEC3/AN2/C2INB/RPB2/CTED13/RB2 | | B14 | PGED1/AN0/RPB0/RB0 | | B15 | No Connect | | B16 | PGED2/AN7/RPB7/CTED3/RB7 | | B17 | VREF+/CVREF+/PMA6/RA10 | | B18 | AVss | | B19 | AN9/RPB9/CTED4/RB9 | | B20 | AN11/PMA12/RB11 | | B21 | VDD | | B22 | RPF13/RF13 | | B23 | AN12/PMA11/RB12 | | B24 | AN14/RPB14/CTED5/PMA1/RB14 | | B25 | Vss | | B26 | RPD14/RD14 | | B27 | RPF4/PMA9/RF4 | | B28 | No Connect | | B29 | RPF8/RF8 | | B30 | VUSB3V3 | | B31 | D+ | | Package<br>Bump # | Full Pin Name | |-------------------|---------------------------------------------------------------------------------------------------------| | B32 | SDA2/RA3 | | B33 | TDO/RA5 | | B34 | OSC1/CLKI/RC12 | | B35 | No Connect | | B36 | SCL1/RPA14/RA14 | | B37 | RPD8/RTCC/RD8 | | B38 | RPD10/SCK1/PMCS2/RD10 | | B39 | RPD0/INT0/RD0 | | B40 | SOSCO/RPC14/T1CK/RC14 | | B41 | Vss | | B42 | AN25/RPD2/RD2 | | B43 | RPD12/PMD12/RD12 | | B44 | RPD4/PMWR/RD4 | | B45 | PMD14/RD6 | | B46 | No Connect | | B47 | No Connect | | B48 | VCAP | | B49 | RPF0/PMD11/RF0 | | B50 | RPG1/PMD9/RG1 | | B51 | TRCLK/RA6 | | B52 | PMD0/RE0 | | B53 | VDD | | B54 | TRD2/RG14 | | B55 | TRD0/RG13 | | B56 | RPE3/CTPLS/PMD3/RE3 | | | Bump # B32 B33 B34 B35 B36 B37 B38 B39 B40 B41 B42 B43 B44 B45 B46 B47 B48 B49 B50 B51 B52 B53 B54 B55 | - Note 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and Section 12.3 "Peripheral Pin Select" for restrictions. - Every I/O port pin (RAx-RGx) can be used as a change notification pin (CNAx-CNGx). See Section 12.0 "I/O Ports" for more information. - 3: Shaded package bumps are 5V tolerant. - 4: It is recommended that the user connect the printed circuit board (PCB) ground to the conductive thermal pad on the bottom of the package. And to not run non-Vss PCB traces under the conductive thermal pad on the same side of the PCB layout. #### 2.5 ICSP Pins The PGECx and PGEDx pins are used for In-Circuit Serial Programming™ (ICSP™) and debugging purposes. It is recommended to keep the trace length between the ICSP connector and the ICSP pins on the device as short as possible. If the ICSP connector is expected to experience an ESD event, a series resistor is recommended, with the value in the range of a few tens of Ohms, not to exceed 100 Ohms. Pull-up resistors, series diodes and capacitors on the PGECx and PGEDx pins are not recommended as they will interfere with the programmer/debugger communications to the device. If such discrete components are an application requirement, they should be removed from the circuit during programming and debugging. Alternatively, refer to the AC/DC characteristics and timing requirements information in the respective device Flash programming specification for information on capacitive loading limits and pin input voltage high (VIH) and input low (VIL) requirements. Ensure that the "Communication Channel Select" (i.e., PGECx/PGEDx pins) programmed into the device matches the physical connections for the ICSP to MPLAB® ICD 3 or MPLAB REAL ICE™. For more information on ICD 3 and REAL ICE connection requirements, refer to the following documents that are available on the Microchip web site - "Using MPLAB® ICD 3" (poster) DS50001765 - "MPLAB® ICD 3 Design Advisory" DS50001764 - "MPLAB® REAL ICE™ In-Circuit Debugger User's Guide" DS50001616 - "Using MPLAB® REAL ICE™ Emulator" (poster) DS50001749 #### 2.6 JTAG The TMS, TDO, TDI and TCK pins are used for testing and debugging according to the Joint Test Action Group (JTAG) standard. It is recommended to keep the trace length between the JTAG connector and the JTAG pins on the device as short as possible. If the JTAG connector is expected to experience an ESD event, a series resistor is recommended, with the value in the range of a few tens of Ohms, not to exceed 100 Ohms Pull-up resistors, series diodes and capacitors on the TMS, TDO, TDI and TCK pins are not recommended as they will interfere with the programmer/debugger communications to the device. If such discrete components are an application requirement, they should be removed from the circuit during programming and debugging. Alternatively, refer to the AC/DC characteristics and timing requirements information in the respective device Flash programming specification for information on capacitive loading limits and pin input voltage high (VIH) and input low (VIL) requirements. #### 2.7 Trace The trace pins can be connected to a hardware trace-enabled programmer to provide a compressed real-time instruction trace. When used for trace, the TRD3, TRD2, TRD1, TRD0 and TRCLK pins should be dedicated for this use. The trace hardware requires a 22 Ohm series resistor between the trace pins and the trace connector. #### 2.8 External Oscillator Pins Many MCUs have options for at least two oscillators: a high-frequency primary oscillator and a low-frequency secondary oscillator (refer to **Section 8.0 "Oscillator Configuration"** for details). The oscillator circuit should be placed on the same side of the board as the device. Also, place the oscillator circuit close to the respective oscillator pins, not exceeding one-half inch (12 mm) distance between them. The load capacitors should be placed next to the oscillator itself, on the same side of the board. Use a grounded copper pour around the oscillator circuit to isolate them from surrounding circuits. The grounded copper pour should be routed directly to the MCU ground. Do not run any signal traces or power traces inside the ground pour. Also, if using a two-sided board, avoid any traces on the other side of the board where the crystal is placed. A suggested layout is illustrated in Figure 2-3. FIGURE 2-3: SUGGESTED OSCILLATOR CIRCUIT PLACEMENT #### REGISTER 5-2: NVMKEY: PROGRAMMING UNLOCK REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31:24 | W-0 | 31.24 | | | | NVMKE | Y<31:24> | | | | | 00.40 | W-0 | 23:16 | | | | NVMKE | Y<23:16> | | | | | 45.0 | W-0 | 15:8 | | | | NVMK | EY<15:8> | | | | | 7:0 | W-0 | 7:0 | | | | NVMK | EY<7:0> | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-0 NVMKEY<31:0>: Unlock Register bits These bits are write-only, and read as '0' on any read Note: This register is used as part of the unlock sequence to prevent inadvertent writes to the PFM. #### REGISTER 5-3: NVMADDR: FLASH ADDRESS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | R/W-0 | 31:24 | | | | NVMADI | DR<31:24> | | | | | 22.40 | R/W-0 | 23:16 | | | | NVMADI | DR<23:16> | | | | | 45.0 | R/W-0 | 15:8 | | | | NVMAD | DR<15:8> | | | | | 7.0 | R/W-0 | 7:0 | | | | NVMAD | DR<7:0> | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-0 NVMADDR<31:0>: Flash Address bits Bulk/Chip/PFM Erase: Address is ignored Page Erase: Address identifies the page to erase Row Program: Address identifies the row to program Word Program: Address identifies the word to program ### 7.1 Interrupts Control Registers ### TABLE 7-2: INTERRUPT REGISTER MAP | ess | | | Bits See 15 | | | | | | | | | | | | | | | | | |-----------------------------|------------------|---------------|-------------|--------|---------|-------------------------------------|------------------------------------------------------------------------|---------|------------|--------|----------|-----------------------|-----------------------|----------------------|-----------|----------------------|--------|--------|---------------| | Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All<br>Resets | | 1000 | INTCON | 31:16 | _ | _ | _ | _ | | 1 | _ | 1 | _ | _ | _ | _ | _ | _ | _ | SS0 | 0000 | | 1000 | INTCON | 15:0 | _ | _ | _ | MVEC | - | | TPC<2:0> | | _ | _ | _ | INT4EP | INT3EP | INT2EP | INT1EP | INT0EP | 0000 | | 1010 | INTSTAT | 31:16 | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 1010 | | 15:0 | _ | _ | _ | _ | _ | | SRIPL<2:0> | | _ | _ | | | VEC<5: | )> | | | 0000 | | 1020 | IPTMR | 31:16<br>15:0 | | | | | IPTMR<31:0> | | | | | | | 0000 | | | | | | | 4000 | IFS0 | 31:16 | FCEIF | RTCCIF | FSCMIF | AD1IF | F OC5IF IC5IF IC5EF T5IF INT4IF OC4IF IC4EF T4IF INT3IF OC3IF | | | | | | | IC3IF | 0000 | | | | | | 1030 | IF50 | 15:0 | IC3EIF | T3IF | INT2IF | OC2IF | IC2IF | IC2EIF | T2IF | INT1IF | OC1IF | IC1IF | IC1EIF | T1IF | INT0IF | CS1IF | CS0IF | CTIF | 0000 | | 1010 | IE04 | 31:16 | U3RXIF | U3EIF | I2C2MIF | I2C2SIF | I2C2BIF | U2TXIF | U2RXIF | U2EIF | SPI2TXIF | SPI2RXIF | SPI2EIF | PMPEIF | PMPIF | CNGIF | CNFIF | CNEIF | 0000 | | 1040 | IFS1 | 15:0 | CNDIF | CNCIF | CNBIF | CNAIF | I2C1MIF | I2C1SIF | I2C1BIF | U1TXIF | U1RXIF | U1EIF | SPI1TXIF | SPI1RXIF | SPI1EIF | USBIF <sup>(2)</sup> | CMP2IF | CMP1IF | 0000 | | 1050 | IFS2 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 1050 | IF52 | 15:0 | _ | _ | _ | _ | DMA3IF | DMA2IF | DMA1IF | DMA0IF | CTMUIF | U5TXIF <sup>(1)</sup> | U5RXIF <sup>(1)</sup> | U5EIF <sup>(1)</sup> | U4TXIF | U4RXIF | U4EIF | U3TXIF | 0000 | | 1060 | IEC0 | 31:16 | FCEIE | RTCCIE | FSCMIE | AD1IE | TIE OCSIE ICSIE ICSEE TSIE INT4IE OC4IE IC4IE IC4EIE T4IE INT3IE OC3II | | | | | | OC3IE | IC3IE | 0000 | | | | | | 1000 | IECU | 15:0 | IC3EIE | T3IE | INT2IE | OC2IE | IC2IE | IC2EIE | T2IE | INT1IE | OC1IE | IC1IE | IC1EIE | T1IE | INT0IE | CS1IE | CS0IE | CTIE | 0000 | | 1070 | IEC1 | 31:16 | U3RXIE | U3EIE | I2C2MIE | I2C2SIE | I2C2BIE | U2TXIE | U2RXIE | U2EIE | SPI2TXIE | SPI2RXIE | SPI2EIE | PMPEIE | PMPIE | CNGIE | CNFIE | CNEIE | 0000 | | 1070 | IECI | 15:0 | CNDIE | CNCIE | CNBIE | CNAIE | I2C1MIE | I2C1SIE | I2C1BIE | U1TXIE | U1RXIE | U1EIE | SPI1TXIE | SPI1RXIE | SPI1EIE | USBIE <sup>(2)</sup> | CMP2IE | CMP1IE | 0000 | | 1080 | IEC2 | 31:16 | | _ | _ | - | - | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 1000 | IECZ | 15:0 | | _ | _ | - | DMA3IE | DMA2IE | DMA1IE | DMA0IE | CTMUIE | U5TXIE <sup>(1)</sup> | U5RXIE <sup>(1)</sup> | U5EIE <sup>(1)</sup> | U4TXIE | U4RXIE | U4EIE | U3TXIE | 0000 | | 1090 | IPC0 | 31:16 | | _ | _ | | INT0IP<2:0> | | INT0IS | <1:0> | _ | _ | _ | С | S1IP<2:0> | | CS1IS | S<1:0> | 0000 | | 1090 | IFCU | 15:0 | _ | _ | _ | | CS0IP<2:0> | | CS0IS | <1:0> | _ | _ | _ | ( | CTIP<2:0> | | CTIS | <1:0> | 0000 | | 10A0 | IPC1 | 31:16 | | _ | _ | | INT1IP<2:0> | | INT1IS | <1:0> | _ | _ | _ | О | C1IP<2:0> | | OC1IS | S<1:0> | 0000 | | IUAU | IPC1 | 15:0 | | _ | _ | | IC1IP<2:0> | | IC1IS | <1:0> | _ | _ | _ | - | T1IP<2:0> | | T1IS | <1:0> | 0000 | | 4000 | IDCO | 31:16 | | _ | _ | | INT2IP<2:0> | | INT2IS | <1:0> | _ | _ | _ | О | C2IP<2:0> | | OC2IS | S<1:0> | 0000 | | 10B0 | IPC2 | 15:0 | _ | _ | _ | | IC2IP<2:0> | | IC2IS | <1:0> | _ | _ | _ | - | T2IP<2:0> | | T2IS | <1:0> | 0000 | | 10C0 | IPC3 | 31:16 | _ | _ | _ | | INT3IP<2:0> | | | <1:0> | _ | _ | _ | О | C3IP<2:0> | | OC3IS | S<1:0> | 0000 | | 1000 | IPC3 | 15:0 | _ | _ | _ | | IC3IP<2:0> | | IC3IS | <1:0> | | | _ | T3IP<2:0> | | | T3IS | <1:0> | 0000 | | 1000 | IDC4 | 31:16 | _ | _ | _ | | INT4IP<2:0> | | INT4IS | <1:0> | _ | _ | 00410 00 00410 | | S<1:0> | 0000 | | | | | 10D0 | IPC4 | 15:0 | _ | _ | _ | IC4IP<2:0> IC4IS<1:0> — — — | | | | | - | T4IP<2:0> | | | <1:0> | 0000 | | | | | 1050 | IDCE | 31:16 | _ | _ | _ | AD1IP<2:0> AD1IS<1:0> OC5IP<2:0> OC | | | | | | OC5IS | S<1:0> | 0000 | | | | | | | 10E0 | IPC5 | 15:0 | _ | _ | _ | | IC5IP<2:0> | | IC5IS< | <1:0> | _ | _ | _ | - | T5IP<2:0> | | T5IS- | <1:0> | 0000 | PIC32MX330/350/370/430/450/470 Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: This bit is only available on 100-pin devices. 2: This bit is only implemented on devices with a USB module. | ess | | a) | | | | | | | | Bi | ts | | | | | | | | ,, | |-----------------------------|---------------------------------|---------------|--------|-------|--------------|-------|----------|-------|------|--------|-------------|--------|--------|--------|--------|--------|--------|----------|------------| | Virtual Address<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | 3280 | DCH2CPTR | 31:16 | _ | _ | _ | - | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 000 | | 3200 | DOTIZOT TIX | 15:0 | | | | | | | | CHCPTI | R<15:0> | | | | | | | | 0000 | | 2200 | DCH2DAT | 31:16 | _ | ı | _ | - | _ | _ | | _ | ı | _ | _ | _ | _ | _ | - | _ | 0000 | | 3290 | DCHZDAI | 15:0 | _ | _ | _ | | _ | _ | _ | _ | | | | CHPDA | T<7:0> | | | | 0000 | | 2040 | DOLLOCON | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 32AU | DCH3CON | 15:0 | CHBUSY | I | _ | I | _ | _ | | CHCHNS | CHEN | CHAED | CHCHN | CHAEN | _ | CHEDET | CHPR | I<1:0> | 0000 | | 3380 | DCH3ECON | 31:16 | _ | | _ | | _ | _ | | - | | | | CHAIR | Q<7:0> | | | | 00FF | | 3200 | DOI ISLOON | 15:0 | | | | CHSIR | Q<7:0> | | | | CFORCE | CABORT | PATEN | SIRQEN | AIRQEN | _ | _ | | FFF8 | | 32C0 | DCH3INT | 31:16 | _ | | _ | | _ | _ | _ | _ | CHSDIE | CHSHIE | CHDDIE | CHDHIE | CHBCIE | CHCCIE | CHTAIE | CHERIE | _ | | 0200 | | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | CHSDIF | CHSHIF | CHDDIF | CHDHIF | CHBCIF | CHCCIF | CHTAIF | CHERIF | _ | | 32D0 | DCH3SSA | 31:16 | | | | | | | | CHSSA | <31:0> | | | | | | | | 0000 | | | | 15:0 | | | | | | | | | | | | | | | | | 0000 | | 32E0 | DCH3DSA | 31:16<br>15:0 | | | | | | | | CHDSA | <31:0> | | | | | | | | 0000 | | | | 31:16 | _ | | | | | | | | | | | | | | | | 0000 | | 32F0 | DCH3SSIZ | 15:0 | _ | | _ | _ | <u>—</u> | _ | | CHSSIZ | <br>?<15:0> | _ | _ | _ | | _ | _ | <u> </u> | 0000 | | | | 31:16 | _ | _ | _ | _ | _ | _ | _ | — | _ | _ | _ | _ | _ | _ | _ | | 0000 | | 3300 | DCH3DSIZ | 15:0 | | | | | | | | CHDSIZ | Z<15:0> | | | | | | | | 0000 | | | | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 3310 | DCH3SPTR | 15:0 | | | | | | | | CHSPTI | R<15:0> | | | | | | | | 0000 | | 2220 | DCLISDDID | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 3320 | DCH3DPTR | 15:0 | • | | | | | • | | CHDPTI | R<15:0> | | | | | | | | 0000 | | 3330 | DCH3CSIZ | 31:16 | _ | | _ | | _ | _ | | _ | | _ | _ | _ | _ | _ | | _ | 0000 | | 3330 | DOI ISOSIZ | 15:0 | | | | | | | | CHCSIZ | Z<15:0> | | | | | | | | 0000 | | 3340 | DCH3CPTR | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 30.10 | | 15:0 | | | | | | | | CHCPTI | R<15:0> | | | | | | | | 0000 | | 3350 | DCH3DAT | 31:16 | _ | | _ | | | | | _ | _ | _ | _ | | | _ | _ | | 0000 | | | | 15:0 | _ | _ | — unimplemer | _ | _ | _ | _ | _ | | | | CHPDA | T<7:0> | | | | 0000 | **Legend:** x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.2 "CLR, SET, and INV Registers" for more information. TABLE 12-5: PORTC REGISTER MAP FOR PIC32MX330F064L, PIC32MX350F128L, PIC32MX350F256L, PIC32MX370F512L, PIC32MX430F064L, PIC32MX450F128L, PIC32MX450F256L, AND PIC32MX470F512L DEVICES ONLY | w | | | | | | | | | | | | | | | | | | | | |-----------------------------|---------------------------------|-----------|-----------|-----------|-----------|-----------|-------|-------|------|------|------|------|------|----------|----------|----------|----------|------|---------------| | es: | | ø | | | | | | | | Bits | | | | | | | | | | | Virtual Address<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All<br>Resets | | 6210 | TRISC | 31:16 | _ | | _ | | I | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 0210 | TRISC | 15:0 | TRISC15 | TRISC14 | TRISC13 | TRISC12 | 1 | _ | _ | _ | | | _ | TRISC4 | TRISC3 | TRISC2 | TRISC1 | _ | xxxx | | 6220 | PORTC | 31:16 | _ | 1 | _ | 1 | I | _ | _ | _ | | | _ | _ | _ | - | | _ | 0000 | | 0220 | FORTO | 15:0 | RC15 | RC14 | RC13 | RC12 | I | _ | _ | _ | | | _ | RC4 | RC3 | RC2 | RC1 | _ | xxxx | | 6230 | LATC | 31:16 | _ | 1 | _ | 1 | I | _ | _ | _ | | | _ | _ | _ | - | | _ | 0000 | | 0230 | LAIC | 15:0 | LATC15 | LATC14 | LATC13 | LATC12 | I | _ | _ | _ | | | _ | LATC4 | LATC3 | LATC2 | LATC1 | _ | xxxx | | 6240 | ODCC | 31:16 | _ | 1 | _ | 1 | I | _ | _ | _ | | | _ | _ | _ | - | | _ | 0000 | | 0240 | ODCC | 15:0 | ODCC15 | ODCC14 | ODCC13 | ODCC12 | - | _ | | _ | _ | _ | _ | ODCC4 | ODCC3 | ODCC2 | ODCC1 | _ | xxxx | | 6250 | CNPUC | 31:16 | _ | 1 | _ | 1 | I | _ | _ | _ | | | _ | _ | _ | - | | _ | 0000 | | 0230 | CINFOC | 15:0 | CNPUC15 | CNPUC14 | CNPUC13 | CNPUC12 | I | _ | _ | _ | | | _ | CNPUC4 | CNPUC3 | CNPUC2 | CNPUC1 | _ | xxxx | | 6260 | CNPDC | 31:16 | _ | 1 | _ | 1 | I | _ | _ | _ | | | _ | _ | _ | | | _ | 0000 | | 0200 | CINFDC | 15:0 | CNPDC15 | CNPDC14 | CNPDC13 | CNPDC12 | I | _ | _ | _ | | | _ | CNPDC4 | CNPDC3 | CNPDC2 | CNPDC1 | _ | xxxx | | 6270 | CNCONC | 31:16 | _ | - | _ | | - | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 0270 | CNCONC | 15:0 | ON | 1 | SIDL | 1 | I | _ | _ | _ | | | _ | _ | _ | | | _ | 0000 | | 6280 | CNENC | 31:16 | _ | 1 | | 1 | I | _ | _ | _ | | | _ | _ | _ | | | _ | 0000 | | 0200 | CINLING | 15:0 | CNIEC15 | CNIEC14 | CNIEC13 | CNIEC12 | _ | _ | _ | _ | _ | _ | _ | CNIEC4 | CNIEC3 | CNIEC2 | CNIEC1 | _ | xxxx | | 6200 | CNSTATC | 31:16 | _ | | _ | | 1 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 0290 | CINGIAIC | 15:0 | CNSTATC15 | CNSTATC14 | CNSTATC13 | CNSTATC12 | _ | _ | _ | _ | _ | _ | _ | CNSTATC4 | CNSTATC3 | CNSTATC2 | CNSTATC1 | _ | xxxx | Legend x = Unknown value on Reset; — = Unimplemented, read as '0'; Reset values are shown in hexadecimal. Note 1: All registers in this table have corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 12.2 "CLR, SET, and INV Registers" for more information. ### 13.2 Control Registers #### TABLE 13-1: TIMER1 REGISTER MAP | | 0 | | | INECIO | | | | | | | | | | | | | | | | |---------------------------|---------------------------------|-----------|-------|--------|-------|-------|-------|-------|------|------|--------|------|-------|--------|------|-------|------|------|-----------| | ess | | 0 | | | | | | | | Ві | ts | | | | | | | | S. | | Virtual Addre<br>(BF80_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Reset | | 0600 | T1CON | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 0000 | TICON | 15:0 | ON | _ | SIDL | TWDIS | TWIP | _ | _ | _ | TGATE | _ | TCKPS | S<1:0> | _ | TSYNC | TCS | _ | 0000 | | 0610 | TMR1 | 31:16 | | | _ | _ | I | _ | _ | _ | _ | | _ | - | _ | _ | - | - | 0000 | | 0010 | TIVITY | 15:0 | | | | | | | | TMR1 | <15:0> | | | | | | | | 0000 | | 0620 | PR1 | 31:16 | _ | 1 | - | _ | I | - | - | - | _ | - | _ | I | _ | _ | I | - | 0000 | | 0020 | 1 181 | 15:0 | | | | | | | | PR1< | 15:0> | | | | | | | | FFFF | Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.2 "CLR, SET, and INV Registers" for more information. PIC32MX330/350/370/430/450/470 #### **Control Registers** 17.1 ### TABLE 17-1: OUTPUT COMPARE 1 THROUGH OUTPUT COMPARE 5 REGISTER MAP | ess | | | | | | | | | | Bi | ts | | | | | | | | ,, | |-----------------------------|---------------------------------|---------------|---------|-------|-----------|-------|-------|-------|------|-------|--------|--------|-----------|------------|--------|------|---------------|------|------------| | Virtual Address<br>(BF80_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | | OC1CON | 31:16<br>15:0 | —<br>ON | _ | —<br>SIDL | _ | _ | _<br> | | _ | _ | _<br>_ | —<br>OC32 | —<br>OCFLT | OCTSEL | _ | —<br>OCM<2:0> | _ | 0000 | | 3010 | OC1R | 31:16<br>15:0 | | | • | | | | | OC1R | <31:0> | | | • | | | | | xxxx | | 3020 | OC1RS | 31:16<br>15:0 | | | | | | | | OC1RS | <31:0> | | | | | | | | xxxx | | 3200 | OC2CON | 31:16<br>15:0 | —<br>ON | _ | —<br>SIDL | _ | _ | | _ | _ | _ | _ | —<br>OC32 | OCFLT | OCTSEL | _ | OCM<2:0> | _ | 0000 | | 3210 | OC2R | 31:16<br>15:0 | 011 | | O.B.L | | | | | OC2R | | | 0002 | 00.21 | OOTOLL | | | | xxxx | | 3220 | OC2RS | 31:16<br>15:0 | | | | | | | | OC2RS | <31:0> | | | | | | | | xxxx | | 3400 | OC3CON | 31:16<br>15:0 | ON | | —<br>SIDL | | | | | | | | —<br>OC32 | OCFLT | OCTSEL | _ | OCM<2:0> | | 0000 | | 3410 | OC3R | 31:16<br>15:0 | | | • | | | | | OC3R | <31:0> | | | • | 1 | | | | xxxx | | 3420 | OC3RS | 31:16<br>15:0 | | | | | | | | OC3RS | <31:0> | | | | _ | | | | xxxx | | 3600 | OC4CON | 31:16<br>15:0 | ON | _ | —<br>SIDL | _ | | | | _ | | _ | —<br>ОС32 | OCFLT | OCTSEL | _ | OCM<2:0> | _ | 0000 | | 3610 | OC4R | 31:16<br>15:0 | | | | | | | | OC4R | <31:0> | | | | | | | | xxxx | | 3620 | OC4RS | 31:16<br>15:0 | | | | | | | | OC4RS | <31:0> | | | | | | | | xxxx | | 3800 | OC5CON | 31:16<br>15:0 | ON | | —<br>SIDL | | | | | | | | —<br>OC32 | OCFLT | OCTSEL | _ | —<br>OCM<2:0> | _ | 0000 | | 3810 | OC5R | 31:16<br>15:0 | | | | | | | | OC5R- | <31:0> | | • | | | | | | xxxx | | 3820 | OC5RS | 31:16<br>15:0 | | | | | | | | OC5RS | <31:0> | | | | | | | | xxxx | PIC32MX330/350/370/430/450/470 x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.2 "CLR, SET, and INV Registers" for more information. Note 1: # 18.0 SERIAL PERIPHERAL INTERFACE (SPI) Note: This data sheet summarizes the features of the PIC32MX330/350/370/430/450/470 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 23.** "**Serial Peripheral Interface (SPI)**" (DS60001106), which is available from the *Documentation > Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32). The SPI module is a synchronous serial interface that is useful for communicating with external peripherals and other microcontroller devices. These peripheral devices may be Serial EEPROMs, Shift registers, display drivers, Analog-to-Digital Converters (ADC), etc. The PIC32 SPI module is compatible with Motorola® SPI and SIOP interfaces. Some of the key features of the SPI module are: - · Master and Slave modes support - · Four different clock formats - · Enhanced Framed SPI protocol support - User-configurable 8-bit, 16-bit and 32-bit data width - Separate SPI FIFO buffers for receive and transmit - FIFO buffers act as 4/8/16-level deep FIFOs based on 32/16/8-bit data width - Programmable interrupt event on every 8-bit, 16-bit and 32-bit data transfer - · Operation during CPU Sleep and Idle mode - Audio Codec Support: - I<sup>2</sup>S protocol - Left-justified - Right-justified - PCM FIGURE 18-1: SPI MODULE BLOCK DIAGRAM #### REGISTER 20-2: UxSTA: UARTX STATUS AND CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | U-0 R/W-0 | | 31:24 | | _ | - | - | _ | _ | _ | ADM_EN | | 22.40 | R/W-0 | 23:16 | | | | ADDR< | <7:0> | | | | | 45.0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R-0 | R-1 | | 15:8 | UTXISE | L<1:0> | UTXINV | URXEN | UTXBRK | UTXEN | UTXBF | TRMT | | 7.0 | R/W-0 | R/W-0 | R/W-0 | R-1 | R-0 | R-0 | R/W-0 | R-0 | | 7:0 | URXISE | L<1:0> | ADDEN | RIDLE | PERR | FERR | OERR | URXDA | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-25 Unimplemented: Read as '0' bit 24 ADM\_EN: Automatic Address Detect Mode Enable bit 1 = Automatic Address Detect mode is enabled 0 = Automatic Address Detect mode is disabled bit 23-16 ADDR<7:0>: Automatic Address Mask bits When the ADM\_EN bit is '1', this value defines the address character to use for automatic address detection. bit 15-14 UTXISEL<1:0>: TX Interrupt Mode Selection bits - 11 = Reserved, do not use - 10 = Interrupt is generated and asserted while the transmit buffer is empty - 01 = Interrupt is generated and asserted when all characters have been transmitted - 00 = Interrupt is generated and asserted while the transmit buffer contains at least one empty space - bit 13 **UTXINV:** Transmit Polarity Inversion bit If IrDA mode is disabled (i.e., IREN (UxMODE<12>) is '0'): - 1 = UxTX Idle state is '0' - 0 = UxTX Idle state is '1' #### If IrDA mode is enabled (i.e., IREN (UxMODE<12>) is '1'): - 1 = IrDA encoded UxTX Idle state is '1' - 0 = IrDA encoded UxTX Idle state is '0' - bit 12 URXEN: Receiver Enable bit - 1 = UARTx receiver is enabled. UxRX pin is controlled by UARTx (if ON = 1) - 0 = UARTx receiver is disabled. UxRX pin is ignored by the UARTx module. UxRX pin is controlled by the port. - bit 11 UTXBRK: Transmit Break bit - 1 = Send Break on next transmission. Start bit followed by twelve '0' bits, followed by Stop bit; cleared by hardware upon completion - 0 = Break transmission is disabled or completed - bit 10 UTXEN: Transmit Enable bit - 1 = UARTx transmitter is enabled. UxTX pin is controlled by UARTx (if ON = 1) - 0 = UARTx transmitter is disabled. Any pending transmission is aborted and buffer is reset. UxTX pin is controlled by the port. - bit 9 **UTXBF:** Transmit Buffer Full Status bit (read-only) - 1 = Transmit buffer is full - 0 = Transmit buffer is not full, at least one more character can be written #### REGISTER 20-2: UxSTA: UARTX STATUS AND CONTROL REGISTER (CONTINUED) - bit 8 **TRMT:** Transmit Shift Register is Empty bit (read-only) - 1 = Transmit shift register is empty and transmit buffer is empty (the last transmission has completed) - 0 = Transmit shift register is not empty, a transmission is in progress or queued in the transmit buffer - bit 7-6 URXISEL<1:0>: Receive Interrupt Mode Selection bit - 11 = Reserved; do not use - 10 = Interrupt flag bit is asserted while receive buffer is 3/4 or more full (i.e., has 6 or more data characters) - 01 = Interrupt flag bit is asserted while receive buffer is 1/2 or more full (i.e., has 4 or more data characters) - 00 = Interrupt flag bit is asserted while receive buffer is not empty (i.e., has at least 1 data character) - bit 5 **ADDEN:** Address Character Detect bit (bit 8 of received data = 1) - 1 = Address Detect mode is enabled. If 9-bit mode is not selected, this control bit has no effect - 0 = Address Detect mode is disabled - bit 4 **RIDLE:** Receiver Idle bit (read-only) - 1 = Receiver is Idle - 0 = Data is being received - bit 3 **PERR:** Parity Error Status bit (read-only) - 1 = Parity error has been detected for the current character - 0 = Parity error has not been detected - bit 2 **FERR:** Framing Error Status bit (read-only) - 1 = Framing error has been detected for the current character - 0 = Framing error has not been detected - bit 1 **OERR:** Receive Buffer Overrun Error Status bit. This bit is set in hardware and can only be cleared (= 0) in software. Clearing a previously set OERR bit resets the receiver buffer and RSR to empty state. - 1 = Receive buffer has overflowed - 0 = Receive buffer has not overflowed - bit 0 **URXDA:** Receive Buffer Data Available bit (read-only) - 1 = Receive buffer has data, at least one more character can be read - 0 = Receive buffer is empty # 21.0 PARALLEL MASTER PORT (PMP) Note: This data sheet summarizes the features of the PIC32MX330/350/370/430/450/470 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 13. "Parallel Master Port (PMP)"** (DS60001128), which is available from the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32). The PMP is a parallel 8-bit/16-bit input/output module specifically designed to communicate with a wide variety of parallel devices, such as communications peripherals, LCDs, external memory devices and microcontrollers. Because the interface to parallel peripherals varies significantly, the PMP module is highly configurable. The following are key features of the PMP module: - · 8-bit.16-bit interface - · Up to 16 programmable address lines - · Up to two Chip Select lines - Programmable strobe options - Individual read and write strobes, or - Read/write strobe with enable strobe - · Address auto-increment/auto-decrement - · Programmable address/data multiplexing - · Programmable polarity on control signals - · Parallel Slave Port support - Legacy addressable - Address support - 4-byte deep auto-incrementing buffer - · Programmable Wait states - · Operate during CPU Sleep and Idle modes - Fast bit manipulation using CLR, SET and INV registers - · Freeze option for in-circuit debugging **Note:** On 64-pin devices, data pins PMD<15:8> are not available in 16-bit Master modes. FIGURE 21-1: PMP MODULE PINOUT AND CONNECTIONS TO EXTERNAL DEVICES ### 21.1 Control Registers ### TABLE 21-1: PARALLEL MASTER PORT REGISTER MAP | ess | | | Bits | | | | | | | | | | | | | | | | | |-----------------------------|---------------------------------|-----------|-----------------------|-------|--------|-------|---------|--------|--------|--------|------------|-------|------------|------|------|-------|-------|------|------------| | Virtual Address<br>(BF80_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | 7000 | PMCON | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | 0000 | | | | 15:0 | ON | _ | SIDL | ADRML | JX<1:0> | PMPTTL | PTWREN | PTRDEN | CSF | <1:0> | ALP | CS2P | CS1P | _ | WRSP | RDSP | 0000 | | 7010 | PMMODE | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 7010 | FIVIIVIODE | 15:0 | BUSY | IRQM | I<1:0> | INCM | <1:0> | MODE16 | MODE | <1:0> | WAITB<1:0> | | WAITM<3:0> | | | WAITE | <1:0> | 0000 | | | 7000 | | 31:16 | 1 | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 7020 | PMADDR | 15:0 | CS2 CS1 ADDR<13:0> 00 | | | | | | | | | | 0000 | | | | | | | | 7020 | PMDOUT | 31:16 | DATAOUTZ21:0> | | | | | | | | | | | 0000 | | | | | | | 7030 | FINIDOOT | 15:0 | DATAOUT<31:0> | | | | | | | | | | | | 0000 | | | | | | 7040 | PMDIN | 31:16 | | | | | | | | | | | | | 0000 | | | | | | 7040 | PIVIDIN | 15:0 | | | | | | | | DATAIN | K31.0> | | | | | | | | 0000 | | 7050 | DNAAEN | 31:16 | 1 | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 7050 | PMAEN | 15:0 | | | | | | | | PTEN< | <15:0> | | | | | | | | 0000 | | 7060 | PMSTAT | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 7060 | FINISTAL | 15:0 | IBF | IBOV | _ | _ | IB3F | IB2F | IB1F | IB0F | OBE | OBUF | _ | _ | OB3E | OB2E | OB1E | OB0E | BFBF | PIC32MX330/350/370/430/450/470 **Legend:** x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.2 "CLR, SET, and INV Registers" for more information. | PIC32MX | (330/350 | 0/3/0/4 | 30/450/ | 470 | | |---------|----------|---------|---------|-----|--| | NOTES: | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | #### REGISTER 22-2: RTCALRM: RTC ALARM CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------------|----------------------|--------------------|-------------------------|-------------------|-------------------|------------------|------------------| | 31:24 | U-0 | 31.24 | _ | _ | _ | _ | 1 | _ | _ | _ | | 23:16 | U-0 | 23.10 | _ | _ | _ | _ | | _ | _ | _ | | 15:8 | R/W-0 | R/W-0 | R/W-0 | R-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 15.6 | ALRMEN <sup>(1,2)</sup> | CHIME <sup>(2)</sup> | PIV <sup>(2)</sup> | ALRMSYNC <sup>(3)</sup> | AMASK<3:0>(3) | | | | | 7:0 | R/W-0 | 7:0 | | | | ARPT<7:0 | >(3) | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 ALRMEN: Alarm Enable bit (1,2) 1 = Alarm is enabled 0 = Alarm is disabled bit 14 **CHIME**: Chime Enable bit<sup>(2)</sup> 1 = Chime is enabled - ARPT<7:0> is allowed to rollover from 0x00 to 0xFF 0 = Chime is disabled – ARPT<7:0> stops once it reaches 0x00 bit 13 **PIV:** Alarm Pulse Initial Value bit<sup>(2)</sup> When ALRMEN = 0, PIV is writable and determines the initial value of the Alarm Pulse. When ALRMEN = 1, PIV is read-only and returns the state of the Alarm Pulse. bit 12 **ALRMSYNC:** Alarm Sync bit<sup>(3)</sup> 1 = ARPT<7:0> and ALRMEN may change as a result of a half second rollover during a read. The ARPT must be read repeatedly until the same value is read twice. This must be done since multiple bits may be changing, which are then synchronized to the PB clock domain 0 = ARPT<7:0> and ALRMEN can be read without concerns of rollover because the prescaler is > 32 RTC clocks away from a half-second rollover bit 11-8 AMASK<3:0>: Alarm Mask Configuration bits(3) 0000 = Every half-second 0001 = Every second 0010 = Every 10 seconds 0011 = Every minute 0100 = Every 10 minutes 0101 = Every hour 0110 = Once a day 0111 = Once a week 1000 = Once a month 1001 = Once a year (except when configured for February 29, once every four years) 1010 = Reserved; do not use 1011 = Reserved; do not use 11xx = Reserved; do not use Note 1: Hardware clears the ALRMEN bit anytime the alarm event occurs, when ARPT<7:0> = 00 and CHIMF = 0. - 2: This field should not be written when the RTCC ON bit = '1' (RTCCON<15>) and ALRMSYNC = 1. - 3: This assumes a CPU read will execute in less than 32 PBCLKs. **Note:** This register is reset only on a Power-on Reset (POR). #### 24.0 **COMPARATOR** Note: This data sheet summarizes the features of the PIC32MX330/350/370/430/450/470 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer Section 19. to "Comparator" (DS60001110), which is available from the Documentation Reference Manual section of the Microchip PIC32 web site (www.microchip.com/pic32). The Analog Comparator module contains two comparators that can be configured in a variety of ways. The following are key features of this module: - · Selectable inputs available include: - Analog inputs multiplexed with I/O pins - On-chip internal absolute voltage reference (IVREF) - Comparator voltage reference (CVREF) - · Outputs can be Inverted - · Selectable interrupt generation A block diagram of the comparator module is provided in Figure 24-1. #### **FIGURE 24-1: COMPARATOR BLOCK DIAGRAM** | PIC32MX | 330/350 | /3/0/43 | 30/450/4 | 170 | | |---------|---------|---------|----------|-----|--| | NOTES: | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | **TABLE 31-41: OTG ELECTRICAL SPECIFICATIONS** | AC CHA | RACTERI | STICS | | | | | | | | |---------------|---------|-----------------------------------|------|------|------|-------|-----------------------------------------------------------------------------------|--|--| | Param.<br>No. | Symbol | Characteristics <sup>(1)</sup> | Min. | Тур. | Max. | Units | Conditions | | | | USB313 | VUSB3V3 | USB Voltage | 3.0 | _ | 3.6 | V | Voltage on Vusb3v3<br>must be in this range<br>for proper USB<br>operation | | | | USB315 | VILUSB | Input Low Voltage for USB Buffer | _ | _ | 0.8 | V | _ | | | | USB316 | VIHUSB | Input High Voltage for USB Buffer | 2.0 | _ | _ | V | _ | | | | USB318 | VDIFS | Differential Input Sensitivity | _ | _ | 0.2 | V | The difference<br>between D+ and D-<br>must exceed this value<br>while VCM is met | | | | USB319 | VCM | Differential Common Mode Range | 0.8 | _ | 2.5 | V | _ | | | | USB320 | Zout | Driver Output Impedance | 28.0 | _ | 44.0 | Ω | _ | | | | USB321 | Vol | Voltage Output Low | 0.0 | _ | 0.3 | V | 1.425 kΩ load connected to Vusb3V3 | | | | USB322 | Vон | Voltage Output High | 2.8 | _ | 3.6 | V | 14.25 kΩ load connected to ground | | | Note 1: These parameters are characterized, but not tested in manufacturing. # 64-Lead Plastic Quad Flat, No Lead Package (MR) – 9x9x0.9 mm Body with 5.40 x 5.40 Exposed Pad [QFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | | | | | | |------------------------|--------|----------|----------|------|--|--|--| | Dimension | Limits | MIN | NOM | MAX | | | | | Number of Pins | N | | 64 | | | | | | Pitch | е | | 0.50 BSC | | | | | | Overall Height | Α | 0.80 | 0.90 | 1.00 | | | | | Standoff | A1 | 0.00 | 0.02 | 0.05 | | | | | Contact Thickness | A3 | 0.20 REF | | | | | | | Overall Width | Е | | 9.00 BSC | | | | | | Exposed Pad Width | E2 | 5.30 | 5.40 | 5.50 | | | | | Overall Length | D | | 9.00 BSC | | | | | | Exposed Pad Length | D2 | 5.30 | 5.40 | 5.50 | | | | | Contact Width | b | 0.20 | 0.25 | 0.30 | | | | | Contact Length | L | 0.30 | 0.40 | 0.50 | | | | | Contact-to-Exposed Pad | K | 0.20 | - | - | | | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package is saw singulated. - 3. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-154A Sheet 2 of 2 NOTES: