

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFl

| 2 014110                   |                                                                                |
|----------------------------|--------------------------------------------------------------------------------|
| Product Status             | Active                                                                         |
| Core Processor             | MIPS32® M4K™                                                                   |
| Core Size                  | 32-Bit Single-Core                                                             |
| Speed                      | 80MHz                                                                          |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART, USB OTG                  |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                                     |
| Number of I/O              | 49                                                                             |
| Program Memory Size        | 128KB (128K x 8)                                                               |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | -                                                                              |
| RAM Size                   | 32K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 3.6V                                                                    |
| Data Converters            | A/D 28x10b                                                                     |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                             |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 64-VFQFN Exposed Pad                                                           |
| Supplier Device Package    | 64-VQFN (9x9)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx450f128h-v-mr |
|                            |                                                                                |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|          |                        | Pin Numb        | er                                 |             |                |                                                                                                  |
|----------|------------------------|-----------------|------------------------------------|-------------|----------------|--------------------------------------------------------------------------------------------------|
| Pin Name | 64-pin<br>QFN/<br>TQFP | 100-pin<br>TQFP | 124-pin<br>VTLA                    | Pin<br>Type | Buffer<br>Type | Description                                                                                      |
| CVREF-   | 15                     | 28              | A21                                | I           | Analog         | Comparator Voltage Reference (Low)                                                               |
| CVREF+   | 16                     | 29              | B17                                | Ι           | Analog         | Comparator Voltage Reference (High)                                                              |
| CVREFOUT | 23                     | 34              | A24                                | Ι           | Analog         | Comparator Voltage Reference (Output)                                                            |
| C1INA    | 11                     | 20              | A12                                | I           | Analog         |                                                                                                  |
| C1INB    | 12                     | 21              | B11                                | I           | Analog         | Comparator 1 Inputa                                                                              |
| C1INC    | 5                      | 11              | B6                                 | I           | Analog         | Comparator 1 Inputs                                                                              |
| C1IND    | 4                      | 10              | A7                                 | I           | Analog         |                                                                                                  |
| C2INA    | 13                     | 22              | A13                                | Ι           | Analog         |                                                                                                  |
| C2INB    | 14                     | 23              | B13                                | Ι           | Analog         |                                                                                                  |
| C2INC    | 8                      | 14              | A9                                 | Ι           | Analog         | Comparator 2 Inputs                                                                              |
| C2IND    | 6                      | 12              | A8                                 | I           | Analog         | 1                                                                                                |
| C1OUT    | PPS                    | PPS             | PPS                                | 0           |                | Comparator 1 Output                                                                              |
| C2OUT    | PPS                    | PPS             | PPS                                | 0           |                | Comparator 2 Output                                                                              |
| PMALL    | 30                     | 44              | A29                                | 0           | TTL/ST         | Parallel Master Port Address Latch Enable Low Byte                                               |
| PMALH    | 29                     | 43              | B24                                | 0           | TTL/ST         | Parallel Master Port Address Latch Enable High Byte                                              |
| PMA0     | 30                     | 44              | A29                                | 0           | TTL/ST         | Parallel Master Port Address bit 0 Input (Buffered Slave modes) and Output (Master modes)        |
| PMA1     | 29                     | 43              | B24                                | 0           | TTL/ST         | Parallel Master Port Address bit 0 Input (Buffered Slave modes) and Output (Master modes)        |
| PMA2     | 8                      | 14              | A9                                 | 0           | TTL/ST         |                                                                                                  |
| PMA3     | 6                      | 12              | A8                                 | 0           | TTL/ST         |                                                                                                  |
| PMA4     | 5                      | 11              | B6                                 | 0           | TTL/ST         |                                                                                                  |
| PMA5     | 4                      | 10              | A7                                 | 0           | TTL/ST         |                                                                                                  |
| PMA6     | 16                     | 29              | B17                                | 0           | TTL/ST         |                                                                                                  |
| PMA7     | 22                     | 28              | A21                                | 0           | TTL/ST         |                                                                                                  |
| PMA8     | 32                     | 50              | A32                                | 0           | TTL/ST         |                                                                                                  |
| PMA9     | 31                     | 49              | B27                                | 0           | TTL/ST         |                                                                                                  |
| PMA10    | 28                     | 42              | A28                                | 0           | TTL/ST         | Devellet Meeter Dert date (Develtingered Meeter                                                  |
| PMA11    | 27                     | 41              | B23                                | 0           | TTL/ST         | Parallel Master Port data (Demultiplexed Master mode) or Address/Data (Multiplexed Master modes) |
| PMA12    | 24                     | 35              | B20                                | 0           | TTL/ST         |                                                                                                  |
| PMA13    | 23                     | 34              | A24                                | 0           | TTL/ST         | ]                                                                                                |
| PMA14    | 45                     | 71              | A46                                | 0           | TTL/ST         | ]                                                                                                |
| PMA15    | 44                     | 70              | B38                                | 0           | TTL/ST         | ]                                                                                                |
| PMCS1    | 45                     | 71              | A46                                | 0           | TTL/ST         | ]                                                                                                |
| PMCS2    | 44                     | 70              | B38                                | 0           | TTL/ST         | ]                                                                                                |
| PMD0     | 60                     | 93              | B52                                | I/O         | TTL/ST         | 1                                                                                                |
| PMD1     | 61                     | 94              | A64                                | I/O         | TTL/ST         | 1                                                                                                |
| PMD2     | 62                     | 98              | A66                                | I/O         | TTL/ST         | 1                                                                                                |
|          | ST = Schmi             |                 | tible input or ou<br>out with CMOS |             |                | alog = Analog input P = Power<br>= Output I = Input                                              |

#### TARI E 1-1. PINOUT I/O DESCRIPTIONS (CONTINUED)

Note 1: This pin is only available on devices without a USB module.

2: This pin is only available on devices with a USB module.

3: This pin is not available on 64-pin devices.

# PIC32MX330/350/370/430/450/470

NOTES:

## 3.2 Architecture Overview

The MIPS32<sup>®</sup> M4K<sup>®</sup> processor core contains several logic blocks working together in parallel, providing an efficient high-performance computing engine. The following blocks are included with the core:

- Execution Unit
- Multiply/Divide Unit (MDU)
- System Control Coprocessor (CP0)
- Fixed Mapping Translation (FMT)
- Dual Internal Bus interfaces
- Power Management
- MIPS16e<sup>®</sup> Support
- Enhanced JTAG (EJTAG) Controller

#### 3.2.1 EXECUTION UNIT

The MIPS32<sup>®</sup> M4K<sup>®</sup> processor core execution unit implements a load/store architecture with single-cycle ALU operations (logical, shift, add, subtract) and an autonomous multiply/divide unit. The core contains thirty-two 32-bit General Purpose Registers (GPRs) used for integer operations and address calculation. One additional register file shadow set (containing thirty-two registers) is added to minimize context switching overhead during interrupt/exception processing. The register file consists of two read ports and one write port and is fully bypassed to minimize operation latency in the pipeline.

The execution unit includes:

- 32-bit adder used for calculating the data address
- Address unit for calculating the next instruction
   address
- Logic for branch determination and branch target address calculation
- · Load aligner
- Bypass multiplexers used to avoid stalls when executing instruction streams where data producing instructions are followed closely by consumers of their results
- Leading Zero/One detect unit for implementing the CLZ and CLO instructions
- Arithmetic Logic Unit (ALU) for performing bitwise logical operations
- Shifter and store aligner

## 3.2.2 MULTIPLY/DIVIDE UNIT (MDU)

The MIPS32<sup>®</sup> M4K<sup>®</sup> processor core includes a Multiply/Divide Unit (MDU) that contains a separate pipeline for multiply and divide operations. This pipeline operates in parallel with the Integer Unit (IU) pipeline and does not stall when the IU pipeline stalls. This allows MDU operations to be partially masked by system stalls and/or other integer unit instructions.

The high-performance MDU consists of a 32x16 booth recoded multiplier, result/accumulation registers (HI and LO), a divide state machine, and the necessary multiplexers and control logic. The first number shown ('32' of 32x16) represents the *rs* operand. The second number ('16' of 32x16) represents the *rt* operand. The PIC32 core only checks the value of the latter (*rt*) operand to determine how many times the operation must pass through the multiplier. The 16x16 and 32x16 operations pass through the multiplier once. A 32x32 operation passes through the multiplier twice.

The MDU supports execution of one 16x16 or 32x16 multiply operation every clock cycle; 32x32 multiply operations can be issued every other clock cycle. Appropriate interlocks are implemented to stall the issuance of back-to-back 32x32 multiply operations. The multiply operand size is automatically determined by logic built into the MDU.

Divide operations are implemented with a simple 1 bit per clock iterative algorithm. An early-in detection checks the sign extension of the dividend (*rs*) operand. If *rs* is 8 bits wide, 23 iterations are skipped. For a 16-bit wide *rs*, 15 iterations are skipped and for a 24-bit wide *rs*, 7 iterations are skipped. Any attempt to issue a subsequent MDU instruction while a divide is still active causes an IU pipeline stall until the divide operation is completed.

Table 3-1 lists the repeat rate (peak issue rate of cycles until the operation can be reissued) and latency (number of cycles until a result is available) for the PIC32 core multiply and divide instructions. The approximate latency and repeat rates are listed in terms of pipeline clocks.

| Divide Unit Latencies and Repeat Rates |                                                |         |             |  |  |  |
|----------------------------------------|------------------------------------------------|---------|-------------|--|--|--|
| Op code                                | Operand Size (mul <i>rt</i> ) (div <i>rs</i> ) | Latency | Repeat Rate |  |  |  |
| MULT/MULTU, MADD/MADDU,                | 16 bits                                        | 1       | 1           |  |  |  |
| MSUB/MSUBU                             | 32 bits                                        | 2       | 2           |  |  |  |
| MUL                                    | 16 bits                                        | 2       | 1           |  |  |  |
|                                        | 32 bits                                        | 3       | 2           |  |  |  |
| DIV/DIVU                               | 8 bits                                         | 12      | 11          |  |  |  |
|                                        | 16 bits                                        | 19      | 18          |  |  |  |
|                                        | 24 bits                                        | 26      | 25          |  |  |  |
|                                        | 32 bits                                        | 33      | 32          |  |  |  |

## TABLE 3-1: MIPS32<sup>®</sup> M4K<sup>®</sup> PROCESSOR CORE HIGH-PERFORMANCE INTEGER MULTIPLY/ DIVIDE UNIT LATENCIES AND REPEAT RATES



| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 04.04        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | _                 | _                 | _                 | —                 | _                 | —                 | —                | —                |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | _                 | _                 | _                 | —                 | _                 | —                 | —                | —                |
| 45.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R-0              | R-0              |
| 15:8         |                   | BMXDUDBA<15:8>    |                   |                   |                   |                   |                  |                  |
| 7.0          | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |
| 7:0          | BMXDUDBA<7:0>     |                   |                   |                   |                   |                   |                  |                  |

#### REGISTER 4-3: BMXDUDBA: DATA RAM USER DATA BASE ADDRESS REGISTER

## Legend:

| Legena:           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ad as '0'          |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

#### bit 31-16 Unimplemented: Read as '0'

#### bit 15-10 BMXDUDBA<15:10>: DRM User Data Base Address bits

When non-zero, the value selects the relative base address for User mode data space in RAM, the value must be greater than BMXDKPBA.

bit 9-0 BMXDUDBA<9:0>: Read-Only bits Value is always '0', which forces 1 KB increments

**Note 1:** At Reset, the value in this register is forced to zero, which causes all of the RAM to be allocated to Kernel mode data usage.

2: The value in this register must be less than or equal to BMXDRMSZ.

# PIC32MX330/350/370/430/450/470

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3      | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|------------------------|-------------------|------------------|------------------|
| 24.04        | U-0               | U-0               | U-0               | U-0               | U-0                    | U-0               | U-0              | U-0              |
| 31:24        | —                 | —                 | _                 | —                 | —                      | -                 | —                | -                |
| 23:16        | U-0               | U-0               | U-0               | U-0               | U-0                    | U-0               | U-0              | U-0              |
| 23.10        | —                 | —                 | -                 | —                 | —                      | —                 | —                | -                |
| 45.0         | R/W-0             | U-0               | U-0               | R/W-0             | R/W-0                  | U-0               | U-0              | U-0              |
| 15:8         | 0N <sup>(1)</sup> | —                 |                   | SUSPEND           | DMABUSY <sup>(1)</sup> |                   | _                |                  |
| 7.0          | U-0               | U-0               | U-0               | U-0               | U-0                    | U-0               | U-0              | U-0              |
| 7:0          | _                 | _                 | _                 | _                 | _                      | _                 | _                | _                |

### REGISTER 10-1: DMACON: DMA CONTROLLER CONTROL REGISTER

#### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |
|-------------------|------------------|------------------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |

#### bit 31-16 Unimplemented: Read as '0'

- bit 15 ON: DMA On bit<sup>(1)</sup>
  - 1 = DMA module is enabled
  - 0 = DMA module is disabled
- bit 14-13 **Unimplemented:** Read as '0'
- bit 12 **SUSPEND:** DMA Suspend bit
  - 1 = DMA transfers are suspended to allow CPU uninterrupted access to data bus
  - 0 = DMA operates normally

#### bit 11 DMABUSY: DMA Module Busy bit<sup>(1)</sup>

- 1 = DMA module is active
- 0 = DMA module is disabled and not actively transferring data
- bit 10-0 Unimplemented: Read as '0'
- **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.

## REGISTER 10-9: DCHxINT: DMA CHANNEL 'x' INTERRUPT CONTROL REGISTER (CONTINUED)

bit 4 **CHDHIF:** Channel Destination Half Full Interrupt Flag bit

- 1 = Channel Destination Pointer has reached midpoint of destination (CHDPTR = CHDSIZ/2)
- 0 = No interrupt is pending
- bit 3 CHBCIF: Channel Block Transfer Complete Interrupt Flag bit
  - 1 = A block transfer has been completed (the larger of CHSSIZ/CHDSIZ bytes has been transferred), or a pattern match event occurs
  - 0 = No interrupt is pending
- bit 2 CHCCIF: Channel Cell Transfer Complete Interrupt Flag bit
  - 1 = A cell transfer has been completed (CHCSIZ bytes have been transferred)
  - 0 = No interrupt is pending
- bit 1 CHTAIF: Channel Transfer Abort Interrupt Flag bit
  - 1 = An interrupt matching CHAIRQ has been detected and the DMA transfer has been aborted
  - 0 = No interrupt is pending
- bit 0 CHERIF: Channel Address Error Interrupt Flag bit
  - 1 = A channel address error has been detected
    - Either the source or the destination address is invalid.
    - 0 = No interrupt is pending

## REGISTER 11-8: U1EIR: USB ERROR INTERRUPT STATUS REGISTER (CONTINUED)

- bit 1 CRC5EF: CRC5 Host Error Flag bit<sup>(4)</sup>
  - 1 = Token packet is rejected due to CRC5 error
  - 0 = Token packet is accepted
  - EOFEF: EOF Error Flag bit<sup>(3,5)</sup>
  - 1 = EOF error condition is detected
  - 0 = No EOF error condition
- bit 0 PIDEF: PID Check Failure Flag bit
  - 1 = PID check is failed
  - 0 = PID check is passed
- **Note 1:** This type of error occurs when the module's request for the DMA bus is not granted in time to service the module's demand for memory, resulting in an overflow or underflow condition, and/or the allocated buffer size is not sufficient to store the received data packet causing it to be truncated.
  - **2:** This type of error occurs when more than 16-bit-times of Idle from the previous End-of-Packet (EOP) has elapsed.
  - **3:** This type of error occurs when the module is transmitting or receiving data and the SOF counter has reached zero.
  - 4: Device mode.
  - 5: Host mode.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31.24        | —                 | —                 | —                 | -                 | —                 | _                 | -                | —                |
| 00.10        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | —                 | —                 | —                 | _                 | —                 | _                 | -                | —                |
| 45.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15:8         | _                 | —                 |                   | _                 |                   |                   | _                | —                |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          |                   | CNT<7:0>          |                   |                   |                   |                   |                  |                  |

#### REGISTER 11-16: U1SOF: USB SOF THRESHOLD REGISTER

## Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
|-------------------|------------------|---------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

#### bit 31-8 Unimplemented: Read as '0'

bit 7-0 CNT<7:0>: SOF Threshold Value bits

Typical values of the threshold are:

- 01001010 = 64-byte packet
- 00101010 = 32-byte packet
- 00011010 = 16-byte packet

00010010 = 8-byte packet

#### REGISTER 11-17: U1BDTP1: USB BDT PAGE 1 REGISTER

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31.24        | -                 | -                 | -                 | -                 | -                 | —                 | -                | —                |
| 23:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23.10        |                   | -                 |                   |                   |                   | —                 |                  | —                |
| 15:8         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15.0         | -                 | -                 | -                 | -                 | -                 | —                 | -                | —                |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | U-0              |
| 7.0          | BDTPTRL<15:9>     |                   |                   |                   |                   |                   | _                |                  |

| Legend:           |                  |                                    |                    |
|-------------------|------------------|------------------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |

bit 31-8 Unimplemented: Read as '0'

bit 7-1 **BDTPTRL<15:9>:** BDT Base Address bits This 7-bit value provides address bits 15 through 9 of the BDT base address, which defines the starting location of the BDT in system memory. The 32-bit BDT base address is 512-byte aligned.

bit 0 Unimplemented: Read as '0'

### 12.3.5 OUTPUT MAPPING

In contrast to inputs, the outputs of the peripheral pin select options are mapped on the basis of the pin. In this case, a control register associated with a particular pin dictates the peripheral output to be mapped. The RPnR registers (Register 12-2) are used to control output mapping. Like the [*pin name*]R registers, each register contains sets of 4 bit fields. The value of the bit field corresponds to one of the peripherals, and that peripheral's output is mapped to the pin (see Table 12-2 and Figure 12-3).

A null output is associated with the output register reset value of '0'. This is done to ensure that remappable outputs remain disconnected from all output pins by default.

#### FIGURE 12-3: EXAMPLE OF MULTIPLEXING OF REMAPPABLE OUTPUT FOR RPA0



# 12.3.6 CONTROLLING CONFIGURATION CHANGES

Because peripheral remapping can be changed during run time, some restrictions on peripheral remapping are needed to prevent accidental configuration changes. PIC32 devices include two features to prevent alterations to the peripheral map:

- Control register lock sequence
- Configuration bit select lock

## 12.3.6.1 Control Register Lock

Under normal operation, writes to the RPnR and [*pin name*]R registers are not allowed. Attempted writes appear to execute normally, but the contents of the registers remain unchanged. To change these registers, they must be unlocked in hardware. The register lock is controlled by the IOLOCK Configuration bit (CFGCON<13>). Setting IOLOCK prevents writes to the control registers; clearing IOLOCK allows writes.

To set or clear the IOLOCK bit, an unlock sequence must be executed. Refer to **Section 6. "Oscillator"** (DS60001112) in the *"PIC32 Family Reference Manual"* for details.

## 12.3.6.2 Configuration Bit Select Lock

As an additional level of safety, the device can be configured to prevent more than one write session to the RPnR and [*pin name*]R registers. The IOL1WAY Configuration bit (DEVCFG3<29>) blocks the IOLOCK bit from being cleared after it has been set once. If IOLOCK remains set, the register unlock procedure does not execute, and the peripheral pin select control registers cannot be written to. The only way to clear the bit and re-enable peripheral remapping is to perform a device Reset.

In the default (unprogrammed) state, IOL1WAY is set, restricting users to one write session.

## 17.0 OUTPUT COMPARE

Note: This data sheet summarizes the features of the PIC32MX330/350/370/430/450/470 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 16. "Output Compare" (DS60001111), which is available from the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32).

The Output Compare module is used to generate a single pulse or a train of pulses in response to selected time base events. For all modes of operation, the Output Compare module compares the values stored in the OCxR and/or the OCxRS registers to the value in the selected timer. When a match occurs, the Output Compare module generates an event based on the selected mode of operation.

The following are key features of this module:

- Multiple Output Compare modules in a device
- Programmable interrupt generation on compare event
- Single and Dual Compare modes
- Single and continuous output pulse generation
- Pulse-Width Modulation (PWM) mode
- Hardware-based PWM Fault detection and automatic output disable
- Can operate from either of two available 16-bit time bases or a single 32-bit time base



## FIGURE 17-1: OUTPUT COMPARE MODULE BLOCK DIAGRAM

| REGISTER 18-2: SPIxCON | 2: SPI CONTROL REGISTER 2 |
|------------------------|---------------------------|
|------------------------|---------------------------|

| Bit<br>Range | Bit<br>31/23/15/7    | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3        | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0        |
|--------------|----------------------|-------------------|-------------------|-------------------|--------------------------|-------------------|------------------|-------------------------|
| 31:24        | U-0                  | U-0               | U-0               | U-0               | U-0                      | U-0               | U-0              | U-0                     |
| 31.24        | _                    |                   | —                 |                   | —                        | _                 | -                | _                       |
| 22:16        | U-0                  | U-0               | U-0               | U-0               | U-0                      | U-0               | U-0              | U-0                     |
| 23:16        | —                    | _                 | _                 | —                 | —                        | —                 | _                | —                       |
| 15:8         | R/W-0                | U-0               | U-0               | R/W-0             | R/W-0                    | R/W-0             | R/W-0            | R/W-0                   |
| 10.0         | SPISGNEXT            | _                 | _                 | FRMERREN          | SPIROVEN                 | SPITUREN          | IGNROV           | IGNTUR                  |
| 7:0          | R/W-0                | U-0               | U-0               | U-0               | R/W-0                    | U-0               | R/W-0            | R/W-0                   |
| 7:0          | AUDEN <sup>(1)</sup> |                   | _                 |                   | AUDMONO <sup>(1,2)</sup> |                   | AUDMOD           | )<1:0> <sup>(1,2)</sup> |

#### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
|-------------------|------------------|-----------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 31-16 Unimplemented: Read as '0'

- bit 15 SPISGNEXT: Sign Extend Read Data from the RX FIFO bit
  - 1 = Data from RX FIFO is sign extended
  - 0 = Data from RX FIFO is not sign extened
- bit 14-13 Unimplemented: Read as '0'
- bit 12 **FRMERREN:** Enable Interrupt Events via FRMERR bit
  - 1 = Frame Error overflow generates error events
  - 0 = Frame Error does not generate error events
- bit 11 SPIROVEN: Enable Interrupt Events via SPIROV bit
  - 1 = Receive overflow generates error events
    - 0 = Receive overflow does not generate error events
- bit 10 **SPITUREN:** Enable Interrupt Events via SPITUR bit
  - 1 = Transmit Underrun Generates Error Events
  - 0 = Transmit Underrun Does Not Generates Error Events
- bit 9 **IGNROV:** Ignore Receive Overflow bit (for Audio Data Transmissions)
  - 1 = A ROV is not a critical error; during ROV data in the fifo is not overwritten by receive data
    - 0 = A ROV is a critical error which stop SPI operation
- bit 8 **IGNTUR:** Ignore Transmit Underrun bit (for Audio Data Transmissions)
  - 1 = A TUR is not a critical error and zeros are transmitted until the SPIxTXB is not empty
  - 0 = A TUR is a critical error which stop SPI operation
- bit 7 AUDEN: Enable Audio CODEC Support bit<sup>(1)</sup>
  - 1 = Audio protocol is enabled
    - 0 = Audio protocol is disabled
- bit 6-5 Unimplemented: Read as '0'
- bit 3 AUDMONO: Transmit Audio Data Format bit<sup>(1,2)</sup>
  - 1 = Audio data is mono (Each data word is transmitted on both left and right channels)
- 0 = Audio data is stereobit 2 Unimplemented: Read as '0'
- bit 1-0 AUDMOD<1:0>: Audio Protocol Mode bit<sup>(1,2)</sup>
  - 11 = PCM/DSP mode
  - 10 = Right Justified mode
  - 01 = Left Justified mode
  - $00 = I^2S \mod$
- **Note 1:** This bit can only be written when the ON bit = 0.
  - 2: This bit is only valid for AUDEN = 1.

## PIC32MX330/350/370/430/450/470

## FIGURE 19-1: I<sup>2</sup>C BLOCK DIAGRAM



'0' = Bit is cleared

x = Bit is unknown

| Bit<br>Range    | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |
|-----------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|
| 04.04           | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x            | R/W-x            |  |
| 31:24 HR10<3:0> |                   |                   |                   |                   |                   | HR01              | <3:0>            |                  |  |
| 00.40           | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x            | R/W-x            |  |
| 23:16           | 23:16 MIN10<3:0>  |                   |                   |                   |                   | MIN01<3:0>        |                  |                  |  |
|                 | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x            | R/W-x            |  |
| 15:8            |                   | SEC10             | <3:0>             |                   | SEC01<3:0>        |                   |                  |                  |  |
| 7.0             | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |
| 7:0             | —                 | —                 | _                 | _                 | _                 | —                 | —                | _                |  |
|                 |                   |                   |                   |                   |                   |                   |                  |                  |  |
| Legend:         |                   |                   |                   |                   |                   |                   |                  |                  |  |
| R = Read        | able bit          |                   | W = Writable      | e bit             | U = Unimple       | emented bit, re   | ead as '0'       |                  |  |

## REGISTER 22-3: RTCTIME: RTC TIME VALUE REGISTER

bit 31-28 HR10<3:0>: Binary-Coded Decimal Value of Hours bits, 10s place digits; contains a value from 0 to 2
bit 27-24 HR01<3:0>: Binary-Coded Decimal Value of Hours bits, 1s place digit; contains a value from 0 to 9
bit 23-20 MIN10<3:0>: Binary-Coded Decimal Value of Minutes bits, 10s place digits; contains a value from 0 to 5
bit 19-16 MIN01<3:0>: Binary-Coded Decimal Value of Minutes bits, 1s place digit; contains a value from 0 to 9
bit 15-12 SEC10<3:0>: Binary-Coded Decimal Value of Seconds bits, 10s place digits; contains a value from 0 to 5
bit 11-8 SEC01<3:0>: Binary-Coded Decimal Value of Seconds bits, 1s place digit; contains a value from 0 to 9
bit 7-0 Unimplemented: Read as '0'

**Note:** This register is only writable when RTCWREN = 1 (RTCCON<3>).

'1' = Bit is set

-n = Value at POR

## 31.0 ELECTRICAL CHARACTERISTICS

This section provides an overview of the PIC32MX330/350/370/430/450/470 electrical characteristics. Additional information will be provided in future revisions of this document as it becomes available.

Absolute maximum ratings for the PIC32MX330/350/370/430/450/470 devices are listed below. Exposure to these maximum rating conditions for extended periods may affect device reliability. Functional operation of the device at these or any other conditions, above the parameters indicated in the operation listings of this specification, is not implied.

## **Absolute Maximum Ratings**

#### (See Note 1)

| Ambient temperature under bias                                                  | 40°C to +105°C           |
|---------------------------------------------------------------------------------|--------------------------|
| Storage temperature                                                             |                          |
| Voltage on VDD with respect to Vss                                              |                          |
| Voltage on any pin that is not 5V tolerant, with respect to Vss (Note 3)        | 0.3V to (VDD + 0.3V)     |
| Voltage on any 5V tolerant pin with respect to Vss when $VDD \ge 2.3V$ (Note 3) | -0.3V to +6.0V           |
| Voltage on any 5V tolerant pin with respect to Vss when VDD < 2.3V (Note 3)     | 0.3V to +3.6V            |
| Voltage on D+ or D- pin with respect to VUSB3V3                                 | 0.3V to (VUSB3V3 + 0.3V) |
| Voltage on VBUS with respect to VSS                                             | -0.3V to +5.5V           |
| Maximum current out of Vss pin(s)                                               | 200 mA                   |
| Maximum current into VDD pin(s) (Note 2)                                        | 200 mA                   |
| Maximum output current sourced/sunk by any 4x I/O pin                           | 15 mA                    |
| Maximum output current sourced/sunk by any 8x I/O pin                           | 25 mA                    |
| Maximum current sunk by all ports                                               | 150 mA                   |
| Maximum current sourced by all ports (Note 2)                                   | 150 mA                   |

**Note 1:** Stresses above those listed under "**Absolute Maximum Ratings**" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions, above those indicated in the operation listings of this specification, is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

- 2: Maximum allowable current is a function of device maximum power dissipation (see Table 31-2).
- 3: See the "Device Pin Tables" section for the 5V tolerant pins.

| DC CHARACTERISTICS |       |                                   | $\begin{array}{ll} \mbox{Standard Operating Conditions: 2.3V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & 0^{\circ}C \leq TA \leq +70^{\circ}C \mbox{ for Commercial} \\ -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ -40^{\circ}C \leq TA \leq +105^{\circ}C \mbox{ for V-temp} \end{array}$ |                     |                      |       |                                                                               |  |
|--------------------|-------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------|-------|-------------------------------------------------------------------------------|--|
| Param.<br>No.      | Symb. | Characteristics                   | Min.                                                                                                                                                                                                                                                                                                                                                | Тур. <sup>(1)</sup> | Max.                 | Units | Conditions                                                                    |  |
|                    |       | Input Leakage Current<br>(Note 3) |                                                                                                                                                                                                                                                                                                                                                     |                     |                      |       |                                                                               |  |
| DI50               | lı∟   | I/O Ports                         | —                                                                                                                                                                                                                                                                                                                                                   | _                   | <u>+</u> 1           | μA    | $Vss \le VPIN \le VDD,$ Pin at high-impedance                                 |  |
| DI51               |       | Analog Input Pins                 | —                                                                                                                                                                                                                                                                                                                                                   | —                   | <u>+</u> 1           | μA    | $Vss \le VPIN \le VDD,$ Pin at high-impedance                                 |  |
| DI55               |       | MCLR <sup>(2)</sup>               | _                                                                                                                                                                                                                                                                                                                                                   |                     | <u>+</u> 1           | μA    | $Vss \leq V \text{PIN} \leq V \text{DD}$                                      |  |
| DI56               |       | OSC1                              | —                                                                                                                                                                                                                                                                                                                                                   | —                   | <u>+</u> 1           | μA    | $VSS \le VPIN \le VDD,$<br>XT and HS modes                                    |  |
|                    |       |                                   |                                                                                                                                                                                                                                                                                                                                                     |                     |                      |       | Pins with Analog functions.<br>Exceptions: [N/A] = 0 mA<br>max                |  |
| DI60a              | licl  | Input Low Injection<br>Current    | 0                                                                                                                                                                                                                                                                                                                                                   | _                   | <sub>-5</sub> (7,10) | mA    | Digital 5V tolerant desig-<br>nated pins. Exceptions:<br>[N/A] = 0 mA max     |  |
|                    |       |                                   |                                                                                                                                                                                                                                                                                                                                                     |                     |                      |       | Digital non-5V tolerant desig-<br>nated pins. Exceptions:<br>[N/A] = 0 mA max |  |

#### TABLE 31-8: DC CHARACTERISTICS: I/O PIN INPUT SPECIFICATIONS (CONTINUED)

**Note 1:** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

- 2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.
- 3: Negative current is defined as current sourced by the pin.
- 4: This parameter is characterized, but not tested in manufacturing.
- 5: See the "Device Pin Tables" section for the 5V tolerant pins.
- 6: The VIH specifications are only in relation to externally applied inputs, and not with respect to the userselectable internal pull-ups. External open drain input signals utilizing the internal pull-ups of the PIC32 device are guaranteed to be recognized only as a logic "high" internally to the PIC32 device, provided that the external load does not exceed the minimum value of ICNPU. For External "input" logic inputs that require a pull-up source, to guarantee the minimum VIH of those components, it is recommended to use an external pull-up resistor rather than the internal pull-ups of the PIC32 device.
- 7: VIL source < (VSS 0.3). Characterized but not tested.
- 8: VIH source > (VDD + 0.3) for non-5V tolerant pins only.
- **9:** Digital 5V tolerant pins do not have an internal high side diode to VDD, and therefore, cannot tolerate any "positive" input injection current.
- **10:** Injection currents > | 0 | can affect the ADC results by approximately 4 to 6 counts (i.e., VIH Source > (VDD + 0.3) or VIL source < (Vss 0.3)).
- 11: Any number and/or combination of I/O pins not excluded under IICL or IICH conditions are permitted provided the "absolute instantaneous" sum of the input injection currents from all pins do not exceed the specified limit. If Note 7, IICL = (((Vss 0.3) VIL source) / Rs). If Note 8, IICH = ((IICH source (VDD + 0.3)) / RS). RS = Resistance between input source voltage and device pin. If (Vss 0.3) ≤ VSOURCE ≤ (VDD + 0.3), injection current = 0.

## TABLE 31-25: TIMER2, 3, 4, 5 EXTERNAL CLOCK TIMING REQUIREMENTS

| AC CHARACTERISTICS |           |                                | (unless                        |      | ≤ Ta ≤ +<br>C ≤ Ta ≤                         | 70°C fc<br>+85°C |        |                                     |                       |
|--------------------|-----------|--------------------------------|--------------------------------|------|----------------------------------------------|------------------|--------|-------------------------------------|-----------------------|
| Param.<br>No.      | Symbol    | Characteristics <sup>(1)</sup> |                                | Min. | Max.                                         | Units            | Condit | ions                                |                       |
| TB10               | ТтхН      | TxCK<br>High Time              | Synchronous, with<br>prescaler |      | [(12.5 ns or 1 TPB)/N]<br>+ 25 ns            | —                | ns     | Must also meet<br>parameter<br>TB15 | value<br>(1, 2, 4, 8, |
| TB11               | ΤτxL      | TxCK<br>Low Time               | Synchronous, with prescaler    |      | [(12.5 ns or 1 TPB)/N]<br>+ 25 ns            | —                | ns     | Must also meet<br>parameter<br>TB15 | 16, 32, 64,<br>256)   |
| TB15               | T⊤xP      | TxCK<br>Input                  | Synchronous, with prescaler    |      | [(Greater of [(25 ns or<br>2 TPB)/N] + 30 ns | —                | ns     | VDD > 2.7V                          |                       |
|                    |           | Period                         |                                |      | [(Greater of [(25 ns or<br>2 TPB)/N] + 50 ns | —                | ns     | VDD < 2.7V                          |                       |
| TB20               | TCKEXTMRL | Delay from<br>Clock Edge       |                                |      | _                                            | 1                | Трв    | _                                   |                       |

Note 1: These parameters are characterized, but not tested in manufacturing.

## FIGURE 31-7: INPUT CAPTURE (CAPx) TIMING CHARACTERISTICS



## TABLE 31-26: INPUT CAPTURE MODULE TIMING REQUIREMENTS

| AC CHARACTERISTICS |        | (unless oth                    | perating Conditions: 2.3V<br>erwise stated)<br>mperature $0^{\circ}C \le TA \le +70$<br>$-40^{\circ}C \le TA \le +$<br>$-40^{\circ}C \le TA \le +$ | °C for C<br>85°C for              | Industri | al    |                                         |                                  |
|--------------------|--------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|----------|-------|-----------------------------------------|----------------------------------|
| Param.<br>No.      | Symbol | Characteristics <sup>(1)</sup> |                                                                                                                                                    | Min.                              | Max.     | Units | Con                                     | ditions                          |
| IC10               | TccL   | ICx Input                      | t Low Time                                                                                                                                         | [(12.5 ns or 1 ТРВ)/N]<br>+ 25 ns | _        | ns    | Must also<br>meet<br>parameter<br>IC15. | N = prescale<br>value (1, 4, 16) |
| IC11               | ТссН   | ICx Input High Time            |                                                                                                                                                    | [(12.5 ns or 1 ТРВ)/N]<br>+ 25 ns | _        | ns    | Must also<br>meet<br>parameter<br>IC15. |                                  |
| IC15               | TCCP   | ICx Input                      | t Period                                                                                                                                           | [(25 ns or 2 Трв)/N]<br>+ 50 ns   |          | ns    |                                         |                                  |

**Note 1:** These parameters are characterized, but not tested in manufacturing.



#### **FIGURE 31-11:** SPIx MODULE MASTER MODE (CKE = 1) TIMING CHARACTERISTICS

#### TABLE 31-30: SPIX MODULE MASTER MODE (CKE = 1) TIMING REQUIREMENTS

| AC CHA        |                      | (unless o                                    | d Operatin<br>otherwise<br>g temperat | <b>stated)</b><br>ture 0°0<br>-40 | C ≤ TA ≤ ·<br>°C ≤ TA : | <b>3V to 3.6V</b><br>+70°C for Commercial<br>≤ +85°C for Industrial<br>≤ +105°C for V-temp |                    |
|---------------|----------------------|----------------------------------------------|---------------------------------------|-----------------------------------|-------------------------|--------------------------------------------------------------------------------------------|--------------------|
| Param.<br>No. | Symbol               | Characteristics <sup>(1)</sup>               | Min.                                  | Тур. <sup>(2)</sup>               | Max.                    | Units                                                                                      | Conditions         |
| SP10          | TscL                 | SCKx Output Low Time (Note 3)                | Tsck/2                                | —                                 | _                       | ns                                                                                         | _                  |
| SP11          | TscH                 | SCKx Output High Time (Note 3)               | Tsck/2                                |                                   | _                       | ns                                                                                         | —                  |
| SP20          | TscF                 | SCKx Output Fall Time (Note 4)               | _                                     |                                   | _                       | ns                                                                                         | See parameter DO32 |
| SP21          | TscR                 | SCKx Output Rise Time (Note 4)               | _                                     |                                   | _                       | ns                                                                                         | See parameter DO32 |
| SP30          | TDOF                 | SDOx Data Output Fall Time (Note 4)          | _                                     | —                                 | _                       | ns                                                                                         | See parameter DO32 |
| SP31          | TDOR                 | SDOx Data Output Rise Time (Note 4)          | —                                     | —                                 | _                       | ns                                                                                         | See parameter DO31 |
| SP35          | TscH2doV,            | SDOx Data Output Valid after                 |                                       |                                   | 15                      | ns                                                                                         | VDD > 2.7V         |
|               | TscL2DoV             | SCKx Edge                                    |                                       |                                   | 20                      | ns                                                                                         | VDD < 2.7V         |
| SP36          | TDOV2sc,<br>TDOV2scL | SDOx Data Output Setup to<br>First SCKx Edge | 15                                    | —                                 | _                       | ns                                                                                         | —                  |
| SP40          | TDIV2scH,            | Setup Time of SDIx Data Input to             | 15                                    |                                   | _                       | ns                                                                                         | VDD > 2.7V         |
|               | TDIV2scL             | SCKx Edge                                    | 20                                    | —                                 |                         | ns                                                                                         | VDD < 2.7V         |
| SP41          | TscH2DIL,            | Hold Time of SDIx Data Input                 | 15                                    | _                                 | _                       | ns                                                                                         | VDD > 2.7V         |
|               | TscL2DIL             | to SCKx Edge                                 | 20                                    | _                                 | _                       | ns                                                                                         | VDD < 2.7V         |

Note 1: These parameters are characterized, but not tested in manufacturing.

- Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only 2: and are not tested.
- The minimum clock period for SCKx is 40 ns. Therefore, the clock generated in Master mode must not 3: violate this specification.
- Assumes 50 pF load on all SPIx pins. 4:

## 100-Lead Plastic Thin Quad Flatpack (PT) – 12x12x1 mm Body, 2.00 mm [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Chamfers at corners are optional; size may vary.

3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side.

- 4. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-100B

## **Revision C (October 2013)**

This revision includes the following updates, as listed in Table A-2.

### TABLE A-2: MAJOR SECTION UPDATES

| Section                                                               | Update Description                                                                                                                                                                |  |  |  |  |
|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| "32-bit Microcontrollers (up to 512<br>KB Flash and 128 KB SRAM) with | The Operating Conditions and Core sections were updated in support of 100 MHz (-40°C to +85°C) devices.                                                                           |  |  |  |  |
| Audio/Graphics/Touch (HMI), USB,<br>and Advanced Analog"              | Added Notes 2 and 3 regarding the conductive thermal pad to the 124-pin VTLA pin diagrams.                                                                                        |  |  |  |  |
| 2.0 "Guidelines for Getting Started                                   | Updated the recommended minimum connection (see Figure 2-1).                                                                                                                      |  |  |  |  |
| with 32-bit MCUs"                                                     | Added 2.10 "Sosc Design Recommendation".                                                                                                                                          |  |  |  |  |
| 20.0 "Parallel Master Port (PMP)"                                     | Updated the Parallel Port Control register, PMCON (see Register 20-1).                                                                                                            |  |  |  |  |
|                                                                       | Updated the Parallel Port Mode register, PMMODE (see Register 20-2).                                                                                                              |  |  |  |  |
|                                                                       | Updated the Parallel Port Pin Enable register, PMAEN (see Register 20-4).                                                                                                         |  |  |  |  |
| 30.0 "Electrical Characteristics"                                     | Removed Note 4 from the Absolute Maximum Ratings.                                                                                                                                 |  |  |  |  |
|                                                                       | The maximum frequency for parameter DC5 In Operating MIPS vs. Voltage was changed to 100 MHz (see Table 30-1).                                                                    |  |  |  |  |
|                                                                       | Parameter DC25a was added to DC Characteristics: Operating Current (IDD) (see Table 30-5).                                                                                        |  |  |  |  |
|                                                                       | Parameter DC34c was added to DC Characteristics: Idle Current (IIDLE) (see Table 30-5).                                                                                           |  |  |  |  |
|                                                                       | Added parameters for PIC32MX370/470 devices and removed Note 5 from DC Characteristics: Power-Down Current (IPD) (see Table 30-7).                                                |  |  |  |  |
|                                                                       | Updated the Minimum, Typical, and Maximum values and added a reference to Note 3 for parameter DI30 (ICNPU) in DC Characteristics: I/O Pin Input Specifications (see Table 30-8). |  |  |  |  |
|                                                                       | The SYSCLK values for all required Flash Wait states were updated (see Table 30-13).                                                                                              |  |  |  |  |
|                                                                       | Added parameter DO50A (Csosc) to the Capacitive Loading Requirements on Output Pins (see Table 30-16).                                                                            |  |  |  |  |
|                                                                       | Updated the maximum values for parameter OS10, and the Characteristics definition of parameter OS42 (GM) in the External Clock Timing Characteristics (see Table 30-17).          |  |  |  |  |
| 31.0 "DC and AC Device<br>Characteristics Graphs"                     | Updated the IPD, IIDLE, and IDD graphs, and added new graphs for the PIC32MX370/470 devices (see Figure 31-5 through Figure 31-13).                                               |  |  |  |  |