



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                               |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | 8032                                                                   |
| Core Size                  | 8-Bit                                                                  |
| Speed                      | 40MHz                                                                  |
| Connectivity               | I²C, UART/USART, USB                                                   |
| Peripherals                | LVD, POR, PWM, WDT                                                     |
| Number of I/O              | 46                                                                     |
| Program Memory Size        | 80KB (80K x 8)                                                         |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | -                                                                      |
| RAM Size                   | 2K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                            |
| Data Converters            | A/D 4x8b                                                               |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 80-LQFP                                                                |
| Supplier Device Package    | -                                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/upsd3212a-40u6 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| 28 | AC/D    | C parameters                                                                             |
|----|---------|------------------------------------------------------------------------------------------|
| 27 | Initial | delivery state                                                                           |
|    | 26.3    | Security and Flash memory protection 145                                                 |
|    | 26.2    | JTAG extensions                                                                          |
|    | 26.1    | Standard JTAG Signals 144                                                                |
| 26 | Progr   | amming in-circuit using the JTAG serial interface                                        |
|    | 25.2    | I/O pin, register and PLD status at RESET 142                                            |
|    | 25.1    | Warm RESET                                                                               |
| 25 | RESE    | T timing and device status at reset                                                      |
| 05 | DE0-    |                                                                                          |
|    | 24.4    | Input control signals                                                                    |
|    | 24.3    | Input clock                                                                              |
|    | 24.2    | PSD chip select input (CSI, PD2) 140                                                     |
|    | 24.1    | PLD power management 139                                                                 |
| 24 | Powe    | r management                                                                             |
|    | 23.13   | External chip select                                                                     |
|    | 23.12   | Port D – functionality and structure                                                     |
|    | 23.11   | Port C – functionality and structure                                                     |
|    | 23.10   | Ports A and B – functionality and structure                                              |
|    |         | 23.9.6 Enable out                                                                        |
|    |         | 23.9.5 Input macrocells (IMC) 132                                                        |
|    |         | 23.9.4 OMC mask register                                                                 |
|    |         | 23.9.3 Output macrocells (OMC)131                                                        |
|    |         | 23.9.2 Data Out register                                                                 |
|    | 2010    | 23.9.1 Data In                                                                           |
|    | 23.9    | Port data registers                                                                      |
|    |         | 23.8.3 Drive Select register                                                             |
|    |         | 23.8.2 Direction register 130                                                            |
|    | 23.8    | Port configuration registers (PCR)                                                       |
|    | 23.7    | JAG In-system programming (ISP)     128       Dart configuration registers (DOD)     100 |
|    | 00 T    | ITAC in system programming (ISP)                                                         |



## 2.8 Addressing modes

The addressing modes in UPSD321xx devices instruction set are as follows

- 1. Direct addressing
- 2. Indirect addressing
- 3. Register addressing
- 4. Register-specific addressing
- 5. Immediate constants addressing
- 6. Indexed addressing

### 2.8.1 Direct addressing

In a direct addressing the operand is specified by an 8-bit address field in the instruction. Only internal Data RAM and SFRs (80~FFH RAM) can be directly addressed.

Example:

mov A, 3EH ; A <----- RAM[3E]

### Figure 10. Direct addressing



## 2.8.2 Indirect addressing

In indirect addressing the instruction specifies a register which contains the address of the operand. Both internal and external RAM can be indirectly addressed. The address register for 8-bit addresses can be R0 or R1 of the selected register bank, or the Stack Pointer. The address register for 16-bit addresses can only be the 16-bit "data pointer" register, DPTR.

Example:

mov @R1, #40 H ;[R1] <----40H

### Figure 11. Indirect addressing



|          |            |          | 2A       | 2     | в        | 2C      | 2D | 2  | 2E | ACC |
|----------|------------|----------|----------|-------|----------|---------|----|----|----|-----|
| CLR      | А          |          | 00       | 1     | 2        | 34      | 56 | 7  | 78 | 00  |
| XCH      | A,2Bh      |          | 00       | 0     | 0        | 34      | 56 | 7  | 78 | 12  |
| XCH      | A,2Ch      |          | 00       | 0     | 0        | 12      | 56 | 7  | 78 | 34  |
| XCH      | A,2Dh      |          | 00       | 0     | 0        | 12      | 34 | 7  | 78 | 56  |
| XCH      | A,2Eh      |          | 00       | 0     | 0        | 12      | 34 | Ę  | 56 | 78  |
| Table 9. | Shifting   | a BCD    | number o | ne di | ait to t | he riah | ŀ  | •  |    |     |
|          | •          | g        |          |       | 2A       | 2B      | 2C | 2D | 2E | ACC |
|          | MOV        | R1,#2E   | ĥ        |       | 00       | 12      | 34 | 56 | 78 | xx  |
|          | MOV        | R0,#2D   | h        |       | 00       | 12      | 34 | 56 | 78 | xx  |
|          |            |          |          |       |          |         |    |    | •  |     |
|          | ; loop for | R1 = 2Eh |          |       |          |         |    |    |    |     |
| LOOP:    | MOV        | A,@R1    |          |       | 00       | 12      | 34 | 56 | 78 | 78  |
|          | XCHD       | A,@R0    |          |       | 00       | 12      | 34 | 58 | 78 | 76  |
|          | SWAP       | А        |          |       | 00       | 12      | 34 | 58 | 78 | 67  |
|          | MOV        | @R1,A    |          |       | 00       | 12      | 34 | 58 | 67 | 67  |
|          | DEC        | R1       |          |       | 00       | 12      | 34 | 58 | 67 | 67  |
|          | DEC        | R0       |          |       | 00       | 12      | 34 | 58 | 67 | 67  |
|          | CNJE       | R1,#2A   | h,LOOP   |       | 00       | 12      | 34 | 58 | 67 | 67  |
|          |            |          |          |       | L        |         |    |    |    |     |
|          | ; loop for | R1 = 2Dh |          |       | 00       | 12      | 38 | 45 | 67 | 45  |
|          | ; loop for | R1 = 2Ch |          |       | 00       | 18      | 23 | 45 | 67 | 23  |
|          | ; loop for | R1 = 2Bh |          |       | 08       | 01      | 23 | 45 | 67 | 01  |
|          |            |          |          |       | ı        |         |    |    |    | 1   |
|          | CLR        | А        |          |       | 08       | 01      | 23 | 45 | 67 | 00  |
|          | XCH        | A,2Ah    |          |       | 00       | 01      | 23 | 45 | 67 | 08  |

### Table 8. Shifting a BCD number 2 digits to the right (using direct XCHs: 9 bytes)

# 2.11.2 External RAM

*Table 10* shows a list of the Data Transfer instructions that access external Data Memory. Only indirect addressing can be used. The choice is whether to use a one-byte address, @Ri, where Ri can be either R0 or R1 of the selected register bank, or a two-byte address, @DTPR.

*Note:* In all external Data RAM accesses, the Accumulator is always either the destination or source of the data.



| Mnemonic    | Operation                |
|-------------|--------------------------|
| ANL C,bit   | C = A .AND. bit          |
| ANL C,/bit  | C = C .ANDNOT. bit       |
| ORL C,bit   | C = A .OR. bit           |
| ORL C,/bit  | C = C .ORNOT. bit        |
| MOV C,bit   | C = bit                  |
| MOV bit,C   | bit = C                  |
| CLR C       | C = 0                    |
| CLR bit     | bit = 0                  |
| SETB C      | C = 1                    |
| SETB bit    | bit = 1                  |
| CPL C       | C = .NOT. C              |
| CPL bit     | bit = .NOT. bit          |
| JC rel      | Jump if C =1             |
| JNC rel     | Jump if C = 0            |
| JB bit,rel  | Jump if bit =1           |
| JNB bit,rel | Jump if bit = 0          |
| JBC bit,rel | Jump if bit = 1; CLR bit |

## 2.13 Relative offset

The destination address for these jumps is specified to the assembler by a label or by an actual address in Program memory. However, the destination address assembles to a relative offset byte. This is a signed (two's complement) offset byte which is added to the PC in two's complement arithmetic if the jump is executed.

The range of the jump is therefore -128 to +127 Program Memory bytes relative to the first byte following the instruction.

## 2.14 Jump instructions

*Table 13* shows the list of unconditional jump instructions. The table lists a single "JMP add" instruction, but in fact there are three SJMP, LJMP, and AJMP, which differ in the format of the destination address. JMP is a generic mnemonic which can be used if the programmer does not care which way the jump is en-coded.

The SJMP instruction encodes the destination address as a relative offset, as described above. The instruction is 2 bytes long, consisting of the opcode and the relative offset byte. The jump distance is limited to a range of -128 to +127 bytes relative to the instruction following the SJMP.



## 2.15 Machine cycles

A machine cycle consists of a sequence of six states, numbered S1 through S6. Each state time lasts for two oscillator periods. Thus, a machine cycle takes 12 oscillator periods or 1µs if the oscillator frequency is 12MHz. Refer to *Table 13: State sequence in UPSD321xx devices*.

Each state is divided into a Phase 1 half and a Phase 2 half. State Sequence in UPSD321xx devices shows that retrieve/execute sequences in states and phases for various kinds of instructions.

Normally two program retrievals are generated during each machine cycle, even if the instruction being executed does *not* require it. If the instruction being executed does not need more code bytes, the CPU simply ignores the extra retrieval, and the Program Counter is not incremented.

Execution of a one-cycle instruction (*Figure 13: State sequence in UPSD321xx devices*) begins during State 1 of the machine cycle, when the opcode is latched into the Instruction Register. A second retrieve occurs during S4 of the same machine cycle. Execution is complete at the end of State 6 of this machine cycle.

The MOVX instructions take two machine cycles to execute. No program retrieval is generated during the second cycle of a MOVX instruction. This is the only time program retrievals are skipped. The retrieve/execute sequence for MOVX instruction is shown in *Figure 13* (d).

| Mnemonic                     | Operation                      | Addressing modes |                  |      |      |  |  |
|------------------------------|--------------------------------|------------------|------------------|------|------|--|--|
| whentome                     | operation                      | Dir.             | Ind.             | Reg. | lmm. |  |  |
| JZ rel                       | Jump if A = 0                  |                  | Accumulator only |      |      |  |  |
| JNZ rel                      | Jump if A ≠ 0                  |                  | Accumulator only |      |      |  |  |
| DJNZ <byte>,rel</byte>       | Decrement and jump if not zero | Х                |                  | Х    |      |  |  |
| CJNE A, <byte>,rel</byte>    | Jump if A ≠ <byte></byte>      | Х                |                  |      | Х    |  |  |
| CJNE <byte>,#data,rel</byte> | Jump if <byte> ≠ #data</byte>  |                  | Х                | Х    |      |  |  |

### Table 14. Conditional jump instructions

| ц<br>ц | Den Neme | Bit Register Name |      |      |      |       |      |                   |        | set<br>ue | 0                            |
|--------|----------|-------------------|------|------|------|-------|------|-------------------|--------|-----------|------------------------------|
| SF     | нед мате | 7                 | 6    | 5    | 4    | 3     | 2    | 1                 | 0      | Res       | Comments                     |
| A1     | PWMCON   | PWML              | PWMP | PWME | CFG4 | CFG3  | CFG2 | CFG1              | CFG0   | 00        | PWM Control<br>Polarity      |
| A2     | PWM0     |                   |      |      |      |       |      |                   |        | 00        | PWM0<br>Output Duty<br>Cycle |
| A3     | PWM1     |                   |      |      |      |       |      |                   |        | 00        | PWM1<br>Output Duty<br>Cycle |
| A4     | PWM2     |                   |      |      |      |       |      |                   |        | 00        | PWM2<br>Output Duty<br>Cycle |
| A5     | PWM3     |                   |      |      |      |       |      |                   |        | 00        | PWM3<br>Output Duty<br>Cycle |
| A6     | WDRST    |                   |      |      |      |       |      |                   |        | 00        | Watch Dog<br>Reset           |
| A7     | IEA      |                   |      |      | ES2  |       |      | El <sup>2</sup> C |        | 00        | Interrupt<br>Enable (2nd)    |
| A8     | IE       | EA                | -    | ET2  | ES   | ET1   | EX1  | ET0               | EX0    | 00        | Interrupt<br>Enable          |
| A9     |          |                   |      |      |      |       |      |                   |        |           |                              |
| AA     | PWM4P    |                   |      |      |      |       |      |                   |        | 00        | PWM 4<br>Period              |
| AB     | PWM4W    |                   |      |      |      |       |      |                   |        | 00        | PWM 4 Pulse<br>Width         |
| AE     | WDKEY    |                   |      |      |      |       |      |                   |        | 00        | Watch Dog<br>Key Register    |
| B0     | P3       |                   |      |      |      |       |      |                   |        | FF        | Port 3                       |
| B1     | PSCL0L   |                   |      |      |      |       |      |                   |        | 00        | Prescaler 0<br>Low (8-bit)   |
| B2     | PSCL0H   |                   |      |      |      |       |      |                   |        | 00        | Prescaler 0<br>High (8-bit)  |
| В3     | PSCL1L   |                   |      |      |      |       |      |                   |        | 00        | Prescaler 1<br>Low (8-bit)   |
| B4     | PSCL1H   |                   |      |      |      |       |      |                   |        | 00        | Prescaler 1<br>High (8-bit)  |
| B7     | IPA      |                   |      |      | PS2  |       |      | PI2C              |        | 00        | Interrupt<br>Priority (2nd)  |
| B8     | IP       |                   |      | PT2  | PS   | PT1   | PX1  | PT0               | PX0    | 00        | Interrupt<br>Priority        |
| C0     | P4       |                   |      |      |      |       |      |                   |        | FF        | New Port 4                   |
| C8     | T2CON    | TF2               | EXF2 | RCLK | TCLK | EXEN2 | TR2  | C/T2              | CP/RL2 | 00        | Timer 2<br>Control           |

## Table 16. List of all SFRs (continued)



57

| dr H     | Pog Nama   |        | Bit Register Name |        |        |        |        |        |        | set<br>ue | Commonte                |
|----------|------------|--------|-------------------|--------|--------|--------|--------|--------|--------|-----------|-------------------------|
| SF<br>Ad | A Reg Name | 7      | 6                 | 5      | 4      | 3      | 2      | 1      | 0      | Rea       | Comments                |
| EF       | UDR0       | UDR0.7 | UDR0.6            | UDR0.5 | UDR0.4 | UDR0.3 | UDR0.2 | UDR0.1 | UDR0.0 | 00        | USB Endpt0<br>Data Recv |
| F0       | В          |        |                   |        |        |        |        |        |        | 00        | B Register              |

## Table 16. List of all SFRs (continued)

### Table 17. PSD module register address offset

| CSIOP  | Desister nome               | Bit register name |                                                                                                               |                  |                    |                   |              |            |           | Reset | Commonto |
|--------|-----------------------------|-------------------|---------------------------------------------------------------------------------------------------------------|------------------|--------------------|-------------------|--------------|------------|-----------|-------|----------|
| offset | Register name               | 7                 | 6                                                                                                             | 5                | 4                  | 3                 | 2            | 1          | 0         | value | Comments |
| 00     | Data In (Port A)            |                   |                                                                                                               | Read             | s Port p           | ins as ir         | nput         |            |           |       |          |
| 02     | Control (Port A)            | Configur          | re pin be                                                                                                     | etween I/0       | C or Add<br>I/C    | dress O<br>)      | ut mode      | e. Bit = 0 | selects   | 00    |          |
| 04     | Data Out (Port<br>A)        | Lat               | ched da                                                                                                       | ata for out      | tput to F          | Port pins         | , Ι/Ο Οι     | itput moo  | de        | 00    |          |
| 06     | Direction (Port<br>A)       | Config            | gures P                                                                                                       | ort pin as       | input o            | r output          | . Bit = 0    | selects i  | nput      | 00    |          |
| 08     | Drive (Port A)              | Configure         | es Port j                                                                                                     | pin betwe<br>= ( | en CMC<br>0 select | DS, Ope<br>s CMOS | n Drain<br>S | or Slew    | rate. Bit | 00    |          |
| 0A     | Input Macrocell<br>(Port A) |                   | Rea                                                                                                           | ds latche        | d value            | on Inpu           | t Macro      | cells      |           |       |          |
| 0C     | Enable Out<br>(Port A)      | Reads             | Reads the status of the output enable control to the Port pin driver. Bit = 0 indicates pin is in input mode. |                  |                    |                   |              | rt pin     |           |       |          |
| 01     | Data In (Port B)            |                   |                                                                                                               |                  |                    |                   |              |            |           |       |          |
| 03     | Control (Port B)            |                   |                                                                                                               |                  |                    |                   |              |            |           | 00    |          |
| 05     | Data Out (Port<br>B)        |                   |                                                                                                               |                  |                    |                   |              |            |           | 00    |          |
| 07     | Direction (Port<br>B)       |                   |                                                                                                               |                  |                    |                   |              |            |           | 00    |          |
| 09     | Drive (Port B)              |                   |                                                                                                               |                  |                    |                   |              |            |           | 00    |          |
| 0B     | Input Macrocell<br>(Port B) |                   |                                                                                                               |                  |                    |                   |              |            |           |       |          |
| 0D     | Enable Out<br>(Port B)      |                   |                                                                                                               |                  |                    |                   |              |            |           |       |          |
| 10     | Data In (Port C)            |                   |                                                                                                               |                  |                    |                   |              |            |           |       |          |
| 12     | Data Out (Port<br>C)        |                   |                                                                                                               |                  |                    |                   |              |            |           | 00    |          |
| 14     | Direction (Port<br>C)       |                   |                                                                                                               |                  |                    |                   |              |            |           | 00    |          |
| 16     | Drive (Port C)              |                   |                                                                                                               |                  |                    |                   |              |            |           | 00    |          |
| 18     | Input Macrocell<br>(Port C) |                   |                                                                                                               |                  |                    |                   |              |            |           |       |          |

| Bit | Symbol | Function                          |
|-----|--------|-----------------------------------|
| 7   | _      | Not used                          |
| 6   | —      | Not used                          |
| 5   | —      | Not used                          |
| 4   | ES2    | Enable 2nd USART Interrupt        |
| 3   | —      | Not used                          |
| 2   | —      | Not used                          |
| 1   | EI2C   | Enable I <sup>2</sup> C Interrupt |
| 0   | EUSB   | Enable USB Interrupt              |

 Table 21.
 Description of the IEA bits

### Table 22. Description of the IP bits

| Bit | Symbol | Function                                 |
|-----|--------|------------------------------------------|
| 7   | —      | Reserved                                 |
| 6   |        | Reserved                                 |
| 5   | PT2    | Timer 2 Interrupt priority level         |
| 4   | PS     | USART Interrupt priority level           |
| 3   | PT1    | Timer 1 Interrupt priority level         |
| 2   | PX1    | External Interrupt (Int1) priority level |
| 1   | PT0    | Timer 0 Interrupt priority level         |
| 0   | PX0    | External Interrupt (Int0) priority level |

### Table 23.Description of the IPA bits

| Bit | Symbol | Function                                  |
|-----|--------|-------------------------------------------|
| 7   | —      | Not used                                  |
| 6   | —      | Not used                                  |
| 5   | —      | Not used                                  |
| 4   | PS2    | 2nd USART Interrupt priority level        |
| 3   | —      | Not used                                  |
| 2   | —      | Not used                                  |
| 1   | PI2C   | I <sup>2</sup> C Interrupt priority level |
| 0   | PUSB   | USB Interrupt priority level              |



# 7 I/O ports (MCU module)

The MCU module has five ports: Port 0, Port 1, Port 2, Port 3, and Port 4. (Refer to the PSD module section on I/O ports A,B,C and D). Ports P0 and P2 are dedicated for the external address and data bus and is not available in the 52-pin package devices.

Port 1- Port 3 are the same as in the standard 8032 microcontrollers, with the exception of the additional special peripheral functions. All ports are bi-directional. Pins of which the alternative function is not used may be used as normal bi-directional I/O.

The use of Port 1-Port 4 pins as alternative functions are carried out automatically by the UPSD321xx devices provided the associated SFR Bit is set HIGH.

The following SFR registers (*Table 29, Table 30,* and *Table 31*) are used to control the mapping of alternate functions onto the I/O port bits. Port 1 alternate functions are controlled using the P1SFS register, except for Timer 2 and the 2nd UART which are enabled by their configuration registers. P1.0 to P1.3 are default to GPIO after reset.

Port 3 pins 6 and 7 have been modified from the standard 8032. These pins that were used for READ and WRITE control signals are now GPIO or I<sup>2</sup>C bus pins. The READ and WRITE pins are assigned to dedicated pins.

Port 3 (I<sup>2</sup>C) and Port 4 alternate functions are controlled using the P3SFS and P4SFS Special Function Selection registers. After a reset, the I/O pins default to GPIO. The alternate function is enabled if the corresponding bit in the PXSFS register is set to '1.' Other Port 3 alternative functions (UART, Interrupt, and Timer/Counter) are enabled by their configuration register and do not require setting of the bits in P3SFS.

| Port name | Main function | Alternate                                                                                   |
|-----------|---------------|---------------------------------------------------------------------------------------------|
| Port 1    | GPIO          | Timer 2 - Bits 0,1<br>2nd UART - Bits 2,3<br>ADC - Bits 47                                  |
| Port 3    | GPIO          | UART - Bits 0,1<br>Interrupt - Bits 2,3<br>Timers - Bits 4,5<br>I <sup>2</sup> C - Bits 6,7 |
| Port 4    | Port 4 GPIO   |                                                                                             |
| USB +/-   | USB +/- Only  |                                                                                             |

Table 28. I/O port functions

### Table 29. P1SFS (91h)

| 7                    | 6                    | 5                    | 4                    | 3        | 2        | 1        | 0        |
|----------------------|----------------------|----------------------|----------------------|----------|----------|----------|----------|
| 0=Port 1.7<br>1=ACH3 | 0=Port 1.6<br>1=ACH2 | 0=Port 1.5<br>1=ACH1 | 0=Port 1.4<br>1=ACH0 | Bits are | reserved | Bits are | reserved |

5

| SFR  | Bog nomo | Bit register name |   |   |   |   | Reset | Commonto |       |          |                             |
|------|----------|-------------------|---|---|---|---|-------|----------|-------|----------|-----------------------------|
| addr | 7        | 6                 | 5 | 4 | 3 | 2 | 1     | 0        | value | Comments |                             |
| B2   | PSCL0H   |                   |   |   |   |   |       |          |       | 00       | Prescaler 0<br>High (8-bit) |
| B3   | PSCL1L   |                   |   |   |   |   |       |          |       | 00       | Prescaler 1<br>Low (8-bit)  |
| B4   | PSCL1H   |                   |   |   |   |   |       |          |       | 00       | Prescaler 1<br>High (8-bit) |

### Table 49. PWM SFR memory map (continued)

PWMCON register bit definition:

- PWML = PWM 0-3 polarity control
- PWMP = PWM 4 polarity control
- PWME = PWM enable (0 = disabled, 1= enabled)
- CFG3..CFG0 = PWM 0-3 Output (0 = Open Drain; 1 = Push-Pull)
- CFG4 = PWM 4 Output (0 = Open Drain; 1 = Push-Pull)

# 14.2 Programmable period 8-bit PWM

The PWM 4 channel can be programmed to provide a PWM output with variable pulse width and period. The PWM 4 has a 16-bit Prescaler, an 8-bit Counter, a Pulse Width Register, and a Period Register. The Pulse Width Register defines the PWM pulse width time, while the Period Register defines the period of the PWM. The input clock to the Prescaler is  $f_{OSC}/2$ . The PWM 4 channel is assigned to Port 4.7.





# 15.1 Serial status register (SxSTA: S1STA, S2STA)

SxSTA is a "Read-only" register. The contents of this register may be used as a vector to a service routine. This optimized the response time of the software and consequently that of the  $I^2$ C-bus. The status codes for all possible modes of the  $I^2$ C-bus interface are given Table *Table 54*.

This flag is set, and an interrupt is generated, after any of the following events occur.

- 1. Own slave address has been received during AA = 1: ack\_int
- 2. The general call address has been received while GC(SxADR.0) = 1 and AA = 1:
- 3. A data byte has been received or transmitted in Master mode (even if arbitration is lost): ack\_int
- 4. A data byte has been received or transmitted as selected slave: ack\_int
- 5. A stop condition is received as selected slave receiver or transmitter: stop\_int

# 15.2 Data shift register (SxDAT: S1DAT, S2DAT)

SxDAT contains the serial data to be transmitted or data which has just been received. The MSB (Bit 7) is transmitted or received first; that is, data shifted from right to left.

### Table 53. Serial status register (SxSTA)

| 7  | 6    | 5    | 4       | 3     | 2     | 1        | 0   |
|----|------|------|---------|-------|-------|----------|-----|
| GC | STOP | INTR | TX_MODE | BBUSY | BLOST | /ACK_REP | SLV |

Table 54.Description of the SxSTA bits

| Bit | Symbol                | Function                                                                                                                                                                     |  |
|-----|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7   | GC                    | General Call Flag                                                                                                                                                            |  |
| 6   | STOP                  | Stop Flag. This bit is set when a STOP condition is received                                                                                                                 |  |
| 5   | INTR <sup>(1,2)</sup> | Interrupt Flag. This bit is set when an I <sup>2</sup> C Interrupt condition is requested                                                                                    |  |
| 4   | TX_MODE               | ransmission mode Flag.<br>This bit is set when the I²C is a transmitter; otherwise this bit is reset                                                                         |  |
| 3   | BBUSY                 | Bus Busy Flag.<br>This bit is set when the bus is being used by another master; otherwise,<br>this bit is reset                                                              |  |
| 2   | BLOST                 | Bus Lost Flag.<br>This bit is set when the master loses the bus contention; otherwise this bit<br>is reset                                                                   |  |
| 1   | /ACK_REP              | Acknowledge Response Flag.<br>This bit is set when the receiver transmits the not acknowledge signal<br>This bit is reset when the receiver transmits the acknowledge signal |  |
| 0   | SLV                   | Slave mode Flag.<br>This bit is set when the I <sup>2</sup> C plays role in the Slave mode; otherwise this bit<br>is reset                                                   |  |

1. Interrupt Flag bit (INTR, SxSTA Bit 5) is cleared by Hardware as reading SxSTA register.

2. I<sup>2</sup>C interrupt flag (INTR) can occur in below case. (except DDC2B mode at SWENB=0)



The Input Macrocells (IMC) and Output Macrocells (OMC) are connected to the PSD module internal data bus and can be directly accessed by the MCU. This enables the MCU software to load data into the Output Macrocells (OMC) or read data from both the Input and Output Macrocells (IMC and OMC).

This feature allows efficient implementation of system logic and eliminates the need to connect the data bus to the AND Array as required in most standard PLD macrocell architectures.



Figure 54. Macrocell and I/O ports

# 22.4 Output macrocell (OMC)

Eight of the Output Macrocells (OMC) are connected to Ports A and B pins and are named as McellAB0-McellAB7. The other eight macrocells are connected to Ports B and C pins and are named as McellBC0-McellBC7. If an McellAB output is not assigned to a specific pin in PSDsoft, the Macrocell Allocator block assigns it to either Port A or B. The same is true for a McellBC output on Port B or C. *Table 89* shows the macrocells and port assignment.

The Output Macrocell (OMC) architecture is shown in *Figure 55*. As shown in the figure, there are native product terms available from the AND Array, and borrowed product terms available (if unused) from other Output Macrocells (OMC). The polarity of the product term is controlled by the XOR gate. The Output Macrocell (OMC) can implement either sequential logic, using the flip-flop element, or combinatorial logic. The multiplexer selects between the sequential or combinatorial logic outputs. The multiplexer output can drive a port pin and has a feedback path to the AND Array inputs.

The flip-flop in the Output Macrocell (OMC) block can be configured as a D, T, JK, or SR type in PSDsoft. The flip-flop's clock, preset, and clear inputs may be driven from a product term of the AND Array. Alternatively, CLKIN (PD1) can be used for the clock input to the flip-





Figure 57. General I/O port architecture

The Port pin's tri-state output driver enable is controlled by a two input OR gate whose inputs come from the CPLD AND Array enable product term and the Direction Register. If the enable product term of any of the Array outputs are not defined and that port pin is not defined as a CPLD output in the PSDsoft, then the Direction Register has sole control of the buffer that drives the port pin.

The contents of these registers can be altered by the MCU. The Port Data Buffer (PDB) feedback path allows the MCU to check the contents of the registers.

Ports A, B, and C have embedded Input Macrocells (IMC). The Input Macrocells (IMC) can be configured as latches, registers, or direct inputs to the PLDs. The latches and registers are clocked by Address Strobe (ALE) or a product term from the PLD AND Array. The outputs from the Input Macrocells (IMC) drive the PLD input bus and can be read by the MCU. See *Figure 56*.

# 23.2 Port operating modes

The I/O Ports have several modes of operation. Some modes can be defined using PSDsoft, some by the MCU writing to the Control Registers in CSIOP space, and some by both. The modes that can only be defined using PSDsoft must be programmed into the device and cannot be changed unless the device is reprogrammed. The modes that can be changed by the MCU can be done so dynamically at run-time. The PLD I/O, Data Port, Address Input, and Peripheral I/O modes are the only modes that must be defined before programming the device. All other modes can be changed by the MCU at run-time. See Application Note *AN1171* for more detail.

*Table 90* summarizes which modes are available on each port. *Table 93* shows how and where the different modes are configured. Each of the port operating modes are described in the following sections.







## 23.13 External chip select

The CPLD also provides two External Chip Select (ECS1-ECS2) outputs on Port D pins that can be used to select external devices. Each External Chip Select (ECS1-ECS2) consists of one product term that can be configured active High or Low. The output enable of the pin is controlled by either the output enable product term or the Direction register. (See *Figure 62*.)

57

5

| Symbol             | Parameter <sup>(1)</sup> | 24 MHz o | oscillator | Variable osci<br>= 8 to 2 | Unit                  |    |
|--------------------|--------------------------|----------|------------|---------------------------|-----------------------|----|
|                    |                          | Min.     | Max.       | Min.                      | Max.                  |    |
| t <sub>RLRH</sub>  | Oscillator period        |          |            | 41.7                      | 125                   | ns |
| t <sub>WLWH</sub>  | High time                |          |            | 12                        | $t_{CLCL} - t_{CLCX}$ | ns |
| t <sub>LLAX2</sub> | Low time                 |          |            | 12                        | $t_{CLCL} - t_{CLCX}$ | ns |
| t <sub>RHDX</sub>  | Rise time                |          |            |                           | 12                    | ns |
| t <sub>RHDX</sub>  | Fall time                |          |            |                           | 12                    | ns |

Table 120. External clock drive (with the 3 V MCU module)

Conditions (in addition to those in *Table 111*, V<sub>CC</sub> = 3.0 to 3.6 V): V<sub>SS</sub> = 0 V; C<sub>L</sub> for Port 0, ALE and PSEN output is 100 pF, for 5 V devices, and 50 pF for 3 V devices; C<sub>L</sub> for other outputs is 80 pF, for 5 V devices, and 50 pF for 3 V devices)



Figure 70. External data memory Read cycle

Figure 71. External data memory Write cycle



| Symbol             | Parameter <sup>(1)</sup>                                          | 24 MHz o | oscillator | Variable (<br>1/t <sub>CLCL</sub> = 8 | Unit                      |    |
|--------------------|-------------------------------------------------------------------|----------|------------|---------------------------------------|---------------------------|----|
|                    |                                                                   | Min.     | Max.       | Min.                                  | Max.                      |    |
| t <sub>RLRH</sub>  | RD pulse width                                                    | 180      |            | 6 t <sub>CLCL</sub> – 70              |                           | ns |
| t <sub>WLWH</sub>  | WR pulse width                                                    | 180      |            | 6 t <sub>CLCL</sub> – 70              |                           | ns |
| t <sub>LLAX2</sub> | Address hold after ALE                                            | 56       |            | 2 t <sub>CLCL</sub> – 27              |                           | ns |
| t <sub>RHDX</sub>  | RD to valid data in                                               |          | 118        |                                       | 5 t <sub>CLCL</sub> – 90  | ns |
| t <sub>RHDX</sub>  | Data hold after RD                                                | 0        |            | 0                                     |                           | ns |
| t <sub>RHDZ</sub>  | Data float after RD                                               |          | 63         |                                       | 2 t <sub>CLCL</sub> – 20  | ns |
| t <sub>LLDV</sub>  | ALE to valid data in                                              |          | 200        |                                       | 8 t <sub>CLCL</sub> – 133 | ns |
| t <sub>AVDV</sub>  | Address to valid data in                                          |          | 220        |                                       | 9 t <sub>CLCL</sub> – 155 | ns |
| t <sub>LLWL</sub>  | ALE to $\overline{WR}$ or $\overline{RD}$                         | 75       | 175        | 3 t <sub>CLCL</sub> – 50              | t <sub>CLCL</sub> + 50    | ns |
| t <sub>AVWL</sub>  | Address valid to $\overline{WR}$ or $\overline{RD}$               | 67       |            | 4 t <sub>CLCL</sub> – 97              |                           | ns |
| t <sub>WHLH</sub>  | $\overline{\text{WR}}$ or $\overline{\text{RD}}$ High to ALE High | 17       | 67         | t <sub>CLCL</sub> – 25                | t <sub>CLCL</sub> + 25    | ns |
| t <sub>QVWX</sub>  | Data valid to $\overline{\text{WR}}$ transition                   | 5        |            | t <sub>CLCL</sub> – 37                |                           | ns |
| t <sub>QVWH</sub>  | Data set-up before WR                                             | 170      |            | 7 t <sub>CLCL</sub> – 122             |                           | ns |
| t <sub>WHQX</sub>  | Data hold after WR                                                | 15       |            | t <sub>CLCL</sub> – 27                |                           | ns |
| t <sub>RLAZ</sub>  | Address float after $\overline{\text{RD}}$                        |          | 0          |                                       | 0                         | ns |

Table 122. External data memory AC characteristics (with the 3 V MCU module)

Conditions (in addition to those in *Table 111*, V<sub>CC</sub> = 3.0 to 3.6 V): V<sub>SS</sub> = 0 V; C<sub>L</sub> for Port 0, ALE and PSEN output is 100 pF, for 5 V devices, and 50 pF for 3 V devices; C<sub>L</sub> for other outputs is 80 pF, for 5 V devices, and 50 pF for 3 V devices)

| Symbol            | Parameter                                       | Test condition    | Min.            | Тур. | Max.             | Unit   |
|-------------------|-------------------------------------------------|-------------------|-----------------|------|------------------|--------|
| AV <sub>REF</sub> | Analog power supply input voltage range         |                   | V <sub>SS</sub> |      | V <sub>CC</sub>  | V      |
| V <sub>AN</sub>   | Analog input voltage range                      |                   | $V_{SS} - 0.3$  |      | $AV_{REF} + 0.3$ | V      |
| I <sub>AVDD</sub> | Current following between $V_{CC}$ and $V_{SS}$ |                   |                 |      | 200              | μA     |
| CA <sub>IN</sub>  | Overall accuracy                                |                   |                 |      | ±2               | l.s.b. |
| N <sub>NLE</sub>  | Non-linearity error                             |                   |                 |      | ±2               | l.s.b. |
| N <sub>DNLE</sub> | Differential non-linearity error                |                   |                 |      | ±2               | l.s.b. |
| N <sub>ZOE</sub>  | Zero-offset error                               |                   |                 |      | ±2               | l.s.b. |
| N <sub>FSE</sub>  | Full scale error                                |                   |                 |      | ±2               | l.s.b. |
| N <sub>GE</sub>   | Gain error                                      |                   |                 |      | ±2               | l.s.b. |
| t <sub>CONV</sub> | Conversion time                                 | at 8 MHz<br>clock |                 |      | 20               | μs     |

### Table 123. A/D analog specification



| Symbol              | Parameter                                   | Conditions | Min. | Max. | Unit |
|---------------------|---------------------------------------------|------------|------|------|------|
| t <sub>ISCCF</sub>  | Clock (TCK, PC1) frequency (except for PLD) | (Note 1)   |      | 20   | MHz  |
| t <sub>ISCCH</sub>  | Clock (TCK, PC1) high time (except for PLD) | (Note 1)   | 23   |      | ns   |
| t <sub>ISCCL</sub>  | Clock (TCK, PC1) low time (except for PLD)  | (Note 1)   | 23   |      | ns   |
| t <sub>ISCCFP</sub> | Clock (TCK, PC1) frequency (PLD only)       | (Note 2)   |      | 2    | MHz  |
| t <sub>ISCCHP</sub> | Clock (TCK, PC1) high time (PLD only)       | (Note 2)   | 240  |      | ns   |
| t <sub>ISCCLP</sub> | Clock (TCK, PC1) low time (PLD only)        | (Note 2)   | 240  |      | ns   |
| t <sub>ISCPSU</sub> | ISC port set-up time                        |            | 7    |      | ns   |
| t <sub>ISCPH</sub>  | ISC port hold-up time                       |            | 5    |      | ns   |
| t <sub>ISCPCO</sub> | ISC port clock to output                    |            |      | 21   | ns   |
| t <sub>ISCPZV</sub> | ISC port high-impedance to valid output     |            |      | 21   | ns   |
| t <sub>ISCPVZ</sub> | ISC port valid output to high-impedance     |            |      | 21   | ns   |

Table 140. ISC timing (5 V devices)

1. For non-PLD Programming, Erase or in ISC By-pass mode.

2. For Program or Erase PLD only.

### Table 141. ISC timing (3 V devices)

| Symbol              | Parameter                                   | Conditions | Min. | Max. | Unit |
|---------------------|---------------------------------------------|------------|------|------|------|
| t <sub>ISCCF</sub>  | Clock (TCK, PC1) frequency (except for PLD) | (Note 1)   |      | 12   | MHz  |
| t <sub>ISCCH</sub>  | Clock (TCK, PC1) high time (except for PLD) | (Note 1)   | 40   |      | ns   |
| t <sub>ISCCL</sub>  | Clock (TCK, PC1) low time (except for PLD)  | (Note 1)   | 40   |      | ns   |
| t <sub>ISCCFP</sub> | Clock (TCK, PC1) frequency (PLD only)       | (Note 2)   |      | 2    | MHz  |
| t <sub>ISCCHP</sub> | Clock (TCK, PC1) high time (PLD only)       | (Note 2)   | 240  |      | ns   |
| t <sub>ISCCLP</sub> | Clock (TCK, PC1) low time (PLD only)        | (Note 2)   | 240  |      | ns   |
| t <sub>ISCPSU</sub> | ISC port set-up time                        |            | 12   |      | ns   |
| t <sub>ISCPH</sub>  | ISC port hold-up time                       |            | 5    |      | ns   |
| t <sub>ISCPCO</sub> | ISC port clock to output                    |            |      | 30   | ns   |
| t <sub>ISCPZV</sub> | ISC port high-impedance to valid output     |            |      | 30   | ns   |
| t <sub>ISCPVZ</sub> | ISC port valid output to high-impedance     |            |      | 30   | ns   |

1. For non-PLD Programming, Erase or in ISC By-pass mode.

2. For Program or Erase PLD only.

### Figure 81. MCU module AC measurement I/O waveform



- 1. AC inputs during testing are driven at V\_{CC}\!-\!0.5 V for a logic '1,' and 0.45 V for a logic '0.'
- 2. Timing measurements are made at  $V_{IH}(\mbox{min})$  for a logic '1,' and  $V_{IL}(\mbox{max})$  for a logic '0'.



## Figure 86. PSD module AC measurement load circuit



### Table 142. Capacitance

| Symbol           | Parameter                                  | Test conditions <sup>(1)</sup> | Typ. <sup>(2)</sup> | Max. | Unit |
|------------------|--------------------------------------------|--------------------------------|---------------------|------|------|
| C <sub>IN</sub>  | Input capacitance (for input pins)         | V <sub>IN</sub> = 0 V          | 4                   | 6    | pF   |
| C <sub>OUT</sub> | Output capacitance (for input/output pins) | V <sub>OUT</sub> = 0 V         | 8                   | 12   | pF   |

1. Sampled only, not 100% tested.

2. Typical values are for  $T_A$  = 25°C and nominal supply voltages.





Figure 88. LQFP80 – 80-lead plastic thin, quad, flat package outline

1. Drawing is not to scale.

| Table 144. | LQFP80 - | - 80-lead plastic | thin, quad, fla | at package mechanical data |
|------------|----------|-------------------|-----------------|----------------------------|
|------------|----------|-------------------|-----------------|----------------------------|

| Symbol | millimeters |       |            | inches <sup>(1)</sup> |        |            |
|--------|-------------|-------|------------|-----------------------|--------|------------|
|        | Тур         | Min   | Max        | Тур                   | Min    | Max        |
| А      |             |       | 1.600      |                       |        | 0.0630     |
| A1     |             | 0.050 | 0.150      |                       | 0.0020 | 0.0059     |
| A2     | 1.400       | 1.350 | 1.450      | 0.0551                | 0.0531 | 0.0571     |
| b      | 0.220       | 0.170 | 0.270      | 0.0087                | 0.0067 | 0.0106     |
| С      |             | 0.090 | 0.200      |                       | 0.0035 | 0.0079     |
| D      | 14.000      |       |            | 0.5512                |        |            |
| D1     | 12.000      |       |            | 0.4724                |        |            |
| D3     | 9.500       |       |            | 0.3740                |        |            |
| E      | 14.000      |       |            | 0.5512                |        |            |
| E1     | 12.000      |       |            | 0.4724                |        |            |
| E3     | 9.500       |       |            | 0.3740                |        |            |
| е      | 0.500       |       |            | 0.0197                |        |            |
| L      | 0.600       | 0.450 | 0.750      | 0.0236                | 0.0177 | 0.0295     |
| L1     | 1.000       |       |            | 0.0394                |        |            |
| k      |             | 0°    | <b>7</b> ° |                       | 0°     | <b>7</b> ° |
| CCC    | 0.080       |       |            | 0.0031                |        |            |

1. Values in inches are converted from mm and rounded to 4 decimal digits.

#### **Please Read Carefully:**

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2009 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

