

Welcome to E-XFL.COM

#### Understanding <u>Embedded - DSP (Digital</u> <u>Signal Processors)</u>

#### Embedded - DSP (Digital Signal Processors) are specialized microprocessors designed to perform complex mathematical computations on digital signals in real-time. Unlike general-purpose processors, DSPs are optimized for high-speed numeric processing tasks, making them ideal for applications that require efficient and precise manipulation of digital data. These processors are fundamental in converting and processing signals in various forms, including audio, video, and communication signals, ensuring that data is accurately interpreted and utilized in embedded systems.

#### Applications of <u>Embedded - DSP (Digital</u> <u>Signal Processors)</u>

#### Details

E·XFl

| Product Status          | Active                                                                 |
|-------------------------|------------------------------------------------------------------------|
| Туре                    | Floating Point                                                         |
| Interface               | DAI, SPI                                                               |
| Clock Rate              | 150MHz                                                                 |
| Non-Volatile Memory     | ROM (512kB)                                                            |
| On-Chip RAM             | 256kB                                                                  |
| Voltage - I/O           | 3.30V                                                                  |
| Voltage - Core          | 1.20V                                                                  |
| Operating Temperature   | -40°C ~ 85°C (TA)                                                      |
| Mounting Type           | Surface Mount                                                          |
| Package / Case          | 136-LFBGA, CSPBGA                                                      |
| Supplier Device Package | 136-CSPBGA (12x12)                                                     |
| Purchase URL            | https://www.e-xfl.com/product-detail/analog-devices/adsp-21262sbbcz150 |
|                         |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## TABLE OF CONTENTS

| Summary 1                                     |
|-----------------------------------------------|
| General Description 3                         |
| Family Core Architecture 3                    |
| Memory and I/O Interface Features 4           |
| Target Board JTAG Emulator Connector          |
| Development Tools 8                           |
| Additional Information 9                      |
| Related Signal Chains 9                       |
| Pin Function Descriptions 10                  |
| Address Data Pins as Flags 13                 |
| Core Instruction Rate to CLKIN Ratio Modes 13 |
| Address Data Modes 13                         |
| Product Specifications 14                     |
| Operating Conditions 14                       |
| Electrical Characteristics 14                 |
| Package Information 15                        |

# ESD Caution15Maximum Power Dissipation15Absolute Maximum Ratings15Timing Specifications15Output Drive Currents37Test Conditions37Capacitive Loading37Environmental Conditions38Thermal Characteristics38144-Lead LQFP Pin Configurations39136-Ball BGA Pin Configurations40Outline Dimensions43Surface-Mount Design44Automotive Products45Ordering Guide45

#### **REVISION HISTORY**

| 12/12—Rev. F to Rev. G                                                                                                                           |
|--------------------------------------------------------------------------------------------------------------------------------------------------|
| Corrected Long Word Memory Space in Table 4 in<br>Memory and I/O Interface Features4                                                             |
| Updated Development Tools                                                                                                                        |
| Added section, Related Signal Chains9                                                                                                            |
| Changed the package designator in Figure 36 from BC-136 to BC-136-1. This change in no way affects form, fit, or function See Outline Dimensions |
| Updated Ordering Guide                                                                                                                           |

#### Table 5. Internal Memory Space (ADSP-21262/ADSP-21266)

| IOP Registers 0x0000 0000–0003 FFFF |                                                            |                         |                         |  |  |
|-------------------------------------|------------------------------------------------------------|-------------------------|-------------------------|--|--|
| Long Word (64 Bits)                 | Extended Precision Normal or<br>Instruction Word (48 Bits) | Normal Word (32 Bits)   | Short Word (16 Bits)    |  |  |
| Block 0 SRAM                        | Block 0 SRAM                                               | Block 0 SRAM            | Block 0 SRAM            |  |  |
| 0x0004 0000–0x0004 3FFF             | 0x0008 0000–0x0008 5555                                    | 0x0008 0000–0x0008 7FFF | 0x0010 0000–0x0010 FFFF |  |  |
| Reserved                            | Reserved                                                   | Reserved                | Reserved                |  |  |
| 0x0004 4000–0x0005 7FFF             |                                                            | 0x0008 8000–0x000A FFFF | 0x0011 0000–0x0015 FFFF |  |  |
| Block 0 ROM                         | Block 0 ROM                                                | Block 0 ROM             | Block 0 ROM             |  |  |
| 0x0005 8000–0x0005 FFFF             | 0x000A 0000–0x000A AAAA                                    | 0x000B 0000–0x000B FFFF | 0x0016 0000–0x0017 FFFF |  |  |
| Block 1 SRAM                        | Block 1 SRAM                                               | Block 1 SRAM            | Block 1 SRAM            |  |  |
| 0x0006 0000–0x0006 3FFF             | 0x000C 0000–0x000C 5555                                    | 0x000C 0000–0x000C 7FFF | 0x0018 0000–0x0018 FFFF |  |  |
| Reserved                            | Reserved                                                   | Reserved                | Reserved                |  |  |
| 0x0006 4000-0x0007 7FFF             |                                                            | 0x000C 8000–0x000E FFFF | 0x0019 0000–0x001D FFFF |  |  |
| Block 1 ROM                         | Block 1 ROM                                                | Block 1 ROM             | Block 1 ROM             |  |  |
| 0x0007 8000–0x0007 FFFF             | 0x000E 0000–0x000E AAAA                                    | 0x000F 0000–0x000F FFFF | 0x001E 0000–0x001F FFFF |  |  |

#### Digital Application Interface (DAI)

The Digital application interface provides the ability to connect various peripherals to any of the SHARC DSP's DAI pins (DAI\_P20-1).

Connections are made using the signal routing unit (SRU, shown in the block diagram on Page 1).

The SRU is a matrix routing unit (or group of multiplexers) that enables the peripherals provided by the DAI to be interconnected under software control. This allows easy use of the DAI associated peripherals for a much wider variety of applications by using a larger set of algorithms than is possible with nonconfigurable signal paths.

The DAI also includes six serial ports, two precision clock generators (PCGs), an input data port (IDP), six flag outputs and six flag inputs, and three timers. The IDP provides an additional input path to the ADSP-2126x core, configurable as either eight channels of I<sup>2</sup>S or serial data, or as seven channels plus a single 20-bit wide synchronous parallel data acquisition port. Each data channel has its own DMA channel that is independent from the ADSP-2126x's serial ports.

For complete information on using the DAI, see the *ADSP-2126x SHARC DSP Peripherals Manual*.

#### Serial Ports

The ADSP-2126x features six full duplex synchronous serial ports that provide an inexpensive interface to a wide variety of digital and mixed-signal peripheral devices such as the Analog Devices AD183x family of audio codecs, ADCs, and DACs. The serial ports are made up of two data lines, a clock, and frame sync. The data lines can be programmed to either transmit or receive and each data line has its own dedicated DMA channel.

Serial ports are enabled via 12 programmable and simultaneous receive or transmit pins that support up to 24 transmit or 24 receive channels of audio data when all six SPORTs are enabled, or six full duplex TDM streams of 128 channels per frame.

The serial ports operate at up to one-quarter of the DSP core clock rate, providing each with a maximum data rate of 50M bits/sec for a 200 MHz core and 37.5M bits/sec for a 150 MHz core. Serial port data can be automatically transferred to and from on-chip memory via a dedicated DMA. Each of the serial ports can work in conjunction with another serial port to provide TDM support. One SPORT provides two transmit signals while the other SPORT provides two receive signals. The frame sync and clock are shared.

Serial ports operate in four modes:

- Standard DSP serial mode
- Multichannel (TDM) mode
- I<sup>2</sup>S mode
- Left-justified sample pair mode

Left-justified sample pair mode is a mode where in each frame sync cycle, two samples of data are transmitted/received—one sample on the high segment of the frame sync, the other on the low segment of the frame sync. Programs have control over various attributes of this mode.

Each of the serial ports supports the left-justified sample-pair and I<sup>2</sup>S protocols (I<sup>2</sup>S is an industry-standard interface commonly used by audio codecs, ADCs, and DACs) with two data pins, allowing four left-justified sample-pair or I<sup>2</sup>S channels (using two stereo devices) per serial port with a maximum of up to 24 audio channels. The serial ports permit little-endian or big-endian transmission formats and word lengths selectable from 3 bits to 32 bits. For the left-justified sample pair and I<sup>2</sup>S modes, data-word lengths are selectable between 8 bits and 32 bits. Serial ports offer selectable synchronization and transmit modes as well as optional  $\mu$ -law or A-law companding selection on a per channel basis. Serial port clocks and frame syncs can be internally or externally generated.

breakpoints, and view variables, memory, and registers. The processor must be halted to send data and commands, but once an operation is completed by the emulator, the DSP system is set to run at full speed with no impact on system timing. The emulators require the target board to include a header that supports connection of the DSP's JTAG port to the emulator.

For details on target board design issues including mechanical layout, single processor connections, signal buffering, signal termination, and emulator pod logic, see the *EE-68: Analog Devices JTAG Emulation Technical Reference* on the Analog Devices website (www.analog.com)—use site search on "EE-68." This document is updated regularly to keep pace with improvements to emulator support.

#### **ADDITIONAL INFORMATION**

This data sheet provides a general overview of the ADSP-2126x architecture and functionality. For detailed information on the ADSP-2126x family core architecture and instruction set, refer to the ADSP-2126x SHARC DSP Core Manual and the ADSP-21160 SHARC DSP Instruction Set Reference.

#### **RELATED SIGNAL CHAINS**

A *signal chain* is a series of signal-conditioning electronic components that receive input (data acquired from sampling either real-time phenomena or from stored data) in tandem, with the output of one portion of the chain supplying input to the next. Signal chains are often used in signal processing applications to gather and process data or to apply system controls based on analysis of real-time phenomena. For more information about this term and related topics, see the "signal chain" entry in Wikipedia or the Glossary of EE Terms on the Analog Devices website.

Analog Devices eases signal processing system development by providing signal processing components that are designed to work together well. A tool for viewing relationships between specific applications and related components is available on the www.analog.com website.

The Application Signal Chains page in the Circuits from the Lab<sup>™</sup> site (http://www.analog.com/signal chains) provides:

- Graphical circuit block diagram presentation of signal chains for a variety of circuit types and applications
- Drill down links for components in each chain to selection guides and application information
- Reference designs applying best practice design techniques

#### Table 6. Pin Descriptions (Continued)

|             |           | State During and                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------|-----------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin         | Туре      | After Reset                                                                     | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| SPICLK      | 1/0       | Three-state with<br>pull-up enabled,<br>driven high in SPI-<br>master boot mode | Serial Peripheral Interface Clock Signal. Driven by the master, this signal controls the rate at which data is transferred. The master can transmit data at a variety of baud rates. SPICLK cycles once for each bit transmitted. SPICLK is a gated clock that is active during data transfers, only for the length of the transferred word. Slave devices ignore the serial clock if the slave select input is driven inactive (HIGH). SPICLK is used to shift out and shift in the data driven on the MISO and MOSI lines. The data is always shifted out on one clock edge and sampled on the opposite edge of the clock. Clock polarity and clock phase relative to data are programmable into the SPICTL control register and define the transfer format. SPICLK has a 22.5 k $\Omega$ internal pull-up resistor. If SPI master boot mode is selected, MOSI and SPICLK pins are driven during reset. These pins are not three-stated during reset in SPI master boot mode. |
| SPIDS       | 1         | Input only                                                                      | Serial Peripheral Interface Slave Device Select. An active low signal used to select the DSP as an SPI slave device. This input signal behaves like a chip select, and is provided by the master device for the slave devices. In multimaster mode, the DSP's SPIDS signal can be driven by a slave device to signal to the DSP (as SPI master) that an error has occurred, as some other device is also trying to be the master device. If asserted low when the device is in master mode, it is considered a multimaster error. For a single master, multiple-slave configuration where flag pins are used, this pin must be tied or pulled high to $V_{DDEXT}$ on the master device. For ADSP-2126x to ADSP-2126x SPI interaction, any of the master ADSP-2126x's flag pins can be used to drive the SPIDS signal on the ADSP-2126x SPI slave device.                                                                                                                        |
| MOSI        | I/O (O/D) | Three-state with<br>pull-up enabled,<br>driven low in SPI-<br>master boot mode  | <b>SPI Master Out Slave In</b> . If the ADSP-2126x is configured as a master, the MOSI pin becomes a data transmit (output) pin, transmitting output data. If the ADSP-2126x is configured as a slave, the MOSI pin becomes a data receive (input) pin, receiving input data. In an ADSP-2126x SPI interconnection, the data is shifted out from the MOSI output pin of the master and shifted into the MOSI input(s) of the slave(s). MOSI has a 22.5 k $\Omega$ internal pull-up resistor. If SPI master boot mode is selected, MOSI and SPICLK pins are driven during reset. These pins are not three-stated during reset in SPI master boot mode.                                                                                                                                                                                                                                                                                                                           |
| MISO        | I/O (O/D) | Three-state with<br>pull-up enabled                                             | <b>SPI Master In Slave Out</b> . If the ADSP-2126x is configured as a master, the MISO pin becomes a data receive (input) pin, receiving input data. If the ADSP-2126x is configured as a slave, the MISO pin becomes a data transmit (output) pin, transmitting output data. In an ADSP-2126x SPI interconnection, the data is shifted out from the MISO output pin of the slave and shifted into the MISO input pin of the master. MISO has a 22.5 k $\Omega$ internal pull-up resistor. MISO can be configured as O/D by setting the OPD bit in the SPICTL register.<br><b>Note:</b> Only one slave is allowed to transmit data at any given time. To enable broadcast transmission to multiple SPI slaves, the DSP's MISO pin can be disabled by setting (= 1) Bit 5 (DMISO) of the SPICTL register.                                                                                                                                                                        |
| BOOT_CFG1-0 | 1         | Input only                                                                      | <b>Boot Configuration Select</b> . Selects the boot mode for the DSP. The BOOT_CFG pins must be valid before reset is asserted. See Table 8 on Page 13 for a description of the boot modes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| CLKIN       |           | Input only                                                                      | <b>Local Clock In</b> . Used in conjunction with XTAL. CLKIN is the ADSP-2126x clock input. It configures the ADSP-2126x to use either its internal clock generator or an external clock source. Connecting the necessary components to CLKIN and XTAL enables the internal clock generator. Connecting the external clock to CLKIN while leaving XTAL unconnected configures the ADSP-2126x to use the external clock source such as an external clock oscillator. The core is clocked either by the PLL output or this clock input depending on the CLK_CFG1–0 pin settings. CLKIN should not be halted, changed, or operated below the specified frequency.                                                                                                                                                                                                                                                                                                                  |
| XIAL        | 0         | Output only <sup>2</sup>                                                        | <b>Crystal Oscillator Terminal</b> . Used in conjunction with CLKIN to drive an external crystal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

#### ADDRESS DATA PINS AS FLAGS

To use these pins as flags (FLAG15–0), set (= 1) Bit 20 of the SYSCTL register and disable the parallel port.

#### Table 7. AD15-0 to FLAG Pin Mapping

| AD Pin | Flag Pin | AD Pin | Flag Pin |
|--------|----------|--------|----------|
| AD0    | FLAG8    | AD8    | FLAG0    |
| AD1    | FLAG9    | AD9    | FLAG1    |
| AD2    | FLAG10   | AD10   | FLAG2    |
| AD3    | FLAG11   | AD11   | FLAG3    |
| AD4    | FLAG12   | AD12   | FLAG4    |
| AD5    | FLAG13   | AD13   | FLAG5    |
| AD6    | FLAG14   | AD14   | FLAG6    |
| AD7    | FLAG15   | AD15   | FLAG7    |

#### **Boot Modes**

Table 8. Boot Mode Selection

| BOOT_CFG1-0 | Booting Mode                 |
|-------------|------------------------------|
| 00          | SPI Slave Boot               |
| 01          | SPI Master Boot              |
| 10          | Parallel Port Boot via EPROM |
| 11          | Reserved                     |

#### **CORE INSTRUCTION RATE TO CLKIN RATIO MODES**

Table 9. Core Instruction Rate/CLKIN Ratio Selection

| CLK_CFG1-0 | Core to CLKIN Ratio |
|------------|---------------------|
| 00         | 3:1                 |
| 01         | 16:1                |
| 10         | 8:1                 |
| 11         | Reserved            |

#### ADDRESS DATA MODES

Table 10 shows the functionality of the AD pins for 8-bit and 16-bit transfers to the parallel port. For 8-bit data transfers, ALE latches address bits A23–A8 when asserted, followed by address bits A7–A0 and data bits D7–D0 when deasserted. For 16-bit data transfers, ALE latches address bits A15–A0 when asserted, followed by data bits D15–D0 when deasserted.

| Table 10. | Address/Data | Mode | Selection |
|-----------|--------------|------|-----------|
|-----------|--------------|------|-----------|

| EP Data<br>Mode | ALE        | AD7–0<br>Function | AD15-8<br>Function |
|-----------------|------------|-------------------|--------------------|
| 8-bit           | Asserted   | A15–8             | A23–16             |
| 8-bit           | Deasserted | D7–0              | A7–0               |
| 16-bit          | Asserted   | A7–0              | A15–8              |
| 16-bit          | Deasserted | D7–0              | D15–8              |

## **PRODUCT SPECIFICATIONS**

#### **OPERATING CONDITIONS**

| Parameter <sup>1</sup>   | Description                                                      | Min  | Max               | Unit |
|--------------------------|------------------------------------------------------------------|------|-------------------|------|
| V <sub>DDINT</sub>       | Internal (Core) Supply Voltage                                   | 1.14 | 1.26              | V    |
| A <sub>VDD</sub>         | Analog (PLL) Supply Voltage                                      | 1.14 | 1.26              | V    |
| V <sub>DDEXT</sub>       | External (I/O) Supply Voltage                                    | 3.13 | 3.47              | V    |
| V <sub>IH</sub>          | High Level Input Voltage <sup>2</sup> @ V <sub>DDEXT</sub> = Max | 2.0  | $V_{DDEXT} + 0.5$ | V    |
| V <sub>IL</sub>          | Low Level Input Voltage <sup>2</sup> @ V <sub>DDEXT</sub> = Min  | -0.5 | +0.8              | V    |
| V <sub>IH_CLKIN</sub>    | High Level Input Voltage <sup>3</sup> @ V <sub>DDEXT</sub> = Max | 1.74 | $V_{DDEXT} + 0.5$ | V    |
| V <sub>IL_CLKIN</sub>    | Low Level Input Voltage @ V <sub>DDEXT</sub> = Min               | -0.5 | +1.19             | V    |
| T <sub>AMB</sub> K Grade | Ambient Operating Temperature <sup>4, 5</sup>                    | 0    | +70               | °C   |
| T <sub>AMB</sub> B Grade | Ambient Operating Temperature <sup>4, 5</sup>                    | -40  | +85               | °C   |

<sup>1</sup>Specifications subject to change without notice.

<sup>2</sup>Applies to input and bidirectional pins: AD15–0, FLAG3–0, DAI\_Px, SPICLK, MOSI, MISO, SPIDS, BOOT\_CFGx, CLK\_CFGx, RESET, TCK, TMS, TDI, TRST. <sup>3</sup>Applies to input pin CLKIN.

<sup>4</sup>See Thermal Characteristics on Page 38 for information on thermal specifications.

<sup>5</sup> See Engineer-to-Engineer Note (No. EE-216) for further information.

#### **ELECTRICAL CHARACTERISTICS**

| Parameter <sup>1</sup> | Description                                      | Test Conditions                                                                       | Min | Max | Unit |
|------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------|-----|-----|------|
| V <sub>OH</sub>        | High Level Output Voltage <sup>2</sup>           | @ $V_{DDEXT} = Min, I_{OH} = -1.0 \text{ mA}^3$                                       | 2.4 |     | V    |
| V <sub>OL</sub>        | Low Level Output Voltage <sup>2</sup>            | @ $V_{DDEXT} = Min$ , $I_{OL} = 1.0 \text{ mA}^3$                                     |     | 0.4 | V    |
| I <sub>IH</sub>        | High Level Input Current <sup>4, 5</sup>         | $@V_{DDEXT} = Max, V_{IN} = V_{DDEXT} Max$                                            |     | 10  | μΑ   |
| I <sub>IL</sub>        | Low Level Input Current <sup>4</sup>             | @ $V_{DDEXT} = Max, V_{IN} = 0 V$                                                     |     | 10  | μA   |
| I <sub>ILPU</sub>      | Low Level Input Current Pull-Up <sup>5</sup>     | $@V_{DDEXT} = Max, V_{IN} = 0 V$                                                      |     | 200 | μΑ   |
| I <sub>OZH</sub>       | Three-State Leakage Current <sup>6, 7, 8</sup>   | $@V_{DDEXT} = Max, V_{IN} = V_{DDEXT} Max$                                            |     | 10  | μΑ   |
| I <sub>OZL</sub>       | Three-State Leakage Current <sup>6</sup>         | @ $V_{DDEXT} = Max, V_{IN} = 0 V$                                                     |     | 10  | μA   |
| I <sub>OZLPU</sub>     | Three-State Leakage Current Pull-Up <sup>7</sup> | @ $V_{DDEXT} = Max, V_{IN} = 0 V$                                                     |     | 200 | μΑ   |
| I <sub>DD-INTYP</sub>  | Supply Current (Internal) <sup>9, 10, 11</sup>   | $t_{CCLK} = 5.0 \text{ ns}, V_{DDINT} = 1.2 \text{ V}, T_{AMB} = +25^{\circ}\text{C}$ |     | 500 | mA   |
| I <sub>AVDD</sub>      | Supply Current (Analog) <sup>11</sup>            | $A_{VDD} = Max$                                                                       |     | 10  | mA   |
| C <sub>IN</sub>        | Input Capacitance <sup>12, 13</sup>              | $f_{IN} = 1 \text{ MHz}, T_{CASE} = 25^{\circ}\text{C}, V_{IN} = 1.2 \text{ V}$       |     | 4.7 | pF   |

<sup>1</sup>Specifications subject to change without notice.

<sup>2</sup>Applies to output and bidirectional pins: AD15-0, RD, WR, ALE, FLAG3-0, DAI\_Px, SPICLK, MOSI, MISO, EMU, TDO, CLKOUT, XTAL.

<sup>3</sup>See Output Drive Currents on Page 37 for typical drive current capabilities.

<sup>4</sup>Applies to input pins: <u>SPIDS</u>, BOOT\_CFGx, CLK\_CFGx, TCK, <u>RESET</u>, CLKIN.

<sup>5</sup> Applies to input pins with 22.5 k $\Omega$  internal pull-ups: TRST, TMS, TDI.

<sup>6</sup>Applies to three-statable pins: FLAG3–0.

 $^7$  Applies to three-statable pins with 22.5 k $\Omega$  pull-ups: AD15–0, DAI\_Px, SPICLK, MISO, MOSI.

<sup>8</sup>Applies to open-drain output pins: <u>EMU</u>, MISO, MOSI.

<sup>9</sup>Typical internal current data reflects nominal operating conditions.

<sup>10</sup>See Engineer-to-Engineer Note (EE-216) for further information.

<sup>11</sup>Characterized, but not tested.

<sup>12</sup>Applies to all signal pins.

<sup>13</sup>Guaranteed, but not tested.

#### Power-Up Sequencing

The timing requirements for DSP startup are given in Table 15 and Figure 5. Note that during power-up, a leakage current of approximately 200  $\mu$ A may be observed on the RESET pin. This leakage current results from the weak internal pull-up resistor on this pin being enabled during power-up.

#### Table 15. Power-Up Sequencing (DSP Startup)

| Parameter             |                                                                             | Min                         | Мах  | Unit |
|-----------------------|-----------------------------------------------------------------------------|-----------------------------|------|------|
| Timing Requirer       | ments                                                                       |                             |      |      |
| t <sub>RSTVDD</sub>   | RESET Low Before V <sub>DDINT</sub> /V <sub>DDEXT</sub> On                  | 0                           |      | ns   |
| t <sub>IVDDEVDD</sub> | V <sub>DDINT</sub> On Before V <sub>DDEXT</sub>                             | -50                         | +200 | ms   |
| t <sub>CLKVDD</sub>   | CLKIN Valid After V <sub>DDINT</sub> /V <sub>DDEXT</sub> Valid <sup>1</sup> | 0                           | 200  | ms   |
| t <sub>CLKRST</sub>   | CLKIN Valid Before RESET Deasserted                                         | 10 <sup>2</sup>             |      | μs   |
| t <sub>PLLRST</sub>   | PLL Control Setup Before RESET Deasserted                                   | 20 <sup>3</sup>             |      | μs   |
| Switching Chard       | acteristics                                                                 |                             |      |      |
| tcopper               | DSP Core Reset Deasserted After RESET Deasserted                            | $4096 \times t_{cv}^{4, 5}$ |      |      |

<sup>1</sup>Valid V<sub>DDINT</sub>/V<sub>DDEXT</sub> assumes that the supplies are fully ramped to their 1.2 V and 3.3 V rails. Voltage ramp rates can vary from microseconds to hundreds of milliseconds depending on the design of the power supply subsystem.

<sup>2</sup> Assumes a stable CLKIN signal, after meeting worst-case startup timing of crystal oscillators. Refer to the crystal oscillator manufacturer's data sheet for startup time. Assume a 25 ms maximum oscillator startup time if using the XTAL pin and internal oscillator circuit in conjunction with an external crystal.

<sup>3</sup>Based on CLKIN cycles.

<sup>4</sup> Applies after the power-up sequence is complete. Subsequent resets require a minimum of four CLKIN cycles for RESET to be held low in order to properly initialize and propagate default states at all I/O pins.

<sup>5</sup>The 4096 cycle count depends on t<sub>SRST</sub> specification in Table 17. If setup time is not met, one additional CLKIN cycle can be added to the core reset time, resulting in 4097 cycles maximum.



Figure 5. Power-Up Sequencing

#### **Clock Input**

See Table 16 and Figure 6.

#### Table 16. Clock Input

|                               |                                  |                  | 150 MHz <sup>1</sup> |                 | 200 MHz <sup>2</sup> |      |
|-------------------------------|----------------------------------|------------------|----------------------|-----------------|----------------------|------|
| Parameter                     |                                  | Min              | Max                  | Min             | Max                  | Unit |
| Timing Requirements           |                                  |                  |                      |                 |                      |      |
| t <sub>CK</sub>               | CLKIN Period                     | 20 <sup>3</sup>  | 160 <sup>4</sup>     | 15 <sup>3</sup> | 160 <sup>4</sup>     | ns   |
| t <sub>CKL</sub>              | CLKIN Width Low                  | 7.5 <sup>3</sup> | 80 <sup>4</sup>      | 6 <sup>3</sup>  | 80 <sup>4</sup>      | ns   |
| t <sub>CKH</sub>              | CLKIN Width High                 | 7.5 <sup>3</sup> | 80 <sup>4</sup>      | 6 <sup>3</sup>  | 80 <sup>4</sup>      | ns   |
| $t_{CKRF}$                    | CLKIN Rise/Fall (0.4 V to 2.0 V) |                  | 3                    |                 | 3                    | ns   |
| f <sub>vco</sub> <sup>5</sup> | VCO Frequency                    | 200              | 800                  | 200             | 800                  | MHz  |
| t <sub>CCLK</sub>             | CCLK Period <sup>6</sup>         | 6.66             | 10                   | 5               | 10                   | ns   |

<sup>1</sup>Applies to all 150 MHz models. See Ordering Guide on Page 45.

<sup>2</sup> Applies to all 200 MHz models. See Ordering Guide on Page 45.

<sup>3</sup> Applies only for CLK\_CFG1-0 = 00 and default values for PLL control bits in PMCTL.

<sup>4</sup>Applies only for CLK\_CFG1-0 = 01 and default values for PLL control bits in PMCTL.

<sup>5</sup>See Figure 4 on Page 16 for VCO diagram.

<sup>6</sup>Any changes to PLL control bits in the PMCTL register must meet core clock timing specification t<sub>CCLK</sub>.





#### **Clock Signals**

The ADSP-2126x can use an external clock or a crystal. See CLKIN pin description. The programmer can configure the ADSP-2126x to use its internal clock generator by connecting the necessary components to CLKIN and XTAL. Figure 7 shows the component connections used for a crystal operating in fundamental mode. Note that the 200 MHz clock rate is achieved using a 12.5 MHz crystal and a PLL multiplier ratio 16:1 (CCLK:CLKIN).



NOTE: C1 AND C2 ARE SPECIFIC TO CRYSTAL SPECIFIED FOR X1. CONTACT CRYSTAL MANUFACTURER FOR DETAILS. CRYSTAL SELECTION MUST COMPLY WITH CLKCFG1-0 = 10 OR = 01.

Figure 7. 150 MHz or 200 MHz Operation with a 12.5 MHz Fundamental Mode Crystal

#### Timer WDTH\_CAP Timing

The timing specification in Table 21 and Figure 12 applies to Timer in WDTH\_CAP (pulse width count and capture) mode. Timer signals are routed to the DAI\_P20-1 pins through the SRU. Therefore, the timing specifications provided below are valid at the DAI\_P20-1 pins.

#### Table 21. Timer Width Capture Timing

| Parameter           |                   | Min                 | Max                           | Unit |
|---------------------|-------------------|---------------------|-------------------------------|------|
| Timing Requirements |                   |                     |                               |      |
| t <sub>PWI</sub>    | Timer Pulse Width | $2 \times t_{CCLK}$ | $2(2^{31}-1) \times t_{CCLK}$ | ns   |



Figure 12. Timer Width Capture Timing

#### DAI Pin-to-Pin Direct Routing

See Table 22 and Figure 13 for direct pin connections only (for example, DAI\_PB01\_I to DAI\_PB02\_O).

#### Table 22. DAI Pin-to-Pin Routing

| Parameter           |                                               | Min | Мах | Unit |
|---------------------|-----------------------------------------------|-----|-----|------|
| Timing Requirements |                                               |     |     |      |
| t <sub>DPIO</sub>   | Delay DAI Pin Input Valid to DAI Output Valid | 1.5 | 10  | ns   |



Figure 13. DAI Pin-to-Pin Direct Routing

#### Memory Read—Parallel Port

The specifications in Table 25, Table 26, Figure 16, and Figure 17 are for asynchronous interfacing to memories (and memory-mapped peripherals) when the ADSP-2126x is accessing external memory space.

#### Table 25. 8-Bit Memory Read Cycle

| Parameter                      |                                               | Min                          | Max                               | Unit |
|--------------------------------|-----------------------------------------------|------------------------------|-----------------------------------|------|
| Timing Req                     | uirements                                     |                              |                                   |      |
| t <sub>DRS</sub>               | Address/Data 7–0 Setup Before RD High         | 3.3                          |                                   | ns   |
| t <sub>DRH</sub>               | Address/Data 7–0 Hold After RD High           | 0                            |                                   | ns   |
| t <sub>DAD</sub>               | Address 15–8 to Data Valid                    |                              | $D+0.5\times t_{\text{CCLK}}-3.5$ | ns   |
| Switching C                    | Tharacteristics                               |                              |                                   |      |
| t <sub>ALEW</sub>              | ALE Pulse Width                               | $2 \times t_{CCLK} - 2$      |                                   | ns   |
| t <sub>ALERW</sub>             | ALE Deasserted to Read/Write Asserted         | $1 \times t_{CCLK} - 0.5$    |                                   | ns   |
| t <sub>ADAS</sub> <sup>1</sup> | Address/Data 15-0 Setup Before ALE Deasserted | $2.5 	imes t_{CCLK} - 2.0$   |                                   | ns   |
| t <sub>adah</sub> 1            | Address/Data 15–0 Hold After ALE Deasserted   | $0.5 	imes t_{CCLK} - 0.8$   |                                   | ns   |
| t <sub>ALEHZ</sub> 1           | ALE Deasserted to Address/Data7-0 in High-Z   | $0.5 	imes t_{CCLK} - 0.8$   | $0.5 	imes t_{CCLK} + 2.0$        | ns   |
| t <sub>RW</sub>                | RD Pulse Width                                | D – 2                        |                                   | ns   |
| t <sub>ADRH</sub>              | Address/Data 15-8 Hold After RD High          | $0.5 	imes t_{CCLK} - 1 + H$ |                                   | ns   |

D = (The value set by the PPDUR Bits (5–1) in the PPCTL register)  $\times$   $t_{\mbox{\tiny CCLK}}$ 

 $H = t_{CCLK}$  (if a hold cycle is specified, else H = 0)

<sup>1</sup>On reset, ALE is an active high cycle. However, it can be reconfigured by software to be active low.



Figure 16. 8-Bit Memory Read Cycle

#### Table 28.16-Bit Memory Write Cycle

| Parameter                      |                                               | Min                            | Мах                        | Unit |
|--------------------------------|-----------------------------------------------|--------------------------------|----------------------------|------|
| Switching Ch                   | aracteristics                                 |                                |                            |      |
| t <sub>ALEW</sub>              | ALE Pulse Width                               | $2 \times t_{CCLK} - 2$        |                            | ns   |
| t <sub>ALERW</sub>             | ALE Deasserted to Read/Write Asserted         | $1 \times t_{CCLK} - 0.5$      |                            | ns   |
| t <sub>ADAS</sub> <sup>1</sup> | Address/Data 15–0 Setup Before ALE Deasserted | $2.5 	imes t_{CCLK} - 2.0$     |                            | ns   |
| t <sub>ADAH</sub> 1            | Address/Data 15–0 Hold After ALE Deasserted   | $0.5 	imes t_{CCLK} - 0.8$     |                            | ns   |
| t <sub>ww</sub>                | WR Pulse Width                                | D – 2                          |                            | ns   |
| t <sub>ALEHZ</sub> 1           | ALE Deasserted to Address/Data 15–0 in High-Z | $0.5 	imes t_{CCLK} - 0.8$     | $0.5 	imes t_{CCLK} + 2.0$ | ns   |
| t <sub>DWS</sub>               | Address/Data 15–0 Setup Before WR High        | D                              |                            | ns   |
| t <sub>DWH</sub>               | Address/Data 15–0 Hold After WR High          | $0.5 	imes t_{CCLK} - 1.5 + H$ |                            | ns   |

D = (The value set by the PPDUR Bits (5–1) in the PPCTL register)  $\times$   $t_{\mbox{\tiny CCLK}}$ 

 $H = t_{CCLK}$  (if a hold cycle is specified, else H = 0)

<sup>1</sup>On reset, ALE is an active high cycle. However, it can be reconfigured by software to be active low.



Figure 19. 16-Bit Memory Write Cycle

#### Table 31. Serial Ports—Enable and Three-State

| Parameter                 |                                                       |    | Мах | Unit |
|---------------------------|-------------------------------------------------------|----|-----|------|
| Switching Characteristics |                                                       |    |     |      |
| t <sub>DDTEN</sub>        | Data Enable from External Transmit SCLK <sup>1</sup>  | 2  |     | ns   |
| t <sub>DDTTE</sub>        | Data Disable from External Transmit SCLK <sup>1</sup> |    | 7   | ns   |
| t <sub>DDTIN</sub>        | Data Enable from Internal Transmit SCLK <sup>1</sup>  | -1 |     | ns   |

<sup>1</sup>Referenced to drive edge.



Figure 21. Enable and Three-State

#### Table 32. Serial Ports—External Late Frame Sync

| Parameter            |                                                                                            | Min | Max | Unit |
|----------------------|--------------------------------------------------------------------------------------------|-----|-----|------|
| Switching Charac     | cteristics                                                                                 |     |     |      |
| t <sub>ddtlfse</sub> | Data Delay from Late External Transmit FS or External Receive FS with MCE = 1, MFD = $0^1$ |     | 7   | ns   |
| t <sub>DDTENFS</sub> | Data Enable for MCE = 1, MFD = $0^1$                                                       | 0.5 |     | ns   |

 $^{1}$ The t<sub>DDTLESE</sub> and t<sub>DDTENES</sub> parameters apply to left-justified sample pair mode as well as DSP serial mode, and MCE = 1, MFD = 0.

#### EXTERNAL RECEIVE FS WITH MCE = 1, MFD = 0



LATE EXTERNAL TRANSMIT FS



*Figure 22. External Late Frame Sync*<sup>1</sup>

<sup>1</sup>This figure reflects changes made to support left-justified sample pair mode.

#### SPI Interface Protocol—Master

#### Table 35. SPI Interface Protocol—Master

| Parameter            |                                                          | Min                            | Max | Unit |
|----------------------|----------------------------------------------------------|--------------------------------|-----|------|
| Timing Requirem      | ents                                                     |                                |     |      |
| t <sub>sspidm</sub>  | Data Input Valid to SPICLK Edge (Data Input Setup Time)  | 5                              |     | ns   |
| t <sub>HSPIDM</sub>  | SPICLK Last Sampling Edge to Data Input Not Valid        | 2                              | 2   |      |
| Switching Charac     | teristics                                                |                                |     |      |
| t <sub>spiclkm</sub> | Serial Clock Cycle                                       | $8 \times t_{CCLK}$            |     | ns   |
| t <sub>spichm</sub>  | Serial Clock High Period                                 | $4 \times t_{CCLK} - 2$        |     | ns   |
| t <sub>SPICLM</sub>  | Serial Clock Low Period                                  | $4 \times t_{CCLK} - 2$        |     | ns   |
| t <sub>DDSPIDM</sub> | SPICLK Edge to Data Out Valid (Data Out Delay Time)      |                                | 3   | ns   |
| t <sub>hdspidm</sub> | SPICLK Edge to Data Out Not Valid (Data Out Hold Time)   | 10                             |     | ns   |
| t <sub>sdscim</sub>  | FLAG3–0 OUT (SPI Device Select) Low to First SPICLK Edge | $4 \times t_{CCLK} - 2$        |     | ns   |
| t <sub>HDSM</sub>    | Last SPICLK Edge to FLAG3–0 OUT High                     | $4 \times t_{CCLK} - 1$        |     | ns   |
| t <sub>spitdm</sub>  | Sequential Transfer Delay                                | $4 \times t_{\text{CCLK}} - 1$ |     | ns   |



Figure 25. SPI Interface Protocol—Master

#### **OUTPUT DRIVE CURRENTS**

Figure 28 shows typical I-V characteristics for the output drivers of the ADSP-2126x. The curves represent the current drive capability of the output drivers as a function of output voltage.



Figure 28. Typical Drive

#### **TEST CONDITIONS**

The ac signal specifications (timing parameters) appear in Table 16 on Page 18 through Table 37 on Page 36. These include output disable time, output enable time, and capacitive loading.

Timing is measured on signals when they cross the 1.5 V level as described in Figure 30. All delays (in nanoseconds) are measured between the point that the first signal reaches 1.5 V and the point that the second signal reaches 1.5 V.



Figure 29. Equivalent Device Loading for AC Measurements (Includes All Fixtures)



Figure 30. Voltage Reference Levels for AC Measurements

#### **CAPACITIVE LOADING**

Output delays and holds are based on standard capacitive loads: 30 pF on all pins (see Figure 29). Figure 32 shows graphically how output delays and holds vary with load capacitance (note that this graph or derating does not apply to output disable delays). The graphs of Figure 31, Figure 32, and Figure 33 may not be linear outside the ranges shown for Typical Output Delay vs. Load Capacitance and Typical Output Rise Time (20% to 80%, V = Min) vs. Load Capacitance.



Figure 31. Typical Output Rise Time (20% to 80%, V<sub>DDEXT</sub> = Max)



Figure 32. Typical Output Rise/Fall Time (20% to 80%, V<sub>DDEXT</sub> = Min)



Figure 33. Typical Output Delay or Hold vs. Load Capacitance (at Ambient Temperature)

#### **ENVIRONMENTAL CONDITIONS**

The ADSP-2126x processor is rated for performance under  $T_{AMB}$  environmental conditions specified in the Operating Conditions on Page 14.

#### THERMAL CHARACTERISTICS

Table 38 and Table 39 airflow measurements comply with JEDEC standards JESD51-2 and JESD51-6 and the junction-toboard measurement complies with JESD51-8. The junction-tocase measurement complies with MIL-STD-883. All measurements use a 2S2P JEDEC test board.

To determine the junction temperature of the device while on the application PCB, use

$$T_{I} = T_{CASE} + (\Psi_{IT} \times P_{D})$$

where:

 $T_I$  = junction temperature (°C)

 $T_{CASE}$  = case temperature (°C) measured at the top center of the package

 $\Psi_{JT}$  = junction-to-top (of package) characterization parameter is the typical value from Table 38 and Table 39 ( $\Psi_{JMT}$  indicates moving air).

 $P_D$  = power dissipation. See *Estimating Power Dissipation for* ADSP-21262 SHARC DSPs (*EE*-216) for more information.

Values of  $\theta_{JA}$  are provided for package comparison and PCB design considerations ( $\theta_{JMA}$  indicates moving air).  $\theta_{JA}$  can be used for a first order approximation of T<sub>I</sub> by the equation

$$T_{I} = T_{A} + (\theta_{IA} \times P_{D})$$

where:

 $T_A$  = ambient temperature (°C)

Values of  $\theta_{JC}$  are provided for package comparison and PCB design considerations when an external heat sink is required.

Table 38. Thermal Characteristics for 136-Ball BGA

| Parameter       | Condition                 | Typical | Unit |
|-----------------|---------------------------|---------|------|
| $\theta_{JA}$   | Airflow = $0 \text{ m/s}$ | 31.0    | °C/W |
| $\theta_{JMA}$  | Airflow = $1 \text{ m/s}$ | 27.3    | °C/W |
| $\theta_{JMA}$  | Airflow = $2 \text{ m/s}$ | 26.0    | °C/W |
| θ <sub>JC</sub> |                           | 6.99    | °C/W |
| $\Psi_{T}$      | Airflow = $0 \text{ m/s}$ | 0.16    | °C/W |
| $\Psi_{JMT}$    | Airflow = $1 \text{ m/s}$ | 0.30    | °C/W |
| $\Psi_{JMT}$    | Airflow = $2 \text{ m/s}$ | 0.35    | °C/W |

Table 39. Thermal Characteristics for 144-Lead LQFP

| Parameter Condition |                 | Typical | Unit |
|---------------------|-----------------|---------|------|
| $\theta_{JA}$       | Airflow = 0 m/s | 32.5    | °C/W |
| $\theta_{JMA}$      | Airflow = 1 m/s | 28.9    | °C/W |
| $\theta_{JMA}$      | Airflow = 2 m/s | 27.8    | °C/W |
| θ <sub>JC</sub>     |                 | 7.8     | °C/W |
| Ψ <sub>JT</sub>     | Airflow = 0 m/s | 0.5     | °C/W |
| $\Psi_{JMT}$        | Airflow = 1 m/s | 0.8     | °C/W |
| $\Psi_{JMT}$        | Airflow = 2 m/s | 1.0     | °C/W |

## **144-LEAD LQFP PIN CONFIGURATIONS**

Table 40 shows the ADSP-2126x's pin names and their defaultfunction after reset (in parentheses).

#### Table 40. 144-Lead LQFP Pin Assignments

| Pin Name           | LQFP<br>Pin No. |
|--------------------|-----------------|--------------------|-----------------|--------------------|-----------------|--------------------|-----------------|
| V <sub>DDINT</sub> | 1               | V <sub>DDINT</sub> | 37              | V <sub>DDEXT</sub> | 73              | GND                | 109             |
| CLK_CFG0           | 2               | GND                | 38              | GND                | 74              | V <sub>DDINT</sub> | 110             |
| CLK_CFG1           | 3               | RD                 | 39              | V <sub>DDINT</sub> | 75              | GND                | 111             |
| BOOT_CFG0          | 4               | ALE                | 40              | GND                | 76              | V <sub>DDINT</sub> | 112             |
| BOOT_CFG1          | 5               | AD15               | 41              | DAI_P10 (SD2B)     | 77              | GND                | 113             |
| GND                | 6               | AD14               | 42              | DAI_P11 (SD3A)     | 78              | V <sub>DDINT</sub> | 114             |
| V <sub>DDEXT</sub> | 7               | AD13               | 43              | DAI_P12 (SD3B)     | 79              | GND                | 115             |
| GND                | 8               | GND                | 44              | DAI_P13 (SCLK23)   | 80              | V <sub>DDEXT</sub> | 116             |
| V <sub>DDINT</sub> | 9               | V <sub>DDEXT</sub> | 45              | DAI_P14 (SFS23)    | 81              | GND                | 117             |
| GND                | 10              | AD12               | 46              | DAI_P15 (SD4A)     | 82              | V <sub>DDINT</sub> | 118             |
| V <sub>DDINT</sub> | 11              | V <sub>DDINT</sub> | 47              | V <sub>DDINT</sub> | 83              | GND                | 119             |
| GND                | 12              | GND                | 48              | GND                | 84              | V <sub>DDINT</sub> | 120             |
| V <sub>DDINT</sub> | 13              | AD11               | 49              | GND                | 85              | RESET              | 121             |
| GND                | 14              | AD10               | 50              | DAI_P16 (SD4B)     | 86              | SPIDS              | 122             |
| FLAG0              | 15              | AD9                | 51              | DAI_P17 (SD5A)     | 87              | GND                | 123             |
| FLAG1              | 16              | AD8                | 52              | DAI_P18 (SD5B)     | 88              | V <sub>DDINT</sub> | 124             |
| AD7                | 17              | DAI_P1 (SD0A)      | 53              | DAI_P19 (SCLK45)   | 89              | SPICLK             | 125             |
| GND                | 18              | V <sub>DDINT</sub> | 54              | V <sub>DDINT</sub> | 90              | MISO               | 126             |
| V <sub>DDINT</sub> | 19              | GND                | 55              | GND                | 91              | MOSI               | 127             |
| GND                | 20              | DAI_P2 (SD0B)      | 56              | GND                | 92              | GND                | 128             |
| V <sub>DDEXT</sub> | 21              | DAI_P3 (SCLK0)     | 57              | V <sub>DDEXT</sub> | 93              | V <sub>DDINT</sub> | 129             |
| GND                | 22              | GND                | 58              | DAI_P20 (SFS45)    | 94              | V <sub>DDEXT</sub> | 130             |
| V <sub>DDINT</sub> | 23              | V <sub>DDEXT</sub> | 59              | GND                | 95              | A <sub>VDD</sub>   | 131             |
| AD6                | 24              | V <sub>DDINT</sub> | 60              | V <sub>DDINT</sub> | 96              | A <sub>VSS</sub>   | 132             |
| AD5                | 25              | GND                | 61              | FLAG2              | 97              | GND                | 133             |
| AD4                | 26              | DAI_P4 (SFS0)      | 62              | FLAG3              | 98              | RESETOUT           | 134             |
| V <sub>DDINT</sub> | 27              | DAI_P5 (SD1A)      | 63              | V <sub>DDINT</sub> | 99              | EMU                | 135             |
| GND                | 28              | DAI_P6 (SD1B)      | 64              | GND                | 100             | TDO                | 136             |
| AD3                | 29              | DAI_P7 (SCLK1)     | 65              | V <sub>DDINT</sub> | 101             | TDI                | 137             |
| AD2                | 30              | V <sub>DDINT</sub> | 66              | GND                | 102             | TRST               | 138             |
| V <sub>DDEXT</sub> | 31              | GND                | 67              | V <sub>DDINT</sub> | 103             | ТСК                | 139             |
| GND                | 32              | V <sub>DDINT</sub> | 68              | GND                | 104             | TMS                | 140             |
| AD1                | 33              | GND                | 69              | V <sub>DDINT</sub> | 105             | GND                | 141             |
| AD0                | 34              | DAI_P8 (SFS1)      | 70              | GND                | 106             | CLKIN              | 142             |
| WR                 | 35              | DAI_P9 (SD2A)      | 71              | V <sub>DDINT</sub> | 107             | XTAL               | 143             |
| V <sub>DDINT</sub> | 36              | V <sub>DDINT</sub> | 72              | V <sub>DDINT</sub> | 108             | V <sub>DDEXT</sub> | 144             |



Figure 36. 136-Ball Chip Scale Package Ball Grid Array [CSP\_BGA] (BC-136-1) Dimensions shown in millimeters

#### SURFACE-MOUNT DESIGN

Table 42 is provided as an aide to PCB design. For industry-<br/>standard design recommendations, refer to IPC-7351, Generic<br/>Requirements for Surface-Mount Design and Land Pattern<br/>Standard.

| Table 42. | BGA | _ED Data | for Use w | ith Surfa | ce-Mount | Design |
|-----------|-----|----------|-----------|-----------|----------|--------|
|-----------|-----|----------|-----------|-----------|----------|--------|

| Package                     | Ball Attach Type          | Solder Mask Opening | Ball Pad Size |
|-----------------------------|---------------------------|---------------------|---------------|
| 136-Ball CSP_BGA (BC-136-1) | Solder Mask Defined (SMD) | 0.4 mm              | 0.53 mm       |



www.analog.com

©2012 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D04932-0-12/12(G)