

Welcome to E-XFL.COM

#### Understanding <u>Embedded - DSP (Digital</u> <u>Signal Processors)</u>

#### Embedded - DSP (Digital Signal Processors) are specialized microprocessors designed to perform complex mathematical computations on digital signals in real-time. Unlike general-purpose processors, DSPs are optimized for high-speed numeric processing tasks, making them ideal for applications that require efficient and precise manipulation of digital data. These processors are fundamental in converting and processing signals in various forms, including audio, video, and communication signals, ensuring that data is accurately interpreted and utilized in embedded systems.

#### Applications of <u>Embedded - DSP (Digital</u> <u>Signal Processors)</u>

#### Details

E·XFI

| Details                 |                                                                        |
|-------------------------|------------------------------------------------------------------------|
| Product Status          | Active                                                                 |
| Туре                    | Floating Point                                                         |
| Interface               | DAI, SPI                                                               |
| Clock Rate              | 200MHz                                                                 |
| Non-Volatile Memory     | ROM (512kB)                                                            |
| On-Chip RAM             | 256kB                                                                  |
| Voltage - I/O           | 3.30V                                                                  |
| Voltage - Core          | 1.20V                                                                  |
| Operating Temperature   | 0°C ~ 70°C (TA)                                                        |
| Mounting Type           | Surface Mount                                                          |
| Package / Case          | 144-LQFP                                                               |
| Supplier Device Package | 144-LQFP (20x20)                                                       |
| Purchase URL            | https://www.e-xfl.com/product-detail/analog-devices/adsp-21262skstz200 |
|                         |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## TABLE OF CONTENTS

| Summary 1                                     |
|-----------------------------------------------|
| General Description 3                         |
| Family Core Architecture 3                    |
| Memory and I/O Interface Features 4           |
| Target Board JTAG Emulator Connector 8        |
| Development Tools 8                           |
| Additional Information 9                      |
| Related Signal Chains 9                       |
| Pin Function Descriptions 10                  |
| Address Data Pins as Flags 13                 |
| Core Instruction Rate to CLKIN Ratio Modes 13 |
| Address Data Modes 13                         |
| Product Specifications 14                     |
| Operating Conditions 14                       |
| Electrical Characteristics 14                 |
| Package Information 15                        |

# ESD Caution15Maximum Power Dissipation15Absolute Maximum Ratings15Timing Specifications15Output Drive Currents37Test Conditions37Capacitive Loading37Environmental Conditions38Thermal Characteristics38144-Lead LQFP Pin Configurations39136-Ball BGA Pin Configurations40Outline Dimensions43Surface-Mount Design44Automotive Products45Ordering Guide45

#### **REVISION HISTORY**

| 12/12—Rev. F to Rev. G                                                                                                                           |
|--------------------------------------------------------------------------------------------------------------------------------------------------|
| Corrected Long Word Memory Space in Table 4 in<br>Memory and I/O Interface Features4                                                             |
| Updated Development Tools                                                                                                                        |
| Added section, Related Signal Chains9                                                                                                            |
| Changed the package designator in Figure 36 from BC-136 to BC-136-1. This change in no way affects form, fit, or function See Outline Dimensions |
| Updated Ordering Guide                                                                                                                           |

## **GENERAL DESCRIPTION**

The ADSP-21261/ADSP-21262/ADSP-21266 SHARC<sup>®</sup> DSPs are members of the SIMD SHARC family of DSPs featuring Analog Devices, Inc., Super Harvard Architecture. The ADSP-2126x is source code compatible with the ADSP-21160 and ADSP-21161 DSPs as well as with first generation ADSP-2106x SHARC processors in SISD (single-instruction, single-data) mode. Like other SHARC DSPs, the ADSP-2126x are 32-bit/40-bit floating-point processors optimized for high performance audio applications with dual-ported on-chip SRAM, mask-programmable ROM, multiple internal buses to eliminate I/O bottlenecks, and an innovative digital application interface.

Table 1 shows performance benchmarks for the processors running at 200 MHz. Table 2 shows the features of the individual product offerings.

#### Table 1. Processor Benchmarks (at 200 MHz)

| Benchmark Algorithm                             | Speed<br>(at 200 MHz) |
|-------------------------------------------------|-----------------------|
| 1024 Point Complex FFT (Radix 4, with reversal) | 61.3 μs               |
| FIR Filter (per tap) <sup>1</sup>               | 3.3 ns                |
| IIR Filter (per biquad) <sup>1</sup>            | 13.3 ns               |
| Matrix Multiply (pipelined)                     |                       |
| [3×3] × [3×1]                                   | 30 ns                 |
| $[4\times4]\times[4\times1]$                    | 53.3 ns               |
| Divide (y/x)                                    | 20 ns                 |
| Inverse Square Root                             | 30 ns                 |

<sup>1</sup>Assumes two files in multichannel SIMD mode.

As shown in the functional block diagram in Figure 1 on Page 1, the ADSP-2126x uses two computational units to deliver a 5 to 10 times performance increase over previous SHARC processors on a range of DSP algorithms. Fabricated in a state-of-theart, high speed, CMOS process, the ADSP-2126x DSPs achieve an instruction cycle time of 5 ns at 200 MHz or 6.6 ns at 150 MHz. With its SIMD computational hardware, the ADSP-2126x can perform 1200 MFLOPS running at 200 MHz, or 900 MFLOPS running at 150 MHz.

Table 2. ADSP-2126x SHARC Processor Features

| Feature                               | ADSP-21261                    | ADSP-21262                    | ADSP-21266                    |
|---------------------------------------|-------------------------------|-------------------------------|-------------------------------|
| RAM                                   | 1M bit                        | 2M bit                        | 2M bit                        |
| ROM                                   | 3M bit                        | 4M bit                        | 4M bit                        |
| Audio Decoders<br>in ROM <sup>1</sup> | No                            | No                            | Yes                           |
| DMA Channels                          | 18                            | 22                            | 22                            |
| SPORTs                                | 4                             | 6                             | 6                             |
| Package                               | 136-ball BGA<br>144-lead LQFP | 136-ball BGA<br>144-lead LQFP | 136-ball BGA<br>144-lead LQFP |

<sup>1</sup> For information on available audio decoding algorithms, see Table 3 on Page 4.

The ADSP-2126x continues the SHARC family's industry-leading standards of integration for DSPs, combining a high performance 32-bit DSP core with integrated, on-chip system features. These features include 2M bit dual-ported SRAM memory, 4M bit dual-ported ROM, an I/O processor that supports 22 DMA channels, six serial ports, an SPI interface, external parallel bus, and digital application interface.

The block diagram of the ADSP-2126x on Page 1 illustrates the following architectural features:

- Two processing elements, each containing an ALU, multiplier, shifter, and data register file
- Data address generators (DAG1, DAG2)
- · Program sequencer with instruction cache
- PM and DM buses capable of supporting four 32-bit data transfers between memory and the core at every core processor cycle
- Three programmable interval timers with PWM generation, PWM capture/pulse width measurement, and external event counter capabilities
- On-chip dual-ported SRAM (up to 2M bit)
- On-chip dual-ported, mask-programmable ROM (up to 4M bit)
- JTAG test access port
- 8- or 16-bit parallel port that supports interfaces to off-chip memory peripherals
- DMA controller
- Six full-duplex serial ports (four on the ADSP-21261)
- SPI-compatible interface
- Digital application interface that includes two precision clock generators (PCG), an input data port (IDP), six serial ports, eight serial interfaces, a 20-bit synchronous parallel input port, 10 interrupts, six flag outputs, six flag inputs, three programmable timers, and a flexible signal routing unit (SRU)

#### FAMILY CORE ARCHITECTURE

The ADSP-2126x is code compatible at the assembly level with the ADSP-2136x and ADSP-2116x, and with the first generation ADSP-2106x SHARC DSPs. The ADSP-2126x shares architectural features with the ADSP-2136x and ADSP-2116x SIMD SHARC family of DSPs, as detailed in the following sections.

#### SIMD Computational Engine

The ADSP-2126x contain two computational processing elements that operate as a single-instruction multiple-data (SIMD) engine. The processing elements are referred to as PEX and PEY and each contains an ALU, multiplier, shifter, and register file. PEX is always active, and PEY can be enabled by setting the PEYEN mode bit in the MODE1 register. When this mode is enabled, the same instruction is executed in both processing

The ADSP-2126x's SRAM can be configured as a maximum of 64K words of 32-bit data, 128K words of 16-bit data, 42K words of 48-bit instructions (or 40-bit data), or combinations of different word sizes up to two megabits. All of the memory can be accessed as 16-bit, 32-bit, 48-bit, or 64-bit words. A 16-bit floating-point storage format is supported that effectively doubles the amount of data that can be stored on-chip. Conversion between the 32-bit floating-point and 16-bit floating-point formats is performed in a single instruction. While each memory block can store combinations of code and data, accesses are most efficient when one block stores data using the DM bus for transfers, and the other block stores instructions and data using the PM bus for transfers.

Using the DM bus and PM buses, with one dedicated to each memory block, assures single-cycle execution with two data transfers. In this case, the instruction must be available in the cache.

#### DMA Controller

The ADSP-2126x's on-chip DMA controller allows zero-overhead data transfers without processor intervention. The DMA controller operates independently and invisibly to the processor core, allowing DMA operations to occur while the core is simultaneously executing its program instructions. DMA transfers can occur between the ADSP-2126x's internal memory and its serial ports, the SPI-compatible (serial peripheral interface) port, the IDP (input data port), parallel data acquisition port (PDAP), or the parallel port. Up to 22 channels of DMA are available on the ADSP-2126x—one for the SPI interface, 12 via the serial ports, eight via the input data port, and one via the processor's parallel port. Programs can be downloaded to the ADSP-2126x using DMA transfers. Other DMA features include interrupt generation upon completion of DMA transfers, and DMA chaining for automatic linked DMA transfers.

| IOP Registers 0x0000 0000- | IOP Registers 0x0000 0000–0003 FFFF                        |                         |                         |  |  |  |
|----------------------------|------------------------------------------------------------|-------------------------|-------------------------|--|--|--|
| Long Word (64 Bits)        | Extended Precision Normal or<br>Instruction Word (48 Bits) | Normal Word (32 Bits)   | Short Word (16 Bits)    |  |  |  |
| Block 0 SRAM               | Block 0 SRAM                                               | Block 0 SRAM            | Block 0 SRAM            |  |  |  |
| 0x0004 0000–0x0004 1FFF    | 0x0008 0000-0x0008 2AAA                                    | 0x0008 0000–0x0008 3FFF | 0x0010 0000–0x0010 7FFF |  |  |  |
| Reserved                   | Reserved                                                   | Reserved                | Reserved                |  |  |  |
| 0x0004 2000-0x0005 7FFF    |                                                            | 0x0008 4000–0x000A FFFF | 0x0010 8000–0x0015 FFFF |  |  |  |
| Block 0 ROM                | Block 0 ROM                                                | Block 0 ROM             | Block 0 ROM             |  |  |  |
| 0x0005 8000–0x0005 DFFF    | 0x000A 0000-0x000A 7FFF                                    | 0x000B 0000–0x000B BFFF | 0x0016 0000–0x0017 7FFF |  |  |  |
| Reserved                   | Reserved                                                   | Reserved                | Reserved                |  |  |  |
| 0x0005 E000–0x0005 FFFF    |                                                            | 0x000B C000–0x000B FFFF | 0x0017 8FFF–0x0017 FFFF |  |  |  |
| Block 1 SRAM               | Block 1 SRAM                                               | Block 1 SRAM            | Block 1 SRAM            |  |  |  |
| 0x0006 0000–0x0006 1FFF    | 0x000C 0000-0x000C 2AAA                                    | 0x000C 0000–0x000C 3FFF | 0x0018 0000–0x0018 7FFF |  |  |  |
| Reserved                   | Reserved                                                   | Reserved                | Reserved                |  |  |  |
| 0x0006 2000–0x0007 7FFF    |                                                            | 0x000C 4000–0x000E FFFF | 0x0018 8000–0x001D FFFF |  |  |  |
| Block 1 ROM                | Block 1 ROM                                                | Block 1 ROM             | Block 1 ROM             |  |  |  |
| 0x0007 8000–0x0007 DFFF    | 0x000E 0000-0x000E 7FFF                                    | 0x000F 0000–0x000F BFFF | 0x001E 0000–0x001F 7FFF |  |  |  |
| Reserved                   | Reserved                                                   | Reserved                | Reserved                |  |  |  |
| 0x0007 E000–0x0007 FFFF    |                                                            | 0x000F C000–0x000F FFFF | 0x0000                  |  |  |  |

#### Table 4. Internal Memory Space (ADSP-21261)

#### Table 5. Internal Memory Space (ADSP-21262/ADSP-21266)

| IOP Registers 0x0000 0000–0003 FFFF |                                                            |                         |                         |  |  |
|-------------------------------------|------------------------------------------------------------|-------------------------|-------------------------|--|--|
| Long Word (64 Bits)                 | Extended Precision Normal or<br>Instruction Word (48 Bits) | Normal Word (32 Bits)   | Short Word (16 Bits)    |  |  |
| Block 0 SRAM                        | Block 0 SRAM                                               | Block 0 SRAM            | Block 0 SRAM            |  |  |
| 0x0004 0000–0x0004 3FFF             | 0x0008 0000–0x0008 5555                                    | 0x0008 0000–0x0008 7FFF | 0x0010 0000–0x0010 FFFF |  |  |
| Reserved                            | Reserved                                                   | Reserved                | Reserved                |  |  |
| 0x0004 4000–0x0005 7FFF             |                                                            | 0x0008 8000–0x000A FFFF | 0x0011 0000–0x0015 FFFF |  |  |
| Block 0 ROM                         | Block 0 ROM                                                | Block 0 ROM             | Block 0 ROM             |  |  |
| 0x0005 8000–0x0005 FFFF             | 0x000A 0000–0x000A AAAA                                    | 0x000B 0000–0x000B FFFF | 0x0016 0000–0x0017 FFFF |  |  |
| Block 1 SRAM                        | Block 1 SRAM                                               | Block 1 SRAM            | Block 1 SRAM            |  |  |
| 0x0006 0000–0x0006 3FFF             | 0x000C 0000–0x000C 5555                                    | 0x000C 0000–0x000C 7FFF | 0x0018 0000–0x0018 FFFF |  |  |
| Reserved                            | Reserved                                                   | Reserved                | Reserved                |  |  |
| 0x0006 4000–0x0007 7FFF             |                                                            | 0x000C 8000–0x000E FFFF | 0x0019 0000–0x001D FFFF |  |  |
| Block 1 ROM                         | Block 1 ROM                                                | Block 1 ROM             | Block 1 ROM             |  |  |
| 0x0007 8000–0x0007 FFFF             | 0x000E 0000–0x000E AAAA                                    | 0x000F 0000–0x000F FFFF | 0x001E 0000–0x001F FFFF |  |  |

#### Digital Application Interface (DAI)

The Digital application interface provides the ability to connect various peripherals to any of the SHARC DSP's DAI pins (DAI\_P20-1).

Connections are made using the signal routing unit (SRU, shown in the block diagram on Page 1).

The SRU is a matrix routing unit (or group of multiplexers) that enables the peripherals provided by the DAI to be interconnected under software control. This allows easy use of the DAI associated peripherals for a much wider variety of applications by using a larger set of algorithms than is possible with nonconfigurable signal paths.

The DAI also includes six serial ports, two precision clock generators (PCGs), an input data port (IDP), six flag outputs and six flag inputs, and three timers. The IDP provides an additional input path to the ADSP-2126x core, configurable as either eight channels of I<sup>2</sup>S or serial data, or as seven channels plus a single 20-bit wide synchronous parallel data acquisition port. Each data channel has its own DMA channel that is independent from the ADSP-2126x's serial ports.

For complete information on using the DAI, see the *ADSP-2126x SHARC DSP Peripherals Manual*.

#### Serial Ports

The ADSP-2126x features six full duplex synchronous serial ports that provide an inexpensive interface to a wide variety of digital and mixed-signal peripheral devices such as the Analog Devices AD183x family of audio codecs, ADCs, and DACs. The serial ports are made up of two data lines, a clock, and frame sync. The data lines can be programmed to either transmit or receive and each data line has its own dedicated DMA channel.

Serial ports are enabled via 12 programmable and simultaneous receive or transmit pins that support up to 24 transmit or 24 receive channels of audio data when all six SPORTs are enabled, or six full duplex TDM streams of 128 channels per frame.

The serial ports operate at up to one-quarter of the DSP core clock rate, providing each with a maximum data rate of 50M bits/sec for a 200 MHz core and 37.5M bits/sec for a 150 MHz core. Serial port data can be automatically transferred to and from on-chip memory via a dedicated DMA. Each of the serial ports can work in conjunction with another serial port to provide TDM support. One SPORT provides two transmit signals while the other SPORT provides two receive signals. The frame sync and clock are shared.

Serial ports operate in four modes:

- Standard DSP serial mode
- Multichannel (TDM) mode
- I<sup>2</sup>S mode
- Left-justified sample pair mode

Left-justified sample pair mode is a mode where in each frame sync cycle, two samples of data are transmitted/received—one sample on the high segment of the frame sync, the other on the low segment of the frame sync. Programs have control over various attributes of this mode.

Each of the serial ports supports the left-justified sample-pair and I<sup>2</sup>S protocols (I<sup>2</sup>S is an industry-standard interface commonly used by audio codecs, ADCs, and DACs) with two data pins, allowing four left-justified sample-pair or I<sup>2</sup>S channels (using two stereo devices) per serial port with a maximum of up to 24 audio channels. The serial ports permit little-endian or big-endian transmission formats and word lengths selectable from 3 bits to 32 bits. For the left-justified sample pair and I<sup>2</sup>S modes, data-word lengths are selectable between 8 bits and 32 bits. Serial ports offer selectable synchronization and transmit modes as well as optional  $\mu$ -law or A-law companding selection on a per channel basis. Serial port clocks and frame syncs can be internally or externally generated.

#### Serial Peripheral (Compatible) Interface

The serial peripheral interface is an industry-standard synchronous serial link, enabling the ADSP-2126x SPI-compatible port to communicate with other SPI-compatible devices. SPI is an interface consisting of two data pins, one device select pin, and one clock pin. It is a full-duplex synchronous serial interface, supporting both master and slave modes. The SPI port can operate in a multimaster environment by interfacing with up to four other SPI-compatible devices, either acting as a master or slave device. The ADSP-2126x SPI-compatible peripheral implementation also features programmable baud rates at up to 50 MHz for a core clock of 200 MHz and up to 37.5 MHz for a core clock of 150 MHz, clock phases, and polarities. The ADSP-2126x SPI-compatible port uses open-drain drivers to support a multimaster configuration and to avoid data contention.

#### Parallel Port

The parallel port provides interfaces to SRAM and peripheral devices. The multiplexed address and data pins (AD15–0) can access 8-bit devices with up to 24 bits of address, or 16-bit devices with up to 16 bits of address. In either mode, 8- or 16-bit, the maximum data transfer rate is one-third the core clock speed. As an example, a clock rate of 200 MHz is equivalent to 66M byte/sec, and a clock rate of 150 MHz is equivalent to 50M byte/sec.

DMA transfers are used to move data to and from internal memory. Access to the core is also facilitated through the parallel port register read/write functions. The  $\overline{\text{RD}}$ ,  $\overline{\text{WR}}$ , and ALE (address latch enable) pins are the control pins for the parallel port.

#### Timers

The ADSP-2126x has a total of four timers: a core timer able to generate periodic software interrupts, and three general-purpose timers that can generate periodic interrupts and be independently set to operate in one of three modes:

- Pulse waveform generation mode
- Pulse width count/capture mode
- External event watchdog mode

The core timer can be configured to use FLAG3 as a timer expired output signal, and each general-purpose timer has one bidirectional pin and four registers that implement its mode of operation: a 6-bit configuration register, a 32-bit count register, a 32-bit period register, and a 32-bit pulse width register. A single control and status register enables or disables all three general-purpose timers independently.

#### **ROM-Based Security**

The ADSP-2126x has a ROM security feature that provides hardware support for securing user software code by preventing unauthorized reading from the internal code when enabled. When using this feature, the DSP does not boot-load any external code, executing exclusively from internal SRAM/ROM. Additionally, the DSP is not freely accessible via the JTAG port. Instead, a unique 64-bit key, which must be scanned in through the JTAG or test access port, will be assigned to each customer. The device will ignore a wrong key. Emulation features and external boot modes are only available after the correct key is scanned.

#### **Program Booting**

The internal memory of the ADSP-2126x boots at system power-up from an 8-bit EPROM via the parallel port, an SPI master, an SPI slave, or an internal boot. Booting is determined by the boot configuration (BOOT\_CFG1-0) pins.

#### Phase-Locked Loop

The ADSP-2126x uses an on-chip phase-locked loop (PLL) to generate the internal clock for the core. On power-up, the CLK\_CFG1-0 pins are used to select ratios of 16:1, 8:1, and 3:1. After booting, numerous other ratios can be selected via software control. The ratios are made up of software configurable numerator values from 1 to 64 and software configurable divisor values of 2, 4, 8, and 16.

#### **Power Supplies**

The ADSP-2126x has separate power supply connections for the internal ( $V_{DDINT}$ ), external ( $V_{DDEXT}$ ), and analog ( $A_{VDD}/A_{VSS}$ ) power supplies. The internal and analog supplies must meet the 1.2 V requirement. The external supply must meet the 3.3 V requirement. All external supply pins must be connected to the same power supply.

Note that the analog supply pin (A<sub>VDD</sub>) powers the ADSP-2126x's internal clock generator PLL. To produce a stable clock, it is recommended that PCB designs use an external filter circuit for the A<sub>VDD</sub> pin. Place the filter components as close as possible to the A<sub>VDD</sub>/A<sub>VSS</sub> pins. For an example circuit, see Figure 2. (A recommended ferrite chip is the muRata BLM18AG102SN1D). To reduce noise coupling, the PCB should use a parallel pair of power and ground planes for V<sub>DDINT</sub> and GND. Use wide traces to connect the bypass capacitors to the analog power (A<sub>VDD</sub>) and ground (A<sub>VSS</sub>) pins. Note that the A<sub>VDD</sub> and A<sub>VSS</sub> pins specified in Figure 2 are inputs to the processor and not the analog ground plane on the board the A<sub>VSS</sub> pin should connect directly to digital ground (GND) at the chip.



Figure 2. Analog Power Filter Circuit

#### TARGET BOARD JTAG EMULATOR CONNECTOR

Analog Devices DSP Tools product line of JTAG emulators uses the IEEE 1149.1 JTAG test access port of the ADSP-2126x processor to monitor and control the target board processor during emulation. Analog Devices DSP Tools product line of JTAG emulators provides emulation at full processor speed, allowing inspection and modification of memory, registers, and processor stacks. The processor's JTAG interface ensures that the emulator will not affect target system loading or timing.

For complete information on Analog Devices SHARC DSP Tools product line of JTAG emulator operation, see the appropriate emulator hardware user's guide.

#### **DEVELOPMENT TOOLS**

Analog Devices supports its processors with a complete line of software and hardware development tools, including integrated development environments (which include CrossCore<sup>®</sup> Embedded Studio and/or VisualDSP++<sup>®</sup>), evaluation products, emulators, and a wide variety of software add-ins.

#### Integrated Development Environments (IDEs)

For C/C++ software writing and editing, code generation, and debug support, Analog Devices offers two IDEs.

The newest IDE, CrossCore Embedded Studio, is based on the Eclipse<sup>™</sup> framework. Supporting most Analog Devices processor families, it is the IDE of choice for future processors, including multicore devices. CrossCore Embedded Studio seamlessly integrates available software add-ins to support real time operating systems, file systems, TCP/IP stacks, USB stacks, algorithmic software modules, and evaluation hardware board support packages. For more information visit www.analog.com/cces.

The other Analog Devices IDE, VisualDSP++, supports processor families introduced prior to the release of CrossCore Embedded Studio. This IDE includes the Analog Devices VDK real time operating system and an open source TCP/IP stack. For more information visit www.analog.com/visualdsp. Note that VisualDSP++ will not support future Analog Devices processors.

#### EZ-KIT Lite Evaluation Board

For processor evaluation, Analog Devices provides wide range of EZ-KIT Lite<sup>®</sup> evaluation boards. Including the processor and key peripherals, the evaluation board also supports on-chip emulation capabilities and other evaluation and development features. Also available are various EZ-Extenders<sup>®</sup>, which are daughter cards delivering additional specialized functionality, including audio and video processing. For more information visit www.analog.com and search on "ezkit" or "ezextender".

#### **EZ-KIT Lite Evaluation Kits**

For a cost-effective way to learn more about developing with Analog Devices processors, Analog Devices offer a range of EZ-KIT Lite evaluation kits. Each evaluation kit includes an EZ-KIT Lite evaluation board, directions for downloading an evaluation version of the available IDE(s), a USB cable, and a power supply. The USB controller on the EZ-KIT Lite board connects to the USB port of the user's PC, enabling the chosen IDE evaluation suite to emulate the on-board processor in-circuit. This permits the customer to download, execute, and debug programs for the EZ-KIT Lite system. It also supports in-circuit programming of the on-board Flash device to store user-specific boot code, enabling standalone operation. With the full version of Cross-Core Embedded Studio or VisualDSP++ installed (sold separately), engineers can develop software for supported EZ-KITs or any custom system utilizing supported Analog Devices processors.

#### Software Add-Ins for CrossCore Embedded Studio

Analog Devices offers software add-ins which seamlessly integrate with CrossCore Embedded Studio to extend its capabilities and reduce development time. Add-ins include board support packages for evaluation hardware, various middleware packages, and algorithmic modules. Documentation, help, configuration dialogs, and coding examples present in these add-ins are viewable through the CrossCore Embedded Studio IDE once the add-in is installed.

#### **Board Support Packages for Evaluation Hardware**

Software support for the EZ-KIT Lite evaluation boards and EZ-Extender daughter cards is provided by software add-ins called Board Support Packages (BSPs). The BSPs contain the required drivers, pertinent release notes, and select example code for the given evaluation hardware. A download link for a specific BSP is located on the web page for the associated EZ-KIT or EZ-Extender product. The link is found in the *Product Download* area of the product web page.

#### **Middleware Packages**

Analog Devices separately offers middleware add-ins such as real time operating systems, file systems, USB stacks, and TCP/IP stacks. For more information see the following web pages:

- www.analog.com/ucos3
- www.analog.com/ucfs
- www.analog.com/ucusbd
- www.analog.com/lwip

#### **Algorithmic Modules**

To speed development, Analog Devices offers add-ins that perform popular audio and video processing algorithms. These are available for use with both CrossCore Embedded Studio and VisualDSP++. For more information visit www.analog.com and search on "Blackfin software modules" or "SHARC software modules".

#### Designing an Emulator-Compatible DSP Board (Target)

For embedded system test and debug, Analog Devices provides a family of emulators. On each JTAG DSP, Analog Devices supplies an IEEE 1149.1 JTAG Test Access Port (TAP). In-circuit emulation is facilitated by use of this JTAG interface. The emulator accesses the processor's internal features via the processor's TAP, allowing the developer to load code, set

breakpoints, and view variables, memory, and registers. The processor must be halted to send data and commands, but once an operation is completed by the emulator, the DSP system is set to run at full speed with no impact on system timing. The emulators require the target board to include a header that supports connection of the DSP's JTAG port to the emulator.

For details on target board design issues including mechanical layout, single processor connections, signal buffering, signal termination, and emulator pod logic, see the *EE-68: Analog Devices JTAG Emulation Technical Reference* on the Analog Devices website (www.analog.com)—use site search on "EE-68." This document is updated regularly to keep pace with improvements to emulator support.

#### **ADDITIONAL INFORMATION**

This data sheet provides a general overview of the ADSP-2126x architecture and functionality. For detailed information on the ADSP-2126x family core architecture and instruction set, refer to the ADSP-2126x SHARC DSP Core Manual and the ADSP-21160 SHARC DSP Instruction Set Reference.

#### **RELATED SIGNAL CHAINS**

A *signal chain* is a series of signal-conditioning electronic components that receive input (data acquired from sampling either real-time phenomena or from stored data) in tandem, with the output of one portion of the chain supplying input to the next. Signal chains are often used in signal processing applications to gather and process data or to apply system controls based on analysis of real-time phenomena. For more information about this term and related topics, see the "signal chain" entry in Wikipedia or the Glossary of EE Terms on the Analog Devices website.

Analog Devices eases signal processing system development by providing signal processing components that are designed to work together well. A tool for viewing relationships between specific applications and related components is available on the www.analog.com website.

The Application Signal Chains page in the Circuits from the Lab<sup>™</sup> site (http://www.analog.com/signal chains) provides:

- Graphical circuit block diagram presentation of signal chains for a variety of circuit types and applications
- Drill down links for components in each chain to selection guides and application information
- Reference designs applying best practice design techniques

## **PIN FUNCTION DESCRIPTIONS**

The ADSP-2126x pin definitions are listed below. Inputs identified as synchronous (S) must meet timing requirements with respect to CLKIN (or with respect to TCK for TMS, TDI). Inputs identified as asynchronous (A) can be asserted asynchronously to CLKIN (or to TCK for TRST). Tie or pull unused inputs to  $V_{DDEXT}$  or GND, except for the following: DAI\_Px, SPICLK, MISO, MOSI, EMU, TMS, TRST, TDI and AD15-0 (NOTE: These pins have internal pull-up resistors.)

The following symbols appear in the Type column of Table 6: A = asynchronous, G = ground, I = input, O = output, P = power supply, S = synchronous, (A/D) = active drive, (O/D) = open-drain, and T = three-state.

#### Table 6. Pin Descriptions

| Pin       | Туре  | State During and<br>After Reset                                                                            | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------|-------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AD15-0    | I/O/T | Rev. 0.1 silicon—<br>AD15–0 pins are<br>driven low both<br>during and after<br>reset.<br>Rev. 0.2 silicon— | <b>Parallel Port Address/Data.</b> The parallel port and its corresponding DMA unit output addresses and data for peripherals on these multiplexed pins. The multiplex state is determined by the ALE pin. The parallel port can operate in either 8-bit or 16-bit mode. Each AD pin has a 22.5 k $\Omega$ internal pull-up resistor. See Address Data Modes on Page 13 for details of the AD pin operation.<br>For 8-bit mode: ALE is automatically asserted whenever a change occurs in the upper 16                                                                                                                                                                                                                             |
|           |       | AD15–0 pins are<br>three-stated and<br>pulled high both                                                    | external address bits, A23–8; ALE is used in conjunction with an external latch to retain<br>the values of the A23–8.<br>For 16-bit mode: ALE is automatically asserted whenever a change occurs in the address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|           |       | during and after<br>reset.                                                                                 | bits, A15–0; ALE is used in conjunction with an external latch to retain the values of the A15–0. To use these pins as flags (FLAG15–0), set (= 1) Bit 20 of the SYSCTL register and disable the parallel port. See Table 7 on Page 13 for a list of how the AD15–0 pins map to the flag pins. When configured in the IDP_PDAP_CTL register, the IDP Channel 0 can use these pins for parallel input data.                                                                                                                                                                                                                                                                                                                         |
| RD        | 0     | Output only, driven high <sup>1</sup>                                                                      | <b>Parallel Port Read Enable.</b> RD is asserted low whenever the DSP reads 8-bit or 16-bit data from an external memory device. When AD15–0 are flags, this pin remains deasserted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| WR        | 0     | Output only, driven high <sup>1</sup>                                                                      | <b>Parallel Port Write Enable.</b> WR is asserted low whenever the DSP writes 8-bit or 16-bit data to an external memory device. When AD15–0 are flags, this pin remains deasserted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| ALE       | 0     | Output only, driven<br>Iow <sup>1</sup>                                                                    | <b>Parallel Port Address Latch Enable.</b> ALE is asserted whenever the DSP drives a new address on the parallel port address pin. On reset, ALE is active high. However, it can be reconfigured using software to be active low. When AD15–0 are flags, this pin remains deasserted.                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| FLAG3-0   | I/O/A | Three-state                                                                                                | <b>Flag Pins.</b> Each FLAG pin is configured via control bits as either an input or output. As an input, it can be tested as a condition. As an output, it can be used to signal external peripherals. These pins can be used as an SPI interface slave select output during SPI mastering. These pins are also multiplexed with the IRQx and the TIMEXP signals. In SPI master boot mode, FLAG0 is the slave select pin that must be connected to an SPI                                                                                                                                                                                                                                                                         |
|           |       |                                                                                                            | EPROM. FLAG0 is configured as a slave select during SPI master boot. When Bit 16 is set (= 1) in the SYSCTL register, FLAG0 is configured as IRQ0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|           |       |                                                                                                            | When Bit 17 is set (= 1) in the SYSCTL register, FLAG1 is configured as $\overline{IRQ1}$ .<br>When Bit 18 is set (= 1) in the SYSCTL register, FLAG2 is configured as $\overline{IRQ2}$ .<br>When Bit 19 is set (= 1) in the SYSCTL register, FLAG3 is configured as TIMEXP, which<br>indicates that the system timer has expired.                                                                                                                                                                                                                                                                                                                                                                                                |
| DAI_P20-1 | I/O/T | Three-state with<br>programmable<br>pull-up                                                                | <b>Digital Application Interface Pins</b> . These pins provide the physical interface to the SRU. The SRU configuration registers define the combination of on-chip peripheral inputs or outputs connected to the pin and to the pin's output enable. The configuration registers of these peripherals then determine the exact behavior of the pin. Any input or output signal present in the SRU can be routed to any of these pins. The SRU provides the connection from the serial ports, input data port, precision clock generators, and timers to the DAI_P20-1 pins. These pins have internal 22.5 k $\Omega$ pull-up resistors which are enabled on reset. These pull-ups can be disabled in the DAI_PIN_PULLUP register. |

#### Table 6. Pin Descriptions (Continued)

| Pin                | Туре    | State During and<br>After Reset  | Function                                                                                                                                                                                                                                                                                   |
|--------------------|---------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK_CFG1-0         | 1       | Input only                       | <b>Core/CLKIN Ratio Control</b> . These pins set the start up clock frequency. See Table 9 for a description of the clock configuration modes.                                                                                                                                             |
|                    |         |                                  | Note that the operating frequency can be changed by programming the PLL multiplier and divider in the PMCTL register at any time after the core comes out of reset.                                                                                                                        |
| RESETOUT           | 0       | Output only                      | Reset Out. Drives out the core reset signal to an external device.                                                                                                                                                                                                                         |
| RESET              | I/A     | Input only                       | <b>Processor Reset</b> . Resets the ADSP-2126x to a known state. Upon deassertion, there is a 4096 CLKIN cycle latency for the PLL to lock. After this time, the core begins program execution from the hardware reset vector address. The RESET input must be asserted (low) at power-up. |
| ТСК                | I       | Input only <sup>3</sup>          | <b>Test Clock (JTAG)</b> . Provides a clock for JTAG boundary scan. TCK must be asserted (pulsed low) after power-up or held low for proper operation of the ADSP-2126x.                                                                                                                   |
| TMS                | I/S     | Three-state with pull-up enabled | <b>Test Mode Select (JTAG)</b> . Used to control the test state machine. TMS has a 22.5 k $\Omega$ internal pull-up resistor.                                                                                                                                                              |
| TDI                | I/S     | Three-state with pull-up enabled | <b>Test Data Input (JTAG)</b> . Provides serial data for the boundary scan logic. TDI has a 22.5 k $\Omega$ internal pull-up resistor.                                                                                                                                                     |
| TDO                | 0       | Three-state <sup>4</sup>         | Test Data Output (JTAG). Serial scan output of the boundary scan path.                                                                                                                                                                                                                     |
| TRST               | I/A     | Three-state with pull-up enabled | <b>Test Reset (JTAG)</b> . Resets the test state machine. TRST must be asserted (pulsed low) after power-up or held low for proper operation of the ADSP-2126x. TRST has a 22.5 k $\Omega$ internal pull-up resistor.                                                                      |
| EMU                | O (O/D) | Three-state with pull-up enabled | <b>Emulation Status</b> . Must be connected to the ADSP-2126x Analog Devices DSP Tools product line of JTAG emulators target board connector only. $\overline{\text{EMU}}$ has a 22.5 k $\Omega$ internal pull-up resistor.                                                                |
| V <sub>DDINT</sub> | Р       |                                  | <b>Core Power Supply</b> . Nominally +1.2 V dc and supplies the DSP's core processor (13 pins on the BGA package, 32 pins on the LQFP package).                                                                                                                                            |
| V <sub>DDEXT</sub> | Р       |                                  | <b>I/O Power Supply</b> . Nominally +3.3 V dc (6 pins on the BGA package, 10 pins on the LQFP package).                                                                                                                                                                                    |
| A <sub>VDD</sub>   | Ρ       |                                  | <b>Analog Power Supply</b> . Nominally +1.2 V dc and supplies the DSP's internal PLL (clock generator). This pin has the same specifications as $V_{DDINT}$ , except that added filtering circuitry is required. For more information, see Power Supplies on Page 7.                       |
| A <sub>vss</sub>   | G       |                                  | Analog Power Supply Return.                                                                                                                                                                                                                                                                |
| GND                | G       |                                  | Power Supply Return. (54 pins on the BGA package, 39 pins on the LQFP package).                                                                                                                                                                                                            |

 $^1\,\overline{\text{RD}}, \overline{\text{WR}}, \text{and ALE}$  are continuously driven by the DSP and will not be three-stated.

<sup>2</sup>Output only is a three-state driver with its output path always enabled.

<sup>3</sup>Input only is a three-state driver, with both output path and pull-up disabled.

<sup>4</sup>Three-state is a three-state driver, with pull-up disabled.

#### **Clock Input**

See Table 16 and Figure 6.

#### Table 16. Clock Input

|                    | 150 MHz <sup>1</sup>             |                  | 200 MHz <sup>2</sup> |                 |                  |      |
|--------------------|----------------------------------|------------------|----------------------|-----------------|------------------|------|
| Parameter          |                                  | Min              | Max                  | Min             | Max              | Unit |
| Timing             | Requirements                     |                  |                      |                 |                  |      |
| t <sub>cK</sub>    | CLKIN Period                     | 20 <sup>3</sup>  | 160 <sup>4</sup>     | 15 <sup>3</sup> | 160 <sup>4</sup> | ns   |
| t <sub>ckl</sub>   | CLKIN Width Low                  | 7.5 <sup>3</sup> | 80 <sup>4</sup>      | 6 <sup>3</sup>  | 80 <sup>4</sup>  | ns   |
| t <sub>ckh</sub>   | CLKIN Width High                 | 7.5 <sup>3</sup> | 80 <sup>4</sup>      | 6 <sup>3</sup>  | 80 <sup>4</sup>  | ns   |
| t <sub>ckrf</sub>  | CLKIN Rise/Fall (0.4 V to 2.0 V) |                  | 3                    |                 | 3                | ns   |
| f <sub>vco</sub> 5 | VCO Frequency                    | 200              | 800                  | 200             | 800              | MHz  |
| t <sub>CCLK</sub>  | CCLK Period <sup>6</sup>         | 6.66             | 10                   | 5               | 10               | ns   |

<sup>1</sup>Applies to all 150 MHz models. See Ordering Guide on Page 45.

<sup>2</sup> Applies to all 200 MHz models. See Ordering Guide on Page 45.

<sup>3</sup> Applies only for CLK\_CFG1-0 = 00 and default values for PLL control bits in PMCTL.

<sup>4</sup>Applies only for CLK\_CFG1-0 = 01 and default values for PLL control bits in PMCTL.

<sup>5</sup>See Figure 4 on Page 16 for VCO diagram.

<sup>6</sup>Any changes to PLL control bits in the PMCTL register must meet core clock timing specification t<sub>CCLK</sub>.





#### **Clock Signals**

The ADSP-2126x can use an external clock or a crystal. See CLKIN pin description. The programmer can configure the ADSP-2126x to use its internal clock generator by connecting the necessary components to CLKIN and XTAL. Figure 7 shows the component connections used for a crystal operating in fundamental mode. Note that the 200 MHz clock rate is achieved using a 12.5 MHz crystal and a PLL multiplier ratio 16:1 (CCLK:CLKIN).



NOTE: C1 AND C2 ARE SPECIFIC TO CRYSTAL SPECIFIED FOR X1. CONTACT CRYSTAL MANUFACTURER FOR DETAILS. CRYSTAL SELECTION MUST COMPLY WITH CLKCFG1-0 = 10 OR = 01.

Figure 7. 150 MHz or 200 MHz Operation with a 12.5 MHz Fundamental Mode Crystal

#### Reset

See Table 17 and Figure 8.

#### Table 17. Reset

| Parameter           |                                           | Min              | Max | Unit |
|---------------------|-------------------------------------------|------------------|-----|------|
| Timing Requirements |                                           |                  |     |      |
| t <sub>WRST</sub>   | <b>RESET</b> Pulse Width Low <sup>1</sup> | $4 	imes t_{CK}$ |     | ns   |
| t <sub>srst</sub>   | <b>RESET</b> Setup Before CLKIN Low       | 8                |     | ns   |

<sup>1</sup>Applies after the power-up sequence is complete. At power-up, the processor's internal phase-locked loop requires no more than 100 μs while RESET is low, assuming stable VDD and CLKIN (not including start-up time of external clock oscillator).





#### Interrupts

The timing specification in Table 18 and Figure 9 applies to the FLAG0, FLAG1, and FLAG2 pins when they are configured as IRQ0, IRQ1, and IRQ2 interrupts. Also applies to DAI\_P20-1 pins when configured as interrupts.

#### Table 18. Interrupts

| Parameter           |                  | Min                    | Мах | Unit |
|---------------------|------------------|------------------------|-----|------|
| Timing Requirements |                  |                        |     |      |
| t <sub>IPW</sub>    | IRQx Pulse Width | 2 t <sub>CCLK</sub> +2 |     | ns   |



Figure 9. Interrupts

#### Timer WDTH\_CAP Timing

The timing specification in Table 21 and Figure 12 applies to Timer in WDTH\_CAP (pulse width count and capture) mode. Timer signals are routed to the DAI\_P20-1 pins through the SRU. Therefore, the timing specifications provided below are valid at the DAI\_P20-1 pins.

#### Table 21. Timer Width Capture Timing

| Parameter        |                   | Min                 | Мах                           | Unit |
|------------------|-------------------|---------------------|-------------------------------|------|
| Timing Re        | equirements       |                     |                               |      |
| t <sub>PWI</sub> | Timer Pulse Width | $2 \times t_{CCLK}$ | $2(2^{31}-1) \times t_{CCLK}$ | ns   |



Figure 12. Timer Width Capture Timing

#### DAI Pin-to-Pin Direct Routing

See Table 22 and Figure 13 for direct pin connections only (for example, DAI\_PB01\_I to DAI\_PB02\_O).

#### Table 22. DAI Pin-to-Pin Routing

| Parameter         |                                               |     | Max | Unit |
|-------------------|-----------------------------------------------|-----|-----|------|
| Timing F          | Requirements                                  |     |     |      |
| t <sub>DPIO</sub> | Delay DAI Pin Input Valid to DAI Output Valid | 1.5 | 10  | ns   |



Figure 13. DAI Pin-to-Pin Direct Routing

#### Input Data Port (IDP)

The timing requirements for the IDP are given in Table 33 and Figure 23. IDP Signals (SCLK, FS, SDATA) are routed to the DAI\_P20-1 pins using the SRU. Therefore, the timing specifications provided below are valid at the DAI\_P20-1 pins.

#### Table 33. Input Data Port (IDP)

| Parameter            |                                                  | Min | Max | Unit |
|----------------------|--------------------------------------------------|-----|-----|------|
| Timing Req           | uirements                                        |     |     |      |
| t <sub>SISFS</sub>   | FS Setup Before SCLK Rising Edge <sup>1</sup>    | 2.5 |     | ns   |
| t <sub>sihfs</sub>   | FS Hold After SCLK Rising Edge <sup>1</sup>      | 2.5 |     | ns   |
| t <sub>sisd</sub>    | SDATA Setup Before SCLK Rising Edge <sup>1</sup> | 2.5 |     | ns   |
| t <sub>sihd</sub>    | SDATA Hold After SCLK Rising Edge <sup>1</sup>   | 2.5 |     | ns   |
| t <sub>IDPCLKW</sub> | Clock Width                                      | 7   |     | ns   |
| t <sub>IDPCLK</sub>  | Clock Period                                     | 20  |     | ns   |

<sup>1</sup> DATA, SCLK, FS can come from any of the DAI pins. SCLK and FS can also come via the precision clock generators (PCG) or SPORTs. PCG input can be either CLKIN or any of the DAI pins.



Figure 23. Input Data Port (IDP)

#### Parallel Data Acquisition Port (PDAP)

The timing requirements for the PDAP are provided in Table 34 and Figure 24. PDAP is the parallel mode operation of Channel 0 of the IDP. For details on the operation of the IDP, see the IDP chapter of the *ADSP-2126x Peripherals Manual*.

Note that the most significant 16 bits of external PDAP data can be provided through either the parallel port AD15–0 or the DAI\_P20–5 pins. The remaining four bits can only be sourced through DAI\_P4–1. The timing below is valid at the DAI\_P20–1 pins or at the AD15–0 pins.

#### Table 34. Parallel Data Acquisition Port (PDAP)

| Parameter           |                                                                  | Min                        | Мах | Unit |
|---------------------|------------------------------------------------------------------|----------------------------|-----|------|
| Timing Requi        | irements                                                         |                            |     |      |
| t <sub>SPHOLD</sub> | PDAP_HOLD Setup Before PDAP_CLK Sample Edge <sup>1</sup>         | 2.5                        |     | ns   |
| t <sub>HPHOLD</sub> | PDAP_HOLD Hold After PDAP_CLK Sample Edge <sup>1</sup>           | 2.5                        |     | ns   |
| t <sub>PDSD</sub>   | PDAP_DAT Setup Before SCLK PDAP_CLK Sample Edge <sup>1</sup>     | 2.5                        |     | ns   |
| t <sub>PDHD</sub>   | PDAP_DAT Hold After SCLK PDAP_CLK Sample Edge <sup>1</sup>       | 2.5                        |     | ns   |
| t <sub>PDCLKW</sub> | Clock Width                                                      | 7                          |     | ns   |
| t <sub>PDCLK</sub>  | Clock Period                                                     | 20                         |     | ns   |
| Switching Ch        | aracteristics                                                    |                            |     |      |
| t <sub>PDHLDD</sub> | Delay of PDAP Strobe After Last PDAP_CLK Capture Edge for a Word | $2 \times t_{\text{CCLK}}$ |     | ns   |
| t <sub>PDSTRB</sub> | PDAP Strobe Pulse Width                                          | $1 \times t_{CCLK} - 1$    |     | ns   |

<sup>1</sup> Source pins of DATA are ADDR7-0, DATA7-0, or DAI pins. Source pins for SCLK and FS are: 1) DAI pins, 2) CLKIN through PCG, or 3) DAI pins through PCG.



Figure 24. Parallel Data Acquisition Port (PDAP)

#### SPI Interface Protocol—Master

#### Table 35. SPI Interface Protocol—Master

| Parameter            |                                                          | Min                        | Max | Unit |
|----------------------|----------------------------------------------------------|----------------------------|-----|------|
| Timing Require       | ments                                                    |                            |     |      |
| t <sub>sspidm</sub>  | Data Input Valid to SPICLK Edge (Data Input Setup Time)  | 5                          |     | ns   |
| t <sub>hspidm</sub>  | SPICLK Last Sampling Edge to Data Input Not Valid        | 2                          |     | ns   |
| Switching Char       | acteristics                                              |                            |     |      |
| t <sub>spiclkm</sub> | Serial Clock Cycle                                       | $8 \times t_{\text{CCLK}}$ |     | ns   |
| t <sub>spichm</sub>  | Serial Clock High Period                                 | $4 \times t_{CCLK} - 2$    |     | ns   |
| t <sub>spiclm</sub>  | Serial Clock Low Period                                  | $4 \times t_{CCLK} - 2$    |     | ns   |
| t <sub>DDSPIDM</sub> | SPICLK Edge to Data Out Valid (Data Out Delay Time)      |                            | 3   | ns   |
| t <sub>hdspidm</sub> | SPICLK Edge to Data Out Not Valid (Data Out Hold Time)   | 10                         |     | ns   |
| t <sub>sdscim</sub>  | FLAG3–0 OUT (SPI Device Select) Low to First SPICLK Edge | $4 \times t_{CCLK} - 2$    |     | ns   |
| t <sub>HDSM</sub>    | Last SPICLK Edge to FLAG3–0 OUT High                     | $4 \times t_{CCLK} - 1$    |     | ns   |
| t <sub>spitdm</sub>  | Sequential Transfer Delay                                | $4 \times t_{CCLK} - 1$    |     | ns   |



Figure 25. SPI Interface Protocol—Master

#### JTAG Test Access Port and Emulation

#### Table 37. JTAG Test Access Port and Emulation

| Parameter                   |                                                  | Min               | Min Max |    |  |
|-----------------------------|--------------------------------------------------|-------------------|---------|----|--|
| Timing Req                  | uirements                                        |                   |         |    |  |
| t <sub>TCK</sub>            | TCK Period                                       | 20                |         | ns |  |
| t <sub>STAP</sub>           | TDI, TMS Setup Before TCK High                   | 5                 |         | ns |  |
| t <sub>HTAP</sub>           | TDI, TMS Hold After TCK High                     | 6                 |         | ns |  |
| t <sub>SSYS</sub>           | System Inputs Setup Before TCK High <sup>1</sup> | 7                 |         | ns |  |
| t <sub>HSYS</sub>           | System Inputs Hold After TCK High <sup>1</sup>   | 8                 |         | ns |  |
| $\mathbf{t}_{\text{TRSTW}}$ | TRST Pulse Width                                 | $4 \times t_{CK}$ |         | ns |  |
| Switching C                 | haracteristics                                   |                   |         |    |  |
| t <sub>DTDO</sub>           | TDO Delay from TCK Low                           |                   | 7       | ns |  |
| t <sub>DSYS</sub>           | System Outputs Delay After TCK Low <sup>2</sup>  |                   | 10      | ns |  |

<sup>1</sup>System Inputs = AD15-0, <u>SPIDS</u>, CLK\_CFG1-0, <u>RESET</u>, <u>BOOT\_CFG1-0</u>, MISO, MOSI, SPICLK, DAI\_Px, FLAG3-0. <sup>2</sup>System Outputs = MISO, MOSI, SPICLK, DAI\_Px, AD15-0, <u>RD</u>, <u>WR</u>, FLAG3-0, CLKOUT, <u>EMU</u>, ALE.



Figure 27. JTAG Test Access Port and Emulation



Figure 33. Typical Output Delay or Hold vs. Load Capacitance (at Ambient Temperature)

#### **ENVIRONMENTAL CONDITIONS**

The ADSP-2126x processor is rated for performance under  $T_{AMB}$  environmental conditions specified in the Operating Conditions on Page 14.

#### THERMAL CHARACTERISTICS

Table 38 and Table 39 airflow measurements comply with JEDEC standards JESD51-2 and JESD51-6 and the junction-toboard measurement complies with JESD51-8. The junction-tocase measurement complies with MIL-STD-883. All measurements use a 2S2P JEDEC test board.

To determine the junction temperature of the device while on the application PCB, use

$$T_{I} = T_{CASE} + (\Psi_{IT} \times P_{D})$$

where:

 $T_I$  = junction temperature (°C)

 $T_{CASE}$  = case temperature (°C) measured at the top center of the package

 $\Psi_{JT}$  = junction-to-top (of package) characterization parameter is the typical value from Table 38 and Table 39 ( $\Psi_{JMT}$  indicates moving air).

 $P_D$  = power dissipation. See *Estimating Power Dissipation for* ADSP-21262 SHARC DSPs (*EE*-216) for more information.

Values of  $\theta_{JA}$  are provided for package comparison and PCB design considerations ( $\theta_{JMA}$  indicates moving air).  $\theta_{JA}$  can be used for a first order approximation of T<sub>I</sub> by the equation

$$T_{I} = T_{A} + (\theta_{IA} \times P_{D})$$

where:

 $T_A$  = ambient temperature (°C)

Values of  $\theta_{JC}$  are provided for package comparison and PCB design considerations when an external heat sink is required.

Table 38. Thermal Characteristics for 136-Ball BGA

| Parameter           | Condition                 | Typical | Unit |
|---------------------|---------------------------|---------|------|
| θ <sub>JA</sub>     | Airflow = $0 \text{ m/s}$ | 31.0    | °C/W |
| $\theta_{JMA}$      | Airflow = $1 \text{ m/s}$ | 27.3    | °C/W |
| $\theta_{JMA}$      | Airflow = $2 \text{ m/s}$ | 26.0    | °C/W |
| JLθ                 |                           | 6.99    | °C/W |
| TLΨ                 | Airflow = $0 \text{ m/s}$ | 0.16    | °C/W |
| $\Psi_{JMT}$        | Airflow = $1 \text{ m/s}$ | 0.30    | °C/W |
| $\Psi_{\text{JMT}}$ | Airflow = $2 \text{ m/s}$ | 0.35    | °C/W |

Table 39. Thermal Characteristics for 144-Lead LQFP

| Parameter           | Condition                 | Typical | Unit |
|---------------------|---------------------------|---------|------|
| $\theta_{JA}$       | Airflow = $0 \text{ m/s}$ | 32.5    | °C/W |
| $\theta_{JMA}$      | Airflow = $1 \text{ m/s}$ | 28.9    | °C/W |
| $\theta_{JMA}$      | Airflow = $2 \text{ m/s}$ | 27.8    | °C/W |
| θ <sub>J</sub>      |                           | 7.8     | °C/W |
| $_{TL}\Psi$         | Airflow = $0 \text{ m/s}$ | 0.5     | °C/W |
| $\Psi_{\text{JMT}}$ | Airflow = $1 \text{ m/s}$ | 0.8     | °C/W |
| $\Psi_{\text{JMT}}$ | Airflow = $2 \text{ m/s}$ | 1.0     | °C/W |

## **144-LEAD LQFP PIN CONFIGURATIONS**

Table 40 shows the ADSP-2126x's pin names and their default function after reset (in parentheses).

#### Table 40. 144-Lead LQFP Pin Assignments

| Pin Name                  | LQFP<br>Pin No. | Pin Name                   | LQFP<br>Pin No. | Pin Name                           | LQFP<br>Pin No. | Pin Name                  | LQFP<br>Pin No. |
|---------------------------|-----------------|----------------------------|-----------------|------------------------------------|-----------------|---------------------------|-----------------|
| V <sub>DDINT</sub>        | 1<br>1          | V <sub>DDINT</sub>         | 37              | V <sub>DDEXT</sub>                 | 73              | GND                       | 109             |
| CLK_CFG0                  | 2               | GND                        | 38              | GND                                | 74              | V <sub>DDINT</sub>        | 110             |
| CLK_CFG1                  | 3               |                            | 39              | V <sub>DDINT</sub>                 | 75              | GND                       | 110             |
| BOOT_CFG0                 | 4               | ALE                        | 40              | GND                                | 75<br>76        | V <sub>DDINT</sub>        | 112             |
| BOOT_CFG1                 | 5               | AD15                       | 40              | DAI_P10 (SD2B)                     | 70              | GND                       | 112             |
| GND                       | 6               | AD14                       | 41              | DAI_P10 (SD2B)<br>DAI_P11 (SD3A)   | 77              |                           | 113             |
|                           | 8<br>7          | AD13                       | 42              | DAI_PT1 (SDSA)<br>DAI_P12 (SD3B)   | 78<br>79        | V <sub>DDINT</sub><br>GND | 114             |
| V <sub>DDEXT</sub><br>GND | 8               | GND                        | 43              | DAI_P12 (SDSB)<br>DAI_P13 (SCLK23) | 79<br>80        |                           | 115             |
|                           | 8<br>9          |                            |                 | DAI_P13 (SCLR23)                   | 80<br>81        | V <sub>DDEXT</sub><br>GND | 117             |
|                           |                 | V <sub>DDEXT</sub><br>AD12 | 45<br>46        |                                    | 82              |                           |                 |
| GND                       | 10              |                            |                 | DAI_P15 (SD4A)                     |                 |                           | 118             |
|                           | 11              |                            | 47              |                                    | 83              | GND                       | 119             |
| GND                       | 12              | GND                        | 48              | GND                                | 84              |                           | 120             |
| V <sub>DDINT</sub>        | 13              | AD11                       | 49              | GND                                | 85              | RESET                     | 121             |
| GND                       | 14              | AD10                       | 50              | DAI_P16 (SD4B)                     | 86              | SPIDS                     | 122             |
| FLAG0                     | 15              | AD9                        | 51              | DAI_P17 (SD5A)                     | 87              | GND                       | 123             |
| FLAG1                     | 16              | AD8                        | 52              | DAI_P18 (SD5B)                     | 88              | V <sub>DDINT</sub>        | 124             |
| AD7                       | 17              | DAI_P1 (SD0A)              | 53              | DAI_P19 (SCLK45)                   | 89              | SPICLK                    | 125             |
| GND                       | 18              | V <sub>DDINT</sub>         | 54              | V <sub>DDINT</sub>                 | 90              | MISO                      | 126             |
| V <sub>DDINT</sub>        | 19              | GND                        | 55              | GND                                | 91              | MOSI                      | 127             |
| GND                       | 20              | DAI_P2 (SD0B)              | 56              | GND                                | 92              | GND                       | 128             |
| V <sub>DDEXT</sub>        | 21              | DAI_P3 (SCLK0)             | 57              | V <sub>DDEXT</sub>                 | 93              | V <sub>DDINT</sub>        | 129             |
| GND                       | 22              | GND                        | 58              | DAI_P20 (SFS45)                    | 94              | V <sub>DDEXT</sub>        | 130             |
| V <sub>DDINT</sub>        | 23              | V <sub>DDEXT</sub>         | 59              | GND                                | 95              | A <sub>VDD</sub>          | 131             |
| AD6                       | 24              | V <sub>DDINT</sub>         | 60              | V <sub>DDINT</sub>                 | 96              | A <sub>VSS</sub>          | 132             |
| AD5                       | 25              | GND                        | 61              | FLAG2                              | 97              | GND                       | 133             |
| AD4                       | 26              | DAI_P4 (SFS0)              | 62              | FLAG3                              | 98              | RESETOUT                  | 134             |
| V <sub>DDINT</sub>        | 27              | DAI_P5 (SD1A)              | 63              | V <sub>DDINT</sub>                 | 99              | EMU                       | 135             |
| GND                       | 28              | DAI_P6 (SD1B)              | 64              | GND                                | 100             | TDO                       | 136             |
| AD3                       | 29              | DAI_P7 (SCLK1)             | 65              | V <sub>DDINT</sub>                 | 101             | TDI                       | 137             |
| AD2                       | 30              | V <sub>DDINT</sub>         | 66              | GND                                | 102             | TRST                      | 138             |
| V <sub>DDEXT</sub>        | 31              | GND                        | 67              | V <sub>DDINT</sub>                 | 103             | ТСК                       | 139             |
| GND                       | 32              | V <sub>DDINT</sub>         | 68              | GND                                | 104             | TMS                       | 140             |
| AD1                       | 33              | GND                        | 69              | V <sub>DDINT</sub>                 | 105             | GND                       | 141             |
| AD0                       | 34              | DAI_P8 (SFS1)              | 70              | GND                                | 106             | CLKIN                     | 142             |
| WR                        | 35              | DAI_P9 (SD2A)              | 71              | V <sub>DDINT</sub>                 | 107             | XTAL                      | 143             |
| V <sub>DDINT</sub>        | 36              | V <sub>DDINT</sub>         | 72              | V <sub>DDINT</sub>                 | 108             | V <sub>DDEXT</sub>        | 144             |

## **136-BALL BGA PIN CONFIGURATIONS**

Table 41 shows the ADSP-2126x's pin names and their default function after reset (in parentheses). Figure 34 on Page 42 shows the BGA package pin assignments.

#### Table 41. 136-Ball BGA Pin Assignments

|                    | BGA Pin |                    | BGA Pin |                    | <b>BGA Pin</b> |                    | BGA Pin |
|--------------------|---------|--------------------|---------|--------------------|----------------|--------------------|---------|
| Pin Name           | No.     | Pin Name           | No.     | Pin Name           | No.            | Pin Name           | No.     |
| CLK_CFG0           | A01     | CLK_CFG1           | B01     | BOOT_CFG1          | C01            | V <sub>DDINT</sub> | D01     |
| XTAL               | A02     | GND                | B02     | BOOT_CFG0          | C02            | GND                | D02     |
| TMS                | A03     | V <sub>DDEXT</sub> | B03     | GND                | C03            | GND                | D04     |
| ТСК                | A04     | CLKIN              | B04     | GND                | C12            | GND                | D05     |
| TDI                | A05     | TRST               | B05     | GND                | C13            | GND                | D06     |
| RESETOUT           | A06     | A <sub>VSS</sub>   | B06     | V <sub>DDINT</sub> | C14            | GND                | D09     |
| TDO                | A07     | A <sub>VDD</sub>   | B07     |                    |                | GND                | D10     |
| EMU                | A08     | V <sub>DDEXT</sub> | B08     |                    |                | GND                | D11     |
| MOSI               | A09     | SPICLK             | B09     |                    |                | GND                | D13     |
| MISO               | A10     | RESET              | B10     |                    |                | V <sub>DDINT</sub> | D14     |
| SPIDS              | A11     | V <sub>DDINT</sub> | B11     |                    |                |                    |         |
| V <sub>DDINT</sub> | A12     | GND                | B12     |                    |                |                    |         |
| GND                | A13     | GND                | B13     |                    |                |                    |         |
| GND                | A14     | GND                | B14     |                    |                |                    |         |
| V <sub>DDINT</sub> | E01     | FLAG1              | F01     | AD7                | G01            | AD6                | H01     |
| GND                | E02     | FLAG0              | F02     | V <sub>DDINT</sub> | G02            | V <sub>DDEXT</sub> | H02     |
| GND                | E04     | GND                | F04     | V <sub>DDEXT</sub> | G13            | DAI_P18 (SD5B)     | H13     |
| GND                | E05     | GND                | F05     | DAI_P19 (SCLK45)   | G14            | DAI_P17 (SD5A)     | H14     |
| GND                | E06     | GND                | F06     |                    |                |                    |         |
| GND                | E09     | GND                | F09     |                    |                |                    |         |
| GND                | E10     | GND                | F10     |                    |                |                    |         |
| GND                | E11     | GND                | F11     |                    |                |                    |         |
| GND                | E13     | FLAG2              | F13     |                    |                |                    |         |
| FLAG3              | E14     | DAI_P20 (SFS45)    | F14     |                    |                |                    |         |

#### **AUTOMOTIVE PRODUCTS**

The ADSP-21261W and ADSP-21262W are available for automotive applications with controlled manufacturing. Note that these special models may have specifications that differ from the general release models. Contact your local ADI account representative or authorized ADI product distributor for specific product ordering information. Note that all automotive products are RoHS compliant.

#### **ORDERING GUIDE**

Analog Devices offers a wide variety of audio algorithms and combinations to run on the ADSP-21266 DSP. For a complete list, visit our website at www.analog.com/SHARC.

| Model              | Notes | Temperature<br>Range <sup>1</sup> | Instruction<br>Rate | On-Chip<br>SRAM | ROM    | Package Description | Package<br>Option |
|--------------------|-------|-----------------------------------|---------------------|-----------------|--------|---------------------|-------------------|
| ADSP-21261SKBCZ150 | 2     | 0°C to +70°C                      | 150 MHz             | 1M bit          | 3M bit | 136-Ball CSP_BGA    | BC-136-1          |
| ADSP-21261SKSTZ150 | 2     | 0°C to +70°C                      | 150 MHz             | 1M bit          | 3M bit | 144-Lead LQFP       | ST-144            |
| ADSP-21262SBBC-150 |       | –40°C to +85°C                    | 150 MHz             | 2M bit          | 4M bit | 136-Ball CSP_BGA    | BC-136-1          |
| ADSP-21262SBBCZ150 | 2     | –40°C to +85°C                    | 150 MHz             | 2M bit          | 4M bit | 136-Ball CSP_BGA    | BC-136-1          |
| ADSP-21262SKBC-200 |       | 0°C to +70°C                      | 200 MHz             | 2M bit          | 4M bit | 136-Ball CSP_BGA    | BC-136-1          |
| ADSP-21262SKBCZ200 | 2     | 0°C to +70°C                      | 200 MHz             | 2M bit          | 4M bit | 136-Ball CSP_BGA    | BC-136-1          |
| ADSP-21262SKSTZ200 | 2     | 0°C to +70°C                      | 200 MHz             | 2M bit          | 4M bit | 144-Lead LQFP       | ST-144            |
| ADSP-21266SKSTZ-1B | 2, 3  | 0°C to +70°C                      | 150 MHz             | 2M bit          | 4M bit | 144-Lead LQFP       | ST-144            |
| ADSP-21266SKSTZ-2B | 2, 3  | 0°C to +70°C                      | 200 MHz             | 2M bit          | 4M bit | 144-Lead LQFP       | ST-144            |
| ADSP-21266SKBCZ-2B | 2, 3  | 0°C to +70°C                      | 200 MHz             | 2M bit          | 4M bit | 136-Ball CSP_BGA    | BC-136-1          |
| ADSP-21266SKSTZ-1C | 2, 4  | 0°C to +70°C                      | 150 MHz             | 2M bit          | 4M bit | 144-Lead LQFP       | ST-144            |
| ADSP-21266SKSTZ-2C | 2, 4  | 0°C to +70°C                      | 200 MHz             | 2M bit          | 4M bit | 144-Lead LQFP       | ST-144            |
| ADSP-21266SKBCZ-2C | 2, 4  | 0°C to +70°C                      | 200 MHz             | 2M bit          | 4M bit | 136-Ball CSP_BGA    | BC-136-1          |
| ADSP-21266SKSTZ-1D | 2, 4  | 0°C to +70°C                      | 150 MHz             | 2M bit          | 4M bit | 144-Lead LQFP       | ST-144            |
| ADSP-21266SKSTZ-2D | 2, 4  | 0°C to +70°C                      | 200 MHz             | 2M bit          | 4M bit | 144-Lead LQFP       | ST-144            |
| ADSP-21266SKBCZ-2D | 2, 4  | 0°C to +70°C                      | 200 MHz             | 2M bit          | 4M bit | 136-Ball CSP_BGA    | BC-136-1          |

<sup>1</sup>Referenced temperature is ambient temperature.

 $^{2}Z = RoHS$  Compliant Part.

<sup>3</sup>B at end of part number indicates Rev. 0.1 silicon. See Table 3 on Page 4 for multichannel surround sound decoder algorithms in on-chip B ROM.

<sup>4</sup>C and D at end of part number indicate Rev. 0.2 silicon. See Table 3 on Page 4 for multichannel surround sound decoder algorithms in on-chip C and D ROM.