Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | ST7 | | Core Size | 8-Bit | | Speed | 16MHz | | Connectivity | SPI | | Peripherals | LVD, POR, PWM, WDT | | Number of I/O | 22 | | Program Memory Size | 8KB (8K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 256 x 8 | | Voltage - Supply (Vcc/Vdd) | 3.2V ~ 5.5V | | Data Converters | A/D 6x8b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Through Hole | | Package / Case | 32-SDIP (0.400", 10.16mm) | | Supplier Device Package | - | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/st72c215g2b6 | # **Table of Contents** | 1 INTR | ODUCTION | . 6 | |--------|----------------------------------------------------|-----| | | DESCRIPTION | | | | ISTER & MEMORY MAP | | | 4 FLAS | SH PROGRAM MEMORY | | | 4.1 | INTRODUCTION | _ | | 4.2 | MAIN FEATURES | | | 4.3 | STRUCTURAL ORGANISATION | 13 | | 4.4 | IN-SITU PROGRAMMING (ISP) MODE | 13 | | 4.5 | MEMORY READ-OUT PROTECTION | | | 5 CEN | TRAL PROCESSING UNIT | 14 | | 5.1 | INTRODUCTION | | | 5.2 | MAIN FEATURES | 14 | | 5.3 | CPU REGISTERS | 14 | | 6 SUPI | PLY, RESET AND CLOCK MANAGEMENT | 17 | | 6.1 | LOW VOLTAGE DETECTOR (LVD) | 18 | | 6.2 | RESET SEQUENCE MANAGER (RSM) | 19 | | | 6.2.1 Introduction | | | | 6.2.2 Asynchronous External RESET pin | | | | 6.2.3 Internal Low Voltage Detection RESET | | | 6.3 | MULTI-OSCILLATOR (MO) | | | 6.4 | CLOCK SECURITY SYSTEM (CSS) | | | 0 | 6.4.1 Clock Filter Control | | | | 6.4.2 Safe Oscillator Control | | | | 6.4.3 Low Power Modes | | | | 6.4.4 Interrupts | | | 6.5 | CLOCK RESET AND SUPPLY REGISTER DESCRIPTION (CRSR) | | | 6.6 | MAIN CLOCK CONTROLLER (MCC) | | | | RRUPTS | | | 7.1 | NON-MASKABLE SOFTWARE INTERRUPT | | | 7.2 | EXTERNAL INTERRUPTS | | | 7.3 | PERIPHERAL INTERRUPTS | | | | ER SAVING MODES | | | 8.1 | INTRODUCTION | | | 8.2 | SLOW MODE | | | 8.3 | WAIT MODE | | | 8.4 | HALT MODE | | | | ORTS | | | 9.1 | INTRODUCTION | | | 9.2 | FUNCTIONAL DESCRIPTION | | | | 9.2.1 Input Modes | | | | 9.2.2 Output Modes | | | 93 | | | | | 9.2.3 Alternate Functions | | | 9.3 | I/O PORT IMPLEMENTATION | 33 | ## **2 PIN DESCRIPTION** Figure 2. 28-Pin SO Package Pinout Figure 3. 32-Pin SDIP Package Pinout | Pin | n° | | | Le | vel | | Ро | rt / C | ont | rol | | Main | | | | |--------|------|------------------|------|---------|----------------|-------|-----|--------|-----|-----|------|---------------------------------------------------------------------------|------------------------------------------------|--|--| | 32 | 83 | Pin Name | Туре | ıt | ut | | Inp | out | | Out | tput | Main<br>Function | Alternate Function | | | | SDIP32 | S028 | | ŕ | Input | Output | float | mdw | int | ana | ОО | ЬР | (after reset) | | | | | 18 | 16 | PC1/OCMP1_B/AIN1 | I/O | ( | C <sub>T</sub> | Х | ei0 | /ei1 | Χ | Х | Х | Port C1 | Timer B Output Compare 1 or ADC Analog Input 1 | | | | 19 | 17 | PC0/ICAP1_B/AIN0 | I/O | C | C <sub>T</sub> | X | ei0 | /ei1 | Χ | Х | Х | Port C0 | Timer B Input Capture 1 or ADC Analog Input 0 | | | | 20 | 18 | PA7 | I/O | $C_T$ | HS | X | е | i0 | | Х | Х | Port A7 | | | | | 21 | 19 | PA6 /SDAI | I/O | $C_{T}$ | HS | X | | ei0 | | Т | | Port A6 | I <sup>2</sup> C Data | | | | 22 | 20 | PA5 | I/O | $C_{T}$ | HS | Х | е | i0 | | Х | Х | Port A5 | | | | | 23 | 21 | PA4 /SCLI | I/O | $C_T$ | HS | Х | | ei0 | | Т | | Port A4 | I <sup>2</sup> C Clock | | | | 24 | | NC | | | | ı | ı | | | | No | Connected | | | | | 25 | | NC | | | | | | | | | INOI | Connected | | | | | 26 | 22 | PA3 | I/O | $C_T$ | HS | X | е | i0 | | Х | Χ | Port A3 | | | | | 27 | 23 | PA2 | I/O | $C_{T}$ | HS | Х | е | i0 | | Х | Х | Port A2 | | | | | 28 | 24 | PA1 | I/O | $C_T$ | HS | Х | е | i0 | | Х | Х | Port A1 | | | | | 29 | 25 | PA0 | I/O | $C_{T}$ | HS | Х | е | i0 | | Х | Х | Port A0 | | | | | 30 | 26 | ISPSEL | I | С | | X | | | | | | In situ programming selection (Should be tied low in standard user mode). | | | | | 31 | 27 | V <sub>SS</sub> | S | | | | | | | | | Ground | | | | | 32 | 28 | V <sub>DD</sub> | S | | | | | | | | | Main power su | ıpply | | | #### Notes: - 1. In the interrupt input column, "eiX" defines the associated external interrupt vector. If the weak pull-up column (wpu) is merged with the interrupt column (int), then the I/O configuration is pull-up interrupt input, else the configuration is floating interrupt input. - 2. In the open drain output column, "T" defines a true open drain I/O (P-Buffer and protection diode to $V_{DD}$ are not implemented). See Section 9 "I/O PORTS" on page 30 and Section 13.8 "I/O PORT PIN CHARACTERISTICS" on page 118 for more details. - 3. OSC1 and OSC2 pins connect a crystal or ceramic resonator, an external RC, or an external source to the on-chip oscillator see Section 2 "PIN DESCRIPTION" on page 7 and Section 13.5 "CLOCK AND TIMING CHARACTERISTICS" on page 105 for more details. | Address | Block | Register<br>Label | Register Name | Reset<br>Status | Remarks | | | | |-------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 0031h<br>0032h<br>0033h<br>0034h<br>0035h<br>0036h<br>0037h<br>0038h<br>0039h<br>003Ah<br>003Bh<br>003Ch<br>003Dh<br>003Eh<br>003Fh | TIMER A | TACR2 TACR1 TASR TAIC1HR TAIC1LR TAOC1HR TAOC1LR TACHR TACHR TACLR TACHR | Timer A Control Register 2 Timer A Control Register 1 Timer A Status Register Timer A Input Capture 1 High Register Timer A Input Capture 1 Low Register Timer A Output Compare 1 High Register Timer A Output Compare 1 Low Register Timer A Counter High Register Timer A Counter High Register Timer A Alternate Counter High Register Timer A Alternate Counter Low Register Timer A Input Capture 2 High Register Timer A Input Capture 2 Low Register Timer A Output Compare 2 High Register Timer A Output Compare 2 Low Register | 00h 00h xxh xxh 80h 00h FFh FCh FFh FCh xxh xxh 80h 00h | R/W R/W Read Only Read Only Read Only R/W R/W Read Only R/W R/W | | | | | 0040h | | MISCR2 | Miscellaneous Register 2 | 00h | R/W | | | | | 0041h<br>0042h<br>0043h<br>0044h<br>0045h<br>0046h<br>0047h<br>0048h<br>0049h<br>004Ah<br>004Bh<br>004Ch<br>004Dh<br>004Fh | TIMER B | TBCR2 TBCR1 TBSR TBIC1HR TBIC1LR TBOC1HR TBOC1LR TBCHR TBCHR TBCLR TBACHR TBACHR TBACLR TBIC2HR TBIC2LR TBIC2HR TBIC2LR TBOC2HR TBOC2LR | Timer B Control Register 2 Timer B Control Register 1 Timer B Status Register Timer B Input Capture 1 High Register Timer B Input Compare 1 Low Register Timer B Output Compare 1 Low Register Timer B Output Compare 1 Low Register Timer B Counter High Register Timer B Counter Low Register Timer B Alternate Counter High Register Timer B Alternate Counter Low Register Timer B Input Capture 2 High Register Timer B Input Capture 2 Low Register Timer B Output Compare 2 High Register Timer B Output Compare 2 Low Register | 00h 00h xxh xxh 80h 00h FFh FCh FFh FCh xxh xxh 80h 00h | R/W R/W Read Only Read Only Read Only R/W R/W Read Only R/W R/W | | | | | 0050h<br>to<br>006Fh | | Reserved (32 Bytes) | | | | | | | | 0070h<br>0071h | ADC | ADCDR<br>ADCCSR | Data Register<br>Control/Status Register | 00h<br>00h | Read Only<br>R/W | | | | | 0072h<br>to<br>007Fh | Reserved (14 Bytes) | | | | | | | | Legend: x=undefined, R/W=read/write #### Notes: <sup>1.</sup> The contents of the I/O port DR registers are readable only in output configuration. In input configuration, the values of the I/O pins are returned instead of the DR register contents. <sup>2.</sup> The bits associated with unavailable pins must always keep their reset value. ## 6.3 MULTI-OSCILLATOR (MO) The main clock of the ST7 can be generated by four different source types coming from the multi-oscillator block: - an external source - 4 crystal or ceramic resonator oscillators - an external RC oscillator - an internal high frequency RC oscillator Each oscillator is optimized for a given frequency range in terms of consumption and is selectable through the option byte. The associated hardware configuration are shown in Table 3. Refer to the electrical characteristics section for more details. #### **External Clock Source** In this external clock mode, a clock signal (square, sinus or triangle) with ~50% duty cycle has to drive the OSC1 pin while the OSC2 pin is tied to ground. #### **Crystal/Ceramic Oscillators** This family of oscillators has the advantage of producing a very accurate rate on the main clock of the ST7. The selection within a list of 4 oscillators with different frequency ranges has to be done by option byte in order to reduce consumption. In this mode of the multi-oscillator, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and start-up stabilization time. The loading capacitance values must be adjusted according to the selected oscillator. These oscillators are not stopped during the RESET phase to avoid losing time in the oscillator start-up phase. ### **External RC Oscillator** This oscillator allows a low cost solution for the main clock of the ST7 using only an external resistor and an external capacitor. The frequency of the external RC oscillator (in the range of some MHz.) is fixed by the resistor and the capacitor values. Consequently in this MO mode, the accuracy of the clock is dependent on $V_{\rm DD}$ , $T_{\rm A}$ , process variations and the accuracy of the discrete components used. This option should not be used in applications that require accurate timing. #### Internal RC Oscillator The internal RC oscillator mode is based on the same principle as the external RC oscillator including the resistance and the capacitance of the device. This mode is the most cost effective one with the drawback of a lower frequency accuracy. Its frequency is in the range of several MHz. This op- tion should not be used in applications that require accurate timing. In this mode, the two oscillator pins have to be tied to ground. **Table 3. ST7 Clock Sources** ## **INTERRUPTS** (Cont'd) Figure 15. Interrupt Processing Flowchart **Table 5. Interrupt Mapping** | N° | Source<br>Block | Description | Register<br>Label | Priority<br>Order | Exit<br>from<br>HALT | Address<br>Vector | | |----|------------------|-------------------------------------------------|-------------------|-------------------|----------------------|-------------------|--| | | RESET | Reset | | Highest | yes | FFFEh-FFFFh | | | | TRAP | Software Interrupt | N/A | Priority | no | FFFCh-FFFDh | | | 0 | ei0 | External Interrupt Port A70 (C50 <sup>1</sup> ) | IN/A | | VOC | FFFAh-FFFBh | | | 1 | ei1 | External Interrupt Port B70 (C50 <sup>1</sup> ) | 1 | | yes | FFF8h-FFF9h | | | 2 | CSS | Clock Security System Interrupt | CRSR | | | FFF6h-FFF7h | | | 3 | SPI | SPI Peripheral Interrupts | SPISR | | no | FFF4h-FFF5h | | | 4 | TIMER A | TIMER A Peripheral Interrupts TASR | | | FFF2h-FFF3h | | | | 5 | | Not used | | | | FFF0h-FFF1h | | | 6 | TIMER B | TIMER B Peripheral Interrupts | TBSR | | no | FFEEh-FFEFh | | | 7 | | Not used | | | | FFECh-FFEDh | | | 8 | | Not used | | | | FFEAh-FFEBh | | | 9 | | Not used | | | | FFE8h-FFE9h | | | 10 | | Not used | | | | FFE6h-FFE7h | | | 11 | I <sup>2</sup> C | I <sup>2</sup> C Peripheral Interrupt | I2CSRx | <b>†</b> | no | FFE4h-FFE5h | | | 12 | | Not Used | | Lowest | | FFE2h-FFE3h | | | 13 | | Not Used | | Priority | | FFE0h-FFE1h | | #### Note 1. Configurable by option byte. #### **POWER SAVING MODES** (Cont'd) #### 8.3 WAIT MODE WAIT mode places the MCU in a low power consumption mode by stopping the CPU. This power saving mode is selected by calling the "WFI" ST7 software instruction. All peripherals remain active. During WAIT mode, the I bit of the CC register is forced to 0, to enable all interrupts. All other registers and memory remain unchanged. The MCU remains in WAIT mode until an interrupt or Reset occurs, whereupon the Program Counter branches to the starting address of the interrupt or Reset service routine. The MCU will remain in WAIT mode until a Reset or an Interrupt occurs, causing it to wake up. Refer to Figure 18. Figure 18. WAIT Mode Flow-chart #### Note: 1. Before servicing an interrupt, the CC register is pushed on the stack. The I bit of the CC register is set during the interrupt routine and cleared when the CC register is popped. #### 11.2 16-BIT TIMER #### 11.2.1 Introduction The timer consists of a 16-bit free-running counter driven by a programmable prescaler. It may be used for a variety of purposes, including measuring the pulse lengths of up to two input signals (*input capture*) or generating up to two output waveforms (*output compare* and *PWM*). Pulse lengths and waveform periods can be modulated from a few microseconds to several milliseconds using the timer prescaler and the CPU clock prescaler. Some ST7 devices have two on-chip 16-bit timers. They are completely independent, and do not share any resources. They are synchronized after a MCU reset as long as the timer clock frequencies are not modified. This description covers one or two 16-bit timers. In ST7 devices with two timers, register names are prefixed with TA (Timer A) or TB (Timer B). #### 11.2.2 Main Features - Programmable prescaler: f<sub>CPU</sub> divided by 2, 4 or 8. - Overflow status flag and maskable interrupt - External clock input (must be at least 4 times slower than the CPU clock speed) with the choice of active edge - Output compare functions with: - 2 dedicated 16-bit registers - 2 dedicated programmable signals - 2 dedicated status flags - 1 dedicated maskable interrupt - Input capture functions with: - 2 dedicated 16-bit registers - 2 dedicated active edge selection signals - 2 dedicated status flags - 1 dedicated maskable interrupt - Pulse Width Modulation mode (PWM) - One Pulse mode - 5 alternate functions on I/O ports (ICAP1, ICAP2, OCMP1, OCMP2, EXTCLK)\* The Block Diagram is shown in Figure 1. \*Note: Some timer pins may not be available (not bonded) in some ST7 devices. Refer to the device pin out description. When reading an input signal on a non-bonded pin, the value will always be '1'. ## 11.2.3 Functional Description #### 11.2.3.1 Counter The main block of the Programmable Timer is a 16-bit free running upcounter and its associated 16-bit registers. The 16-bit registers are made up of two 8-bit registers called high and low. Counter Register (CR) - Counter High Register (CHR) is the most significant byte (MS Byte). - Counter Low Register (CLR) is the least significant byte (LS Byte). Alternate Counter Register (ACR) - Alternate Counter High Register (ACHR) is the most significant byte (MS Byte). - Alternate Counter Low Register (ACLR) is the least significant byte (LS Byte). These two read-only 16-bit registers contain the same value but with the difference that reading the ACLR register does not clear the TOF bit (Timer overflow flag), located in the Status register (SR). (See note at the end of paragraph titled 16-bit read sequence). Writing in the CLR register or ACLR register resets the free running counter to the FFFCh value. Both counters have a reset value of FFFCh (this is the only value which is reloaded in the 16-bit timer). The reset value of both counters is also FFFCh in One Pulse mode and PWM mode. The timer clock depends on the clock control bits of the CR2 register, as illustrated in Table 1. The value in the counter register repeats every 131072, 262144 or 524288 CPU clock cycles depending on the CC[1:0] bits. The timer frequency can be f<sub>CPU</sub>/2, f<sub>CPU</sub>/4, f<sub>CPU</sub>/8 or an external frequency. ## 16-BIT TIMER (Cont'd) Figure 26. Timer Block Diagram ## **16-BIT TIMER** (Cont'd) Figure 35. One Pulse Mode Timing Example Figure 36. Pulse Width Modulation Mode Timing Example ## I<sup>2</sup>C BUS INTERFACE (Cont'd) #### Figure 45. Transfer Sequencing 7-bit Slave receiver: #### 7-bit Slave transmitter: #### 7-bit Master receiver: #### 7-bit Master transmitter: #### 10-bit Slave receiver: ### 10-bit Master transmitter **Legend:** S=Start, S<sub>r</sub> = Repeated Start, P=Stop, A=Acknowledge, NA=Non-acknowledge, EVx=Event (with interrupt if ITE=1) **EV1:** EVF=1, ADSL=1, cleared by reading SR1 register. **EV2:** EVF=1, BTF=1, cleared by reading SR1 register followed by reading DR register. EV3: EVF=1, BTF=1, cleared by reading SR1 register followed by writing DR register. EV3-1: EVF=1, AF=1, BTF=1; AF is cleared by reading SR1 register. BTF is cleared by releasing the lines (STOP=1, STOP=0) or by writing DR register (DR=FFh). Note: If lines are released by STOP=1, STOP=0, the subsequent EV4 is not seen. **EV4:** EVF=1, STOPF=1, cleared by reading SR2 register. EV5: EVF=1, SB=1, cleared by reading SR1 register followed by writing DR register. EV6: EVF=1, cleared by reading SR1 register followed by writing CR register (for example PE=1). **EV7:** EVF=1, BTF=1, cleared by reading SR1 register followed by reading DR register. EV8: EVF=1, BTF=1, cleared by reading SR1 register followed by writing DR register. EV9: EVF=1, ADD10=1, cleared by reading SR1 register followed by writing DR register. #### **ST7 ADDRESSING MODES** (Cont'd) ### 12.1.6 Indirect Indexed (Short, Long) This is a combination of indirect and short indexed addressing modes. The operand is referenced by its memory address, which is defined by the unsigned addition of an index register value (X or Y) with a pointer value located in memory. The pointer address follows the opcode. The indirect indexed addressing mode consists of two sub-modes: #### Indirect Indexed (Short) The pointer address is a byte, the pointer size is a byte, thus allowing 00 - 1FE addressing space, and requires 1 byte after the opcode. #### Indirect Indexed (Long) The pointer address is a byte, the pointer size is a word, thus allowing 64 Kbyte addressing space, and requires 1 byte after the opcode. Table 20. Instructions Supporting Direct, Indexed, Indirect and Indirect Indexed Addressing Modes | Long and Short<br>Instructions | Function | |--------------------------------|--------------------------------------------| | LD | Load | | СР | Compare | | AND, OR, XOR | Logical Operations | | ADC, ADD, SUB, SBC | Arithmetic Addition/subtraction operations | | ВСР | Bit Compare | | Short Instructions Only | Function | |----------------------------|------------------------------| | CLR | Clear | | INC, DEC | Increment/Decrement | | TNZ | Test Negative or Zero | | CPL, NEG | 1 or 2 Complement | | BSET, BRES | Bit Operations | | BTJT, BTJF | Bit Test and Jump Operations | | SLL, SRL, SRA, RLC,<br>RRC | Shift and Rotate Operations | | SWAP | Swap Nibbles | |----------|-------------------------| | CALL, JP | Call or Jump subroutine | #### 12.1.7 Relative Mode (Direct, Indirect) This addressing mode is used to modify the PC register value by adding an 8-bit signed offset to it. | Available Relative Direct/<br>Indirect Instructions | Function | |-----------------------------------------------------|------------------| | JRxx | Conditional Jump | | CALLR | Call Relative | The relative addressing mode consists of two submodes: ## **Relative (Direct)** The offset follows the opcode. ## **Relative (Indirect)** The offset is defined in memory, of which the address follows the opcode. ## INSTRUCTION GROUPS (Cont'd) | Mnemo | Description | Function/Example | Dst | Src | |-------|----------------------------|---------------------|--------|-----| | ADC | Add with Carry | A = A + M + C | Α | М | | ADD | Addition | A = A + M | Α | М | | AND | Logical And | A = A . M | Α | М | | ВСР | Bit compare A, Memory | tst (A . M) | Α | М | | BRES | Bit Reset | bres Byte, #3 | М | | | BSET | Bit Set | bset Byte, #3 | М | | | BTJF | Jump if bit is false (0) | btjf Byte, #3, Jmp1 | М | | | BTJT | Jump if bit is true (1) | btjt Byte, #3, Jmp1 | М | | | CALL | Call subroutine | | | | | CALLR | Call subroutine relative | | | | | CLR | Clear | | reg, M | | | СР | Arithmetic Compare | tst(Reg - M) | reg | М | | CPL | One Complement | A = FFH-A | reg, M | | | DEC | Decrement | dec Y | reg, M | | | HALT | Halt | | | | | IRET | Interrupt routine return | Pop CC, A, X, PC | | | | INC | Increment | inc X | reg, M | | | JP | Absolute Jump | jp [TBL.w] | | | | JRA | Jump relative always | | | | | JRT | Jump relative | | | | | JRF | Never jump | jrf * | | | | JRIH | Jump if ext. interrupt = 1 | | | | | JRIL | Jump if ext. interrupt = 0 | | | | | JRH | Jump if H = 1 | H = 1 ? | | | | JRNH | Jump if H = 0 | H = 0 ? | | | | JRM | Jump if I = 1 | I = 1 ? | | | | JRNM | Jump if I = 0 | I = 0 ? | | | | JRMI | Jump if N = 1 (minus) | N = 1 ? | | | | JRPL | Jump if N = 0 (plus) | N = 0 ? | | | | JREQ | Jump if Z = 1 (equal) | Z = 1 ? | | | | JRNE | Jump if Z = 0 (not equal) | Z = 0 ? | | | | JRC | Jump if C = 1 | C = 1 ? | | | | JRNC | Jump if C = 0 | C = 0 ? | | | | JRULT | Jump if C = 1 | Unsigned < | | | | JRUGE | Jump if C = 0 | Jmp if unsigned >= | | | | JRUGT | Jump if $(C + Z = 0)$ | Unsigned > | | | | | | | - | _ | |---|---|---|---|---| | Н | I | N | Z | С | | Н | | N | Z | С | | Н | | N | Z | С | | | | N | Z | | | | | N | Z | | | | | | | | | | | | | | | | | | | С | | | | | | С | | | | | | | | | | | | | | | | 0 | 1 | | | | | N | Z | С | | | | N | Z | 1 | | | | N | Z | | | | 0 | | | | | Н | I | N | Z | С | | | | N | Z | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ## **INSTRUCTION GROUPS** (Cont'd) | Mnemo | Description | Function/Example | Dst | Src | Н | I | N | Z | С | |-------|------------------------|---------------------|---------|---------|---|---|---|---|---| | JRULE | Jump if $(C + Z = 1)$ | Unsigned <= | | | | | | | | | LD | Load | dst <= src | reg, M | M, reg | | | N | Z | | | MUL | Multiply | X,A = X * A | A, X, Y | X, Y, A | 0 | | | | 0 | | NEG | Negate (2's compl) | neg \$10 | reg, M | | | | Ν | Z | С | | NOP | No Operation | | | | | | | | | | OR | OR operation | A = A + M | Α | М | | | N | Z | | | POP | Pop from the Stack | pop reg | reg | М | | | | | | | | | pop CC | CC | М | Н | I | N | Z | С | | PUSH | Push onto the Stack | push Y | М | reg, CC | | | | | | | RCF | Reset carry flag | C = 0 | | | | | | | 0 | | RET | Subroutine Return | | | | | | | | | | RIM | Enable Interrupts | I = 0 | | | | 0 | | | | | RLC | Rotate left true C | C <= Dst <= C | reg, M | | | | Ν | Z | С | | RRC | Rotate right true C | C => Dst => C | reg, M | | | | Ν | Z | С | | RSP | Reset Stack Pointer | S = Max allowed | | | | | | | | | SBC | Subtract with Carry | A = A - M - C | Α | М | | | Ν | Z | С | | SCF | Set carry flag | C = 1 | | | | | | | 1 | | SIM | Disable Interrupts | I = 1 | | | | 1 | | | | | SLA | Shift left Arithmetic | C <= Dst <= 0 | reg, M | | | | N | Z | С | | SLL | Shift left Logic | C <= Dst <= 0 | reg, M | | | | N | Z | С | | SRL | Shift right Logic | 0 => Dst => C | reg, M | | | | 0 | Z | С | | SRA | Shift right Arithmetic | Dst7 => Dst => C | reg, M | | | | N | Z | С | | SUB | Subtraction | A = A - M | Α | М | | | N | Z | С | | SWAP | SWAP nibbles | Dst[74] <=> Dst[30] | reg, M | | | | N | Z | | | TNZ | Test for Neg & Zero | tnz lbl1 | | | | | N | Z | | | TRAP | S/W trap | S/W interrupt | | | | 1 | | | | | WFI | Wait for Interrupt | | | | | 0 | | | | | XOR | Exclusive OR | A = A XOR M | Α | М | | | N | Z | | #### 13.2 ABSOLUTE MAXIMUM RATINGS Stresses above those listed as "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device under these condi- tions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. #### 13.2.1 Voltage Characteristics | Symbol | Ratings | Maximum value | Unit | | |----------------------------------------|-----------------------------------------------------|---------------------------------|--------------|--| | V <sub>DD</sub> - V <sub>SS</sub> | Supply voltage | 6.5 | V | | | V <sub>IN</sub> <sup>1) &amp; 2)</sup> | Input Voltage on true open drain pin | V <sub>SS</sub> -0.3 to 6.5 | V | | | VIN . | Input voltage on any other pin | $V_{SS}$ -0.3 to $V_{DD}$ +0.3 | | | | V <sub>ESD(HBM)</sub> | Electro-static discharge voltage (Human Body Model) | see Section 13.7.2 "Abs | solute Elec- | | | V <sub>ESD(MM)</sub> | Electro-static discharge voltage (Machine Model) | trical Sensitivity" on page 114 | | | ### 13.2.2 Current Characteristics | Symbol | Symbol Ratings | | Unit | | |-------------------------------|-----------------------------------------------------------------------------------------|------|------|--| | I <sub>VDD</sub> | I <sub>VDD</sub> Total current into V <sub>DD</sub> power lines (source) <sup>3)</sup> | | | | | I <sub>VSS</sub> | I <sub>VSS</sub> Total current out of V <sub>SS</sub> ground lines (sink) <sup>3)</sup> | | | | | | Output current sunk by any standard I/O and control pin | 25 | | | | I <sub>IO</sub> | Output current sunk by any high sink I/O pin | 50 | | | | | Output current source by any I/Os and control pin | - 25 | mA | | | | Injected current on ISPSEL pin | ± 5 | IIIA | | | I <sub>INJ(PIN)</sub> 2) & 4) | Injected current on RESET pin | ± 5 | | | | 'INJ(PIN) | Injected current on OSC1 and OSC2 pins | ± 5 | | | | | Injected current on any other pin 5) & 6) | ± 5 | | | | ΣI <sub>INJ(PIN)</sub> 2) | Total injected current (sum of all I/O and control pins) 5) | ± 20 | | | #### 13.2.3 Thermal Characteristics | Symbol | Ratings | Value | Unit | |------------------|---------------------------------------------------------------------------------------|-------|------| | T <sub>STG</sub> | T <sub>STG</sub> Storage temperature range | | °C | | T <sub>J</sub> | Maximum junction temperature (see Section 14.2 "THERMAL CHARACTERISTICS" on page 131) | | | #### Notes: - 1. Directly connecting the $\overline{\text{RESET}}$ and I/O pins to $V_{\text{DD}}$ or $V_{\text{SS}}$ could damage the device if an unintentional internal reset is generated or an unexpected change of the I/O configuration occurs (for example, due to a corrupted program counter). To guarantee safe operation, this connection has to be done through a pull-up or pull-down resistor (typical: 4.7k $\Omega$ for RESET, 10k $\Omega$ for I/Os). Unused I/O pins must be tied in the same way to $V_{\text{DD}}$ or $V_{\text{SS}}$ according to their reset configuration. - 2. When the current limitation is not possible, the $V_{IN}$ absolute maximum rating must be respected, otherwise refer to $I_{INJ(PIN)}$ specification. A positive injection is induced by $V_{IN} > V_{DD}$ while a negative injection is induced by $V_{IN} < V_{SS}$ . - 3. All power (V<sub>DD</sub>) and ground (V<sub>SS</sub>) lines must always be connected to the external supply. - 4. Negative injection disturbs the analog performance of the device. In particular, it induces leakage currents throughout the device including the analog inputs. To avoid undesirable effects on the analog functions, care must be taken: - Analog input pins must have a negative injection less than 0.8 mA (assuming that the impedance of the analog voltage is lower than the specified limits) - Pure digital pins must have a negative injection less than 1.6mA. In addition, it is recommended to inject the current as far as possible from the analog input pins. - 5. When several inputs are submitted to a current injection, the maximum $\Sigma I_{\text{INJ}(\text{PIN})}$ is the absolute sum of the positive and negative injected currents (instantaneous values). These results are based on characterisation with $\Sigma I_{\text{INJ}(\text{PIN})}$ maximum current injection on four I/O port pins of the device. - 6. True open drain I/O port pins do not accept positive injection. ## **13.3 OPERATING CONDITIONS** ## 13.3.1 General Operating Conditions | Symbol | Parameter Conditions | | Min | Max | Unit | | |-----------------|--------------------------------------------|----------------------------------------------------------------------------------|-----------------|------------------------|------|--| | V <sub>DD</sub> | Supply voltage see Figure 51 and Figure 52 | | 3.2 | 5.5 | V | | | fosc | External clock frequency | V <sub>DD</sub> ≥3.5V for ROM devices<br>V <sub>DD</sub> ≥4.5V for FLASH devices | 0 <sup>1)</sup> | 0 <sup>1)</sup> 16 MHz | | | | | - | V <sub>DD</sub> ≥3.2V | 0 1) | 8 | | | | | | 1 Suffix Version | 0 | 70 | | | | | | 5 Suffix Version | -10 | 85 | | | | $T_A$ | Ambient temperature range | 6 Suffix Version | -40 | 85 | °C | | | | | 7 Suffix Version | -40 | 105 | | | | | | 3 Suffix Version | -40 | 125 | | | Figure 51. $f_{OSC}$ Maximum Operating Frequency Versus $V_{DD}$ Supply Voltage for ROM devices $^{2)}$ ## **OPERATING CONDITIONS (Cont'd)** ### 13.3.2 Operating Conditions with Low Voltage Detector (LVD) Subject to general operating conditions for V<sub>DD</sub>, f<sub>OSC</sub>, and T<sub>A</sub>. | Symbol | Parameter | Conditions | Min | Typ 1) | Max | Unit | |---------------------|--------------------------------------------------------|-----------------------------------------------------------------|----------------------------------------------------------------|----------------------|----------------------|------| | V <sub>IT+</sub> | Reset release threshold (V <sub>DD</sub> rise) | High Threshold<br>Med. Threshold<br>Low Threshold | 4.10 <sup>2)</sup><br>3.75 <sup>2)</sup><br>3.25 <sup>2)</sup> | 4.30<br>3.90<br>3.35 | 4.50<br>4.05<br>3.55 | V | | V <sub>IT-</sub> | Reset generation threshold (V <sub>DD</sub> fall) | High Threshold<br>Med. Threshold<br>Low Threshold <sup>4)</sup> | 3.85 <sup>2)</sup><br>3.50 <sup>2)</sup><br>3.00 | 4.05<br>3.65<br>3.10 | 4.30<br>3.95<br>3.35 | V | | V <sub>hyst</sub> | LVD voltage threshold hysteresis | V <sub>IT+</sub> -V <sub>IT-</sub> | 200 | 250 | 300 | mV | | Vt <sub>POR</sub> | V <sub>DD</sub> rise time rate <sup>3)</sup> | | 0.2 | | 50 | V/ms | | t <sub>g(VDD)</sub> | Filtered glitch delay on V <sub>DD</sub> <sup>2)</sup> | Not detected by the LVD | | | 40 | ns | Figure 53. High LVD Threshold Versus V<sub>DD</sub> and f<sub>OSC</sub> for FLASH devices <sup>3)</sup> Figure 54. Medium LVD Threshold Versus V<sub>DD</sub> and f<sub>OSC</sub> for FLASH devices <sup>3)</sup> Figure 55. Low LVD Threshold Versus $V_{\text{DD}}$ and $f_{\mbox{OSC}}$ for FLASH devices $^{2)4)}$ #### Notes: - 1. LVD typical data are based on T<sub>A</sub>=25°C. They are given only as design guidelines and are not tested. - 2. Data based on characterization results, not tested in production. - 3. The V<sub>DD</sub> rise time rate condition is needed to insure a correct device power-on and LVD reset. Not tested in production. - 4. If the low LVD threshold is selected, when $V_{DD}$ falls below 3.2V, ( $V_{DD}$ minimum operating voltage), the device is guaranteed to continue functioning until it goes into reset state. The specified $V_{DD}$ min. value is necessary in the device power on phase, but during a power down phase or voltage drop the device will function below this min. level. ## **EMC CHARACTERISTICS** (Cont'd) #### **True Open Drain Pin Protection** The centralized protection (4) is not involved in the discharge of the ESD stresses applied to true open drain pads due to the fact that a P-Buffer and diode to $V_{DD}$ are not implemented. An additional local protection between the pad and $V_{SS}$ (5a & 5b) is implemented to completely absorb the positive ESD discharge. #### **Multisupply Configuration** When several types of ground ( $V_{SS}$ , $V_{SSA}$ , ...) and power supply ( $V_{DD}$ , $V_{DDA}$ , ...) are available for any reason (better noise immunity...), the structure shown in Figure 77 is implemented to protect the device against ESD. Figure 75. Positive Stress on a True Open Drain Pad vs. V<sub>SS</sub> Figure 76. Negative Stress on a True Open Drain Pad vs. V<sub>DD</sub> Figure 77. Multisupply Configuration ## **COMMUNICATION INTERFACE CHARACTERISTICS (Cont'd)** Figure 92. SPI Slave Timing Diagram with CPHA=11) Figure 93. SPI Master Timing Diagram 1) #### Notes: - 1. Measurement points are done at CMOS levels: $0.3xV_{DD}$ and $0.7xV_{DD}$ . - 2. When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends of the I/O port configuration. ## TRANSFER OF CUSTOMER CODE (Cont'd) | | | MICROCONTRO | LLER OPTION LI | ST | | |----------------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|------------------|----------------------------------------------------------------------------------------| | Customer<br>Address | | | | | | | Contact<br>Phone No<br>Reference | | | | | | | Device: | | []ST72104G1 (4KB<br>[]ST72104G2 (8KB | ) []ST72215G<br>) []ST72216G | | [] ST72254G1 (4KB)<br>[] ST72254G2 (8KB) | | Package: | | [] SO28<br>[] SDIP32 | []Tape & Re | el | []Tube | | Marking: | | orking SO28 (max. 13<br>SDIP32 (max. | 15 Chars. ):<br>gits, '.', '-', '/' and sp | aces on | ly. Please consult your lo- | | External Interrupt: | | [] IT0 interrupt vector Port A, IT1 interrupt vector Port B & C [] IT0 interrupt vector Port A & C, IT1 interrupt vector Port B | | | | | Temperature Range: | | [] 0°C to + 70°C<br>[] - 40°C to + 85°C | | | [] - 40°C to + 125°C | | Clock Source Selection: | | [] Resonator: [] RC Network: [] External Clock | [] MS: Medium s | ower respeed res | tor (1 to 2 MHz)<br>sonator (2 to 4 MHz)<br>sonator (4 to 8 MHz)<br>ator (8 to 16 MHz) | | Clock Secu | rity System: | [] Disabled | [] Enabled | | | | Watchdog S<br>Halt when V | Selection:<br>Vatchdog on: | [] Software Activatio | n [] Hardware <i>i</i><br>[] No reset | | n | | Readout Pr | otection: | [] Disabled | [] Enabled | | | | LVD Reset | | [] Disabled | []Enabled: | [] Med | nest threshold<br>ium threshold<br>est threshold | | Comments : | | | | | | | Supply Oper | rating Range in t | the application: | | | | | Notes: | | | | | | | Signature: | | | | | |