# E·XFL

### AMD Xilinx - XC3030L-8VQ64C Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                   |
|--------------------------------|------------------------------------------------------------|
| Number of LABs/CLBs            | 100                                                        |
| Number of Logic Elements/Cells | -                                                          |
| Total RAM Bits                 | 22176                                                      |
| Number of I/O                  | 54                                                         |
| Number of Gates                | 2000                                                       |
| Voltage - Supply               | 3V ~ 3.6V                                                  |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 64-TQFP                                                    |
| Supplier Device Package        | 64-VQFP (10x10)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/xilinx/xc3030l-8vq64c |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# Introduction

XC3000-Series Field Programmable Gate Arrays (FPGAs) provide a group of high-performance, high-density, digital integrated circuits. Their regular, extendable, flexible, user-programmable array architecture is composed of a configuration program store plus three types of configurable elements: a perimeter of I/O Blocks (IOBs), a core array of Configurable Logic Bocks (CLBs) and resources for interconnection. The general structure of an FPGA is shown in Figure 2. The development system provides schematic capture and auto place-and-route for design entry. Logic and timing simulation, and in-circuit emulation are available as design verification alternatives. The design editor is used for interactive design optimization, and to compile the data pattern that represents the configuration program.

The FPGA user logic functions and interconnections are determined by the configuration program data stored in internal static memory cells. The program can be loaded in any of several modes to accommodate various system requirements. The program data resides externally in an EEPROM, EPROM or ROM on the application circuit board, or on a floppy disk or hard disk. On-chip initialization logic provides for optional automatic loading of program data at power-up. The companion XC17XX Serial Configuration PROMs provide a very simple serial configuration program storage in a one-time programmable package.

The XC3000 Field Programmable Gate Array families provide a variety of logic capacities, package styles, temperature ranges and speed grades.

# **XC3000 Series Overview**

There are now four distinct family groupings within the XC3000 Series of FPGA devices:

- XC3000A Family
- XC3000L Family
- XC3100A Family
- XC3100L Family

All four families share a common architecture, development software, design and programming methodology, and also common package pin-outs. An extensive Product Description covers these common aspects.

Detailed parametric information for the XC3000A, XC3000L, XC3100A, and XC3100L product families is then provided. (The XC3000 and XC3100 families are not recommended for new designs.)

Here is a simple overview of those XC3000 products currently emphasized:

- XC3000A Family The XC3000A is an enhanced version of the basic XC3000 family, featuring additional interconnect resources and other user-friendly enhancements.
- XC3000L Family The XC3000L is identical in architecture and features to the XC3000A family, but operates at a nominal supply voltage of 3.3 V. The XC3000L is the right solution for battery-operated and low-power applications.
- XC3100A Family The XC3100A is a performance-optimized relative of the XC3000A family. While both families are bitstream and footprint compatible, the XC3100A family extends toggle rates to 370 MHz and in-system performance to over 80 MHz. The XC3100A family also offers one additional array size, the XC3195A.
- XC3100L Family The XC3100L is identical in architectures and features to the XC3100A family, but operates at a nominal supply voltage of 3.3V.

Figure 1 illustrates the relationships between the families. Compared to the original XC3000 family, XC3000A offers additional functionality and increased speed. The XC3000L family offers the same additional functionality, but reduced speed due to its lower supply voltage of 3.3 V. The XC3100A family offers substantially higher speed and higher density with the XC3195A.

# New XC3000 Series Compared to Original XC3000 Family

For readers already familiar with the original XC3000 family of FPGAs, the major new features in the XC3000A, XC3000L, XC3100A, and XC3100L families are listed in this section.

All of these new families are upward-compatible extensions of the original XC3000 FPGA architecture. Any bitstream used to configure an XC3000 device will configure the corresponding XC3000A, XC3000L, XC3100A, or XC3100L device exactly the same way.

The XC3100A and XC3100L FPGA architectures are upward-compatible extensions of the XC3000A and XC3000L architectures. Any bitstream used to configure an XC3000A or XC3000L device will configure the corresponding XC3100A or XC3100L device exactly the same way.

# **Detailed Functional Description**

The perimeter of configurable Input/Output Blocks (IOBs) provides a programmable interface between the internal logic array and the device package pins. The array of Configurable Logic Blocks (CLBs) performs user-specified logic functions. The interconnect resources are programmed to form networks, carrying logic signals among blocks, analogous to printed circuit board traces connecting MSI/SSI packages.

The block logic functions are implemented by programmed look-up tables. Functional options are implemented by program-controlled multiplexers. Interconnecting networks between blocks are implemented with metal segments joined by program-controlled pass transistors.

These FPGA functions are established by a configuration program which is loaded into an internal, distributed array of configuration memory cells. The configuration program is loaded into the device at power-up and may be reloaded on command. The FPGA includes logic and control signals to implement automatic or passive configuration. Program data may be either bit serial or byte parallel. The development system generates the configuration program bitstream used to configure the device. The memory loading process is independent of the user logic functions.

## **Configuration Memory**

The static memory cell used for the configuration memory in the Field Programmable Gate Array has been designed specifically for high reliability and noise immunity. Integrity of the device configuration memory based on this design is assured even under adverse conditions. As shown in Figure 3, the basic memory cell consists of two CMOS inverters plus a pass transistor used for writing and reading cell data. The cell is only written during configuration and only read during readback. During normal operation, the cell provides continuous control and the pass transistor is off and does not affect cell stability. This is quite different from the operation of conventional memory devices, in which the cells are frequently read and rewritten.



X3241

#### Figure 2: Field Programmable Gate Array Structure.

It consists of a perimeter of programmable I/O blocks, a core of configurable logic blocks and their interconnect resources. These are all controlled by the distributed array of configuration program memory cells.

# XC3000 Series Field Programmable Gate Arrays

The input-buffer portion of each IOB provides threshold detection to translate external signals applied to the package pin to internal logic levels. The global input-buffer threshold of the IOBs can be programmed to be compatible with either TTL or CMOS levels. The buffered input signal drives the data input of a storage element, which may be configured as either a flip-flop or a latch. The clocking polarity (rising/falling edge-triggered flip-flop, High/Low transparent latch) is programmable for each of the two clock lines on each of the four die edges. Note that a clock line driving a *rising* edge-triggered flip-flop makes any latch driven by the same line on the same edge Low-level transparent and vice versa (falling edge, High transparent). All Xilinx primitives in the supported schematic-entry packages, however, are positive edge-triggered flip-flops or High transparent latches. When one clock line must drive flip-flops as well as latches, it is necessary to compensate for the difference in clocking polarities with an additional inverter either in the flip-flop clock input or the latch-enable input. I/O storage elements are reset during configuration or by the active-Low chip RESET input. Both direct input (from IOB pin I) and registered input (from IOB pin Q) signals are available for interconnect.

For reliable operation, inputs should have transition times of less than 100 ns and should not be left floating. Floating CMOS input-pin circuits might be at threshold and produce oscillations. This can produce additional power dissipation and system noise. A typical hysteresis of about 300 mV reduces sensitivity to input noise. Each user IOB includes a programmable high-impedance pull-up resistor, which may be selected by the program to provide a constant High for otherwise undriven package pins. Although the Field Programmable Gate Array provides circuitry to provide input protection for electrostatic discharge, normal CMOS handling precautions should be observed.

Flip-flop loop delays for the IOB and logic-block flip-flops are short, providing good performance under asynchronous clock and data conditions. Short loop delays minimize the probability of a metastable condition that can result from assertion of the clock during data transitions. Because of the short-loop-delay characteristic in the Field Programmable Gate Array, the IOB flip-flops can be used to synchronize external signals applied to the device. Once synchronized in the IOB, the signals can be used internally without further consideration of their clock relative timing, except as it applies to the internal logic and routing-path delays.

IOB output buffers provide CMOS-compatible 4-mA source-or-sink drive for high fan-out CMOS or TTL- compatible signal levels (8 mA in the XC3100A family). The network driving IOB pin O becomes the registered or direct data source for the output buffer. The 3-state control signal (IOB) pin T can control output activity. An open-drain output may be obtained by using the same signal for driving the

output and 3-state signal nets so that the buffer output is enabled only for a Low.

Configuration program bits for each IOB control features such as optional output register, logic signal inversion, and 3-state and slew-rate control of the output.

The program-controlled memory cells of Figure 4 control the following options.

- Logic inversion of the output is controlled by one configuration program bit per IOB.
- Logic 3-state control of each IOB output buffer is determined by the states of configuration program bits that turn the buffer on, or off, or select the output buffer 3-state control interconnection (IOB pin T). When this IOB output control signal is High, a logic one, the buffer is disabled and the package pin is high impedance. When this IOB output control signal is Low, a logic zero, the buffer is enabled and the package pin is active. Inversion of the buffer 3-state control-logic sense (output enable) is controlled by an additional configuration program bit.
- Direct or registered output is selectable for each IOB. The register uses a positive-edge, clocked flip-flop. The clock source may be supplied (IOB pin OK) by either of two metal lines available along each die edge. Each of these lines is driven by an invertible buffer.
- Increased output transition speed can be selected to improve critical timing. Slower transitions reduce capacitive-load peak currents of non-critical outputs and minimize system noise.
- An internal high-impedance pull-up resistor (active by default) prevents unconnected inputs from floating.

Unlike the original XC3000 series, the XC3000A, XC3000L, XC3100A, and XC3100L families include the Soft Startup feature. When the configuration process is finished and the device starts up in user mode, the first activation of the outputs is automatically slew-rate limited. This feature avoids potential ground bounce when all outputs are turned on simultaneously. After start-up, the slew rate of the individual outputs is determined by the individual configuration option.

#### Summary of I/O Options

- Inputs
  - Direct
  - Flip-flop/latch
  - CMOS/TTL threshold (chip inputs)
  - Pull-up resistor/open circuit
- Outputs
  - Direct/registered
  - Inverted/not
  - 3-state/on/off
  - Full speed/slew limited
  - 3-state/output enable (inverse)

**XC3000 Series Field Programmable Gate Arrays** 



#### Figure 7: Counter.

The modulo-8 binary counter with parallel enable and clock enable uses one combinatorial logic block of each option.

#### General Purpose Interconnect

General purpose interconnect, as shown in Figure 10, consists of a grid of five horizontal and five vertical metal segments located between the rows and columns of logic and IOBs. Each segment is the height or width of a logic block. Switching matrices join the ends of these segments and allow programmed interconnections between the metal grid segments of adjoining rows and columns. The switches of an unprogrammed device are all non-conducting. The connections through the switch matrix may be established by the automatic routing or by selecting the desired pairs of matrix pins to be connected or disconnected. The legitimate switching matrix combinations for each pin are indicated in Figure 11.

Special buffers within the general interconnect areas provide periodic signal isolation and restoration for improved performance of lengthy nets. The interconnect buffers are available to propagate signals in either direction on a given general interconnect segment. These bidirectional (bidi) buffers are found adjacent to the switching matrices, above



Figure 8: A Design Editor view of routing resources used to form a typical interconnection network from CLB GA.

and to the right. The other PIPs adjacent to the matrices are accessed to or from Longlines. The development system automatically defines the buffer direction based on the location of the interconnection network source. The delay calculator of the development system automatically calculates and displays the block, interconnect and buffer delays for any paths selected. Generation of the simulation netlist with a worst-case delay model is provided.

#### Direct Interconnect

Direct interconnect, shown in Figure 12, provides the most efficient implementation of networks between adjacent CLBs or I/O Blocks. Signals routed from block to block using the direct interconnect exhibit minimum interconnect propagation and use no general interconnect resources. For each CLB, the X output may be connected directly to the B input of the CLB immediately to its right and to the C input of the CLB to its left. The Y output can use direct interconnect to drive the D input of the block immediately above and the A input of the block below. Direct interconnect should be used to maximize the speed of high-performance portions of logic. Where logic blocks are adjacent to IOBs, direct connect is provided alternately to the IOB inputs (I) and outputs (O) on all four edges of the die. The right edge provides additional direct connects from CLB outputs to adjacent IOBs. Direct interconnections of IOBs with CLBs are shown in Figure 13.

7

t : CLB LOGIC INPUTS CLB CONTROL INPUTS CLB Y OUTPUT CLB X OUTPUT

**Figure 9:** Design Editor Locations of interconnect access, CLB control inputs, logic inputs and outputs. The dot pattern represents the available programmable interconnection points (PIPs).

Some of the interconnect PIPs are directional.

ŧ

**∑**XILINX<sup>®</sup>

# 



**Figure 10: FPGA General-Purpose Interconnect.** Composed of a grid of metal segments that may be interconnected through switch matrices to form networks for CLB and IOB inputs and outputs.



# Figure 11: Switch Matrix Interconnection Options for Each Pin.

Switch matrices on the edges are different.



Figure 12: CLB X and Y Outputs. The X and Y outputs of each CLB have single contact, direct access to inputs of adjacent CLBs

## **XC3000 Series Field Programmable Gate Arrays**

CCLK (Output) (2) T<sub>CKDS</sub> **T**DSCK (1)Serial Data In n n + 1 n + 2 Serial DOUT n – 3 n – 2 n – 1 n (Output) X3223

|      | Description   | Symbol |                   | Min | Max | Units |
|------|---------------|--------|-------------------|-----|-----|-------|
| CCLK | Data In setup | 1      | T <sub>DSCK</sub> | 60  |     | ns    |
|      | Data In hold  | 2      | C <sub>KDS</sub>  | 0   |     | ns    |

Notes: 1. At power-up,  $V_{CC}$  must rise from 2.0 V to  $V_{CC}$  min in less than 25 ms. If this is not possible, configuration can be delayed by holding RESET Low until  $V_{CC}$  has reached 4.0 V (2.5 V for the XC3000L). A very long  $V_{CC}$  rise time of >100 ms, or a non-monotonically rising  $V_{CC}$  may require >6- $\mu$ s High level on RESET, followed by a >6- $\mu$ s Low level on RESET and D/P after VCC has reached 4.0 V (2.5 V for the XC3000L).

2. Configuration can be controlled by holding RESET Low with or until after the INIT of all daisy-chain slave-mode devices is High.

3. Master-serial-mode timing is based on slave-mode testing.

Figure 24: Master Serial Mode Programming Switching Characteristics

XILINX<sup>®</sup>



#### **Master Parallel Mode**

In Master Parallel mode, the lead FPGA directly addresses an industry-standard byte-wide EPROM and accepts eight data bits right before incrementing (or decrementing) the address outputs.

The eight data bits are serialized in the lead FPGA, which then presents the preamble data (and all data that overflows the lead device) on the DOUT pin. There is an internal delay of 1.5 CCLK periods, after the rising CCLK edge that accepts a byte of data, and also changes the EPROM address, until the falling CCLK edge that makes the LSB (D0) of this byte appear at DOUT. This means that DOUT changes on the falling CCLK edge, and the next device in the daisy chain accepts data on the subsequent rising CCLK edge.



Figure 25: Master Parallel Mode Circuit Diagram

## **XC3000 Series Field Programmable Gate Arrays**



|      | Description      |   | Symbol           | Min | Max | Units |
|------|------------------|---|------------------|-----|-----|-------|
|      | To address valid | 1 | T <sub>RAC</sub> | 0   | 200 | ns    |
|      | To data setup    | 2 | T <sub>DRC</sub> | 60  |     | ns    |
| RCLK | To data hold     | 3 | T <sub>RCD</sub> | 0   |     | ns    |
|      | RCLK High        |   | T <sub>RCH</sub> | 600 |     | ns    |
|      | RCLK Low         |   | T <sub>RCL</sub> | 4.0 |     | μs    |

Notes: 1. At power-up, V<sub>CC</sub> must rise from 2.0 V to V<sub>CC</sub> min in less than 25 ms. If this is not possible, configuration can be delayed by holding RESET Low until VCC has reached 4.0 V (2.5 V for the XC3000L). A very long V<sub>CC</sub> rise time of >100 ms, or a non-monotonically rising V<sub>CC</sub> may require a >6-μs High level on RESET, followed by a >6-μs Low level on RESET and D/P after V<sub>CC</sub> has reached 4.0 V (2.5 V for the XC3000L).
2. Configuration can be controlled by holding RESET Low with or until after the INIT of all daisy-chain slave-mode devices is

High.

This timing diagram shows that the EPROM requirements are extremely relaxed: EPROM access time can be longer than 4000 ns. EPROM data output has no hold time requirements.

Figure 26: Master Parallel Mode Programming Switching Characteristics

## **XC3000 Series Field Programmable Gate Arrays**



|      | Description                                                          |                  | Symbol                                                                                          | Min                     | Max       | Units                 |
|------|----------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------|-------------------------|-----------|-----------------------|
|      | To DOUT                                                              | 3                | T <sub>CCO</sub>                                                                                |                         | 100       | ns                    |
| CCLK | DIN setup<br>DIN hold<br>High time<br>Low time (Note 1)<br>Frequency | 1<br>2<br>4<br>5 | T <sub>DCC</sub><br>T <sub>CCD</sub><br>T <sub>CCH</sub><br>T <sub>CCL</sub><br>F <sub>CC</sub> | 60<br>0<br>0.05<br>0.05 | 5.0<br>10 | ns<br>ns<br>μs<br>MHz |

Notes: 1. The max limit of CCLK Low time is caused by dynamic circuitry inside the FPGA.

2. Configuration must be delayed until the INIT of all FPGAs is High.

3. At power-up,  $V_{CC}$  must rise from 2.0 V to  $V_{CC}$  min in less than 25 ms. If this is not possible, configuration can be delayed by holding RESET Low until VCC has reached 4.0 V (2.5 V for the XC3000L). A very long  $V_{CC}$  rise time of >100 ms, or a non-monotonically rising  $V_{CC}$  may require a >6- $\mu$ s High level on RESET, followed by a >6- $\mu$ s Low level on RESET and D/P after  $V_{CC}$  has reached 4.0 V (2.5 V for the XC3000L).

Figure 30: Slave Serial Mode Programming Switching Characteristics

XILINX<sup>®</sup>



## **XC3000 Series Field Programmable Gate Arrays**

## **Program Readback Switching Characteristics**



|       | Description | Symbol              | Min | Max | Units |
|-------|-------------|---------------------|-----|-----|-------|
| RTRIG | RTRIG High  | 1 T <sub>RTH</sub>  | 250 |     | ns    |
|       | RTRIG setup | 2 T <sub>RTCC</sub> | 200 | 400 | ns    |
| CCLK  | RDATA delay | 3 I <sub>CCRD</sub> |     | 100 | ns    |
| 001   | High time   | 4 T <sub>CCHR</sub> | 0.5 |     | μs    |
|       | Low time    | 5 T <sub>CCLR</sub> | 0.5 | 5   | μs    |

Notes: 1. During Readback, CCLK frequency may not exceed 1 MHz.

2. RETRIG (M0 positive transition) shall not be done until after one clock following active I/O pins.

3. Readback should not be initiated until configuration is complete.

4.  $T_{CCLR}$  is 5 µs min to 15 µs max for XC3000L.

### **XC3000 Series Field Programmable Gate Arrays**

SPECIFIED WORST-CASE VALUES 1.00 MAX MILITARY (4.5.V) 0.80 NORMALIZED DELAY 0.60 TYPICAL COMMERCIAL (+5.0)V, 25°C) TYPICAL MILITARY MIN MILITARY (4.5 V) 0.40 OMMERCIA MIN MILITARY (5.5 0.20 - 55 - 40 - 20 0 25 40 70 80 100 125

Figure 32: Relative Delay as a Function of Temperature, Supply Voltage and Processing Variations



Figure 33: Clock Rate as a Function of Logic Complexity (Number of Combinational Levels between Flip-Flops)

## Power

#### **Power Distribution**

Power for the FPGA is distributed through a grid to achieve high noise immunity and isolation between logic and I/O. Inside the FPGA, a dedicated  $V_{CC}$  and ground ring surrounding the logic array provides power to the I/O drivers. An independent matrix of  $V_{CC}$  and groundlines supplies the interior logic of the device. This power distribution grid provides a stable supply and ground for all internal logic, providing the external package power pins are all connected and appropriately decoupled. Typically a 0.1- $\mu$ F capacitor connected near the  $V_{CC}$  and ground pins will provide adequate decoupling.

Output buffers capable of driving the specified 4- or 8-mA loads under worst-case conditions may be capable of driving as much as 25 to 30 times that current in a best case. Noise can be reduced by minimizing external load capacitance and reducing simultaneous output transitions in the same direction. It may also be beneficial to locate heavily loaded output buffers near the ground pads. The I/O Block output buffers have a slew-limited mode which should be used where output rise and fall times are not speed critical. Slew-limited outputs maintain their dc drive capability, but generate less external reflections and internal noise.



# XC3000 Series Field Programmable Gate Arrays

# AND of several slave mode devices, a hold-off signal for a master mode device. After configuration this pin becomes a user-programmable I/O pin.

#### BCLKIN

This is a direct CMOS level input to the alternate clock buffer (Auxiliary Buffer) in the lower right corner.

### XTL1

This user I/O pin can be used to operate as the output of an amplifier driving an external crystal and bias circuitry.

#### XTL2

This user I/O pin can be used as the input of an amplifier connected to an external crystal and bias circuitry. The I/O Block is left unconfigured. The oscillator configuration is activated by routing a net from the oscillator buffer symbol output and by the MakeBits program.

## CS0, CS1, CS2, WS

These four inputs represent a set of signals, three active Low and one active High, that are used to control configuration-data entry in the Peripheral mode. Simultaneous assertion of all four inputs generates a Write to the internal data buffer. The removal of any assertion clocks in the D0-D7 data. In Master-Parallel mode, WS and CS2 are the A0 and A1 outputs. After configuration, these pins are user-programmable I/O pins.

#### RDY/BUSY

During Peripheral Parallel mode configuration this pin indicates when the chip is ready for another byte of data to be written to it. After configuration is complete, this pin becomes a user-programmed I/O pin.

#### RCLK

During Master Parallel mode configuration, each change on the A0-15 outputs is preceded by a rising edge on RCLK, a redundant output signal. After configuration is complete, this pin becomes a user-programmed I/O pin. This set of eight pins represents the parallel configuration byte for the parallel Master and Peripheral modes. After configuration is complete, they are user-programmed I/O pins.

#### A0-A15

D0-D7

During Master Parallel mode, these 16 pins present an address output for a configuration EPROM. After configuration, they are user-programmable I/O pins.

#### DIN

During Slave or Master Serial configuration, this pin is used as a serial-data input. In the Master or Peripheral configuration, this is the Data 0 input. After configuration is complete, this pin becomes a user-programmed I/O pin.

#### DOUT

During configuration this pin is used to output serial-configuration data to the DIN pin of a daisy-chained slave. After configuration is complete, this pin becomes a user-programmed I/O pin.

#### TCLKIN

This is a direct CMOS-level input to the global clock buffer. This pin can also be configured as a user programmable I/O pin. However, since TCLKIN is the preferred input to the global clock net, and the global clock net should be used as the primary clock source, this pin is usually the clock input to the chip.

#### **Unrestricted User I/O Pins**

#### I/O

An I/O pin may be programmed by the user to be an Input or an Output pin following configuration. All unrestricted I/O pins, plus the special pins mentioned on the following page, have a weak pull-up resistor that becomes active as soon as the device powers up, and stays active until the end of configuration.

**Note:** Before and during configuration, all outputs that are not used for the configuration process are 3-stated with a weak pull-up resistor.

XILINX<sup>®</sup>

## **XC3000A IOB Switching Characteristics Guidelines (continued)**







### **XC3000L IOB Switching Characteristics Guidelines**

Testing of the switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100% functionally tested. Since many internal timing parameters cannot be measured directly, they are derived from benchmark timing patterns. The following guidelines reflect worst-case values over the recommended operating conditions. For more detailed, more precise, and more up-to-date timing information, use the values provided by the timing calculator and used in the simulator.

|                                   |                      |  | Sp | eed Grade         | -    | 8    |       |
|-----------------------------------|----------------------|--|----|-------------------|------|------|-------|
| Description                       |                      |  |    | ymbol             | Min  | Max  | Units |
| Propagation Delays (Input)        |                      |  |    |                   |      |      |       |
| Pad to Direct In (I)              |                      |  | 3  | T <sub>PID</sub>  |      | 5.0  | ns    |
| Pad to Registered In (Q) with la  | tch transparent      |  |    | T <sub>PTG</sub>  |      | 24.0 | ns    |
| Clock (IK) to Registered In (Q)   |                      |  | 4  | T <sub>IKRI</sub> |      | 6.0  | ns    |
| Set-up Time (Input)               |                      |  |    |                   |      |      |       |
| Pad to Clock (IK) set-up time     |                      |  | 1  | T <sub>PICK</sub> | 22.0 |      | ns    |
| Propagation Delays (Output)       |                      |  |    |                   |      |      |       |
| Clock (OK) to Pad                 | (fast)               |  | 7  | Т <sub>ОКРО</sub> |      | 12.0 | ns    |
| same                              | (slew rate limited)  |  | 7  | Т <sub>ОКРО</sub> |      | 28.0 | ns    |
| Output (O) to Pad                 | (fast)               |  | 10 | T <sub>OPF</sub>  |      | 9.0  | ns    |
| same                              | (slew-rate limited)  |  | 10 | T <sub>OPS</sub>  |      | 25.0 | ns    |
| 3-state to Pad begin hi-Z         | (fast)               |  | 9  | T <sub>TSHZ</sub> |      | 12.0 | ns    |
| same                              | (slew-rate limited)  |  | 9  | T <sub>TSHZ</sub> |      | 28.0 | ns    |
| 3-state to Pad active and valid   | (fast)               |  | 8  | T <sub>TSON</sub> |      | 16.0 | ns    |
| same                              | (slew -rate limited) |  | 8  | T <sub>TSON</sub> |      | 32.0 | ns    |
| Set-up and Hold Times (Output)    |                      |  |    |                   |      |      |       |
| Output (O) to clock (OK) set-up   | time                 |  | 5  | Т <sub>ООК</sub>  | 12.0 |      | ns    |
| Output (O) to clock (OK) hold tin | ne                   |  | 6  | Т <sub>око</sub>  | 0    |      | ns    |
| Clock                             |                      |  |    |                   |      |      |       |
| Clock High time                   |                      |  | 11 | Т <sub>ЮН</sub>   | 5.0  |      | ns    |
| Clock Low time                    |                      |  | 12 | T <sub>IOL</sub>  | 5.0  |      | ns    |
| Max. flip-flop toggle rate        |                      |  |    | F <sub>CLK</sub>  | 80.0 |      | MHz   |
| Global Reset Delays (based on XC  | :3042L)              |  |    |                   |      |      |       |
| RESET Pad to Registered In        | (Q)                  |  | 13 | T <sub>RRI</sub>  |      | 25.0 | ns    |
| RESET Pad to output pad           | (fast)               |  | 15 | T <sub>RPO</sub>  |      | 35.0 | ns    |
|                                   | (slew-rate limited)  |  | 15 | T <sub>RPO</sub>  |      | 51.0 | ns    |

**Notes:** 1. Timing is measured at pin threshold, with 50 pF external capacitive loads (incl. test fixture). Typical slew rate limited output rise/fall times are approximately four times longer.

2. Voltage levels of unused (bonded and unbonded) pads must be valid logic levels. Each can be configured with the internal pull-up resistor or alternatively configured as a driven output or driven from an external source.

3. Input pad set-up time is specified with respect to the internal clock (ik). In order to calculate system set-up time, subtract clock delay (pad to ik) from the input pad set-up time value. Input pad holdtime with respect to the internal clock (ik) is negative. This means that pad level changes immediately before the internal clock edge (ik) will not be recognized.

4. T<sub>PID</sub>, T<sub>PTG</sub>, and T<sub>PICK</sub> are 3 ns higher for XTL2 when the pin is configured as a user input.

XILINX<sup>®</sup>

# XC3100A CLB Switching Characteristics Guidelines (continued)





# **XC3100L Switching Characteristics**

Xilinx maintains test specifications for each product as controlled documents. To insure the use of the most recently released device performance parameters, please request a copy of the current test-specification revision.

## **XC3100L Operating Conditions**

| Symbol          | Description                                                     | Min  | Max                   | Units |
|-----------------|-----------------------------------------------------------------|------|-----------------------|-------|
| V <sub>CC</sub> | Supply voltage relative to GND Commercial 0°C to +85°C junction | 3.0  | 3.6                   | V     |
| V <sub>IH</sub> | High-level input voltage                                        | 2.0  | V <sub>CC</sub> + 0.3 | V     |
| V <sub>IL</sub> | Low-level input voltage                                         | -0.3 | 0.8                   | V     |
| T <sub>IN</sub> | Input signal transition time                                    |      | 250                   | ns    |

Notes: 1. At junction temperatures above those listed as Operating Conditions, all delay parameters increase by 0.3% per °C. 2. Although the present (1996) devices operate over the full supply voltage range from 3.0 V to 5.25 V, Xilinx reserves the right to restrict operation to the 3.0 and 3.6 V range later, when smaller device geometries might preclude operation @ 5 V. Operating conditions are guaranteed in the  $3.0 - 3.6 \vee V_{CC}$  range.

### XC3100L DC Characteristics Over Operating Conditions

| Symbol            | Description                                                                  | Min                  | Max  | Units |
|-------------------|------------------------------------------------------------------------------|----------------------|------|-------|
| V                 | High-level output voltage (@ I <sub>OH</sub> = -4.0 mA, V <sub>CC</sub> min) | 2.4                  |      | V     |
| ⊻ОН               | High-level output voltage (@ $I_{OH}$ = -100.0 $\mu$ A, V <sub>CC</sub> min) | V <sub>CC</sub> -0.2 |      | V     |
| V.                | Low-level output voltage (@ I <sub>OH</sub> = 4.0 mA, V <sub>CC</sub> min)   |                      | 0.40 | V     |
| V OL              | Low-level output voltage (@ $I_{OH}$ = +100.0 µA, V <sub>CC</sub> min)       |                      | 0.2  | V     |
| V <sub>CCPD</sub> | Power-down supply voltage (PWRDWN must be Low)                               | 2.30                 |      | V     |
| I <sub>CCO</sub>  | Quiescent FPGA supply current                                                |                      | 1.5  | mA    |
|                   | Chip thresholds programmed as CMOS levels <sup>1</sup>                       |                      |      |       |
| ۱ <sub>IL</sub>   | Input Leakage Current                                                        | -10                  | +10  | μΑ    |
|                   | Input capacitance                                                            |                      |      |       |
| Curr              | (sample tested)                                                              |                      |      |       |
| CIN               | All pins except XTL1 and XTL2                                                |                      | 10   | pF    |
|                   | XTL1 and XTL2                                                                |                      | 15   | pF    |
| I <sub>RIN</sub>  | Pad pull-up (when selected) @ $V_{IN}$ = 0 V <sup>3</sup>                    | 0.02                 | 0.17 | mA    |
| I <sub>RLL</sub>  | Horizontal long line pull-up (when selected) @ logic Low                     | 0.20                 | 2.80 | mA    |

Notes: 1. With no output current loads, no active input or long line pull-up resistors, all package pins at V<sub>CC</sub> or GND, and the FPGA configured with a tie option.

2. Total continuous output sink current may not exceed 100 mA per ground pin. Total continuous output source current may not exceed 100 mA per V<sub>CC</sub> pin. The number of ground pins varies from the XC3142L to the XC3190L. 3. Not tested. Allows undriven pins to float High. For any other purpose, use an external pull-up.



# **XC3000 Series Pin Assignments**

Xilinx offers the six different array sizes in the XC3000 families in a variety of surface-mount and through-hole package types, with pin counts from 44 to 208.

Each chip is offered in several package types to accommodate the available PC board space and manufacturing technology. Most package types are also offered with different chips to accommodate design changes without the need for PC board changes.

Note that there is no perfect match between the number of bonding pads on the chip and the number of pins on a package. In some cases, the chip has more pads than there are pins on the package, as indicated by the information ("unused" pads) below the line in the following table. The IOBs of the unconnected pads can still be used as storage elements if the specified propagation delays and set-up times are acceptable.

In other cases, the chip has fewer pads than there are pins on the package; therefore, some package pins are not connected (n.c.), as shown above the line in the following table.

## XC3000 Series 44-Pin PLCC Pinouts

XC3000A, XC3000L, and XC3100A families have identical pinouts

| Pin No. | XC3030A    |
|---------|------------|
| 1       | GND        |
| 2       | I/O        |
| 3       | I/O        |
| 4       | I/O        |
| 5       | I/O        |
| 6       | I/O        |
| 7       | PWRDWN     |
| 8       | TCLKIN-I/O |
| 9       | I/O        |
| 10      | I/O        |
| 11      | I/O        |
| 12      | VCC        |
| 13      | I/O        |
| 14      | I/O        |
| 15      | I/O        |
| 16      | M1-RDATA   |
| 17      | M0-RTRIG   |
| 18      | M2-I/O     |
| 19      | HDC-I/O    |
| 20      | LDC-I/O    |
| 21      | I/O        |
| 22      | INIT-I/O   |

| Pin No. | XC3030A            |
|---------|--------------------|
| 23      | GND                |
| 24      | I/O                |
| 25      | I/O                |
| 26      | XTL2(IN)-I/O       |
| 27      | RESET              |
| 28      | DONE-PGM           |
| 29      | I/O                |
| 30      | XTL1(OUT)-BCLK-I/O |
| 31      | I/O                |
| 32      | I/O                |
| 33      | I/O                |
| 34      | VCC                |
| 35      | I/O                |
| 36      | I/O                |
| 37      | I/O                |
| 38      | DIN-I/O            |
| 39      | DOUT-I/O           |
| 40      | CCLK               |
| 41      | I/O                |
| 42      | I/O                |
| 43      | I/O                |
| 44      | I/O                |

Peripheral mode and Master Parallel mode are not supported in the PC44 package



## XC3000 Series 100-Pin QFP Pinouts

XC3000A, XC3000L, XC3100A, and XC3100L families have identical pinouts

| Pin  | No.          | XC3020A            | Pin  | No.          | XC3020A            | Pin  | No.          | XC3020A            |
|------|--------------|--------------------|------|--------------|--------------------|------|--------------|--------------------|
| PQFP | TQFP<br>VQFP | XC3030A<br>XC3042A | PQFP | TQFP<br>VQFP | XC3030A<br>XC3042A | PQFP | TQFP<br>VQFP | XC3030A<br>XC3042A |
| 16   | 13           | GND                | 50   | 47           | I/O*               | 84   | 81           | I/O*               |
| 17   | 14           | A13-I/O            | 51   | 48           | I/O*               | 85   | 82           | I/O*               |
| 18   | 15           | A6-I/O             | 52   | 49           | M1-RD              | 86   | 83           | I/O                |
| 19   | 16           | A12-I/O            | 53   | 50           | GND*               | 87   | 84           | D5-I/O             |
| 20   | 17           | A7-I/O             | 54   | 51           | MO-RT              | 88   | 85           | CS0-I/O            |
| 21   | 18           | I/O*               | 55   | 52           | VCC*               | 89   | 86           | D4-I/O             |
| 22   | 19           | I/O*               | 56   | 53           | M2-I/O             | 90   | 87           | I/O                |
| 23   | 20           | A11-I/O            | 57   | 54           | HDC-I/O            | 91   | 88           | VCC                |
| 24   | 21           | A8-I/O             | 58   | 55           | I/O                | 92   | 89           | D3-I/O             |
| 25   | 22           | A10-I/O            | 59   | 56           | LDC-I/O            | 93   | 90           | CS1-I/O            |
| 26   | 23           | A9-I/O             | 60   | 57           | I/O*               | 94   | 91           | D2-I/O             |
| 27   | 24           | VCC*               | 61   | 58           | I/O*               | 95   | 92           | I/O                |
| 28   | 25           | GND*               | 62   | 59           | I/O                | 96   | 93           | I/O*               |
| 29   | 26           | PWRDN              | 63   | 60           | I/O                | 97   | 94           | I/O*               |
| 30   | 27           | TCLKIN-I/O         | 64   | 61           | I/O                | 98   | 95           | D1-I/O             |
| 31   | 28           | I/O**              | 65   | 62           | INIT-I/O           | 99   | 96           | RDY/BUSY-RCLK-I/O  |
| 32   | 29           | I/O*               | 66   | 63           | GND                | 100  | 97           | DO-DIN-I/O         |
| 33   | 30           | I/O*               | 67   | 64           | I/O                | 1    | 98           | DOUT-I/O           |
| 34   | 31           | I/O                | 68   | 65           | I/O                | 2    | 99           | CCLK               |
| 35   | 32           | I/O                | 69   | 66           | I/O                | 3    | 100          | VCC*               |
| 36   | 33           | I/O                | 70   | 67           | I/O                | 4    | 1            | GND*               |
| 37   | 34           | I/O                | 71   | 68           | I/O                | 5    | 2            | AO-WS-I/O          |
| 38   | 35           | I/O                | 72   | 69           | I/O                | 6    | 3            | A1-CS2-I/O         |
| 39   | 36           | I/O                | 73   | 70           | I/O                | 7    | 4            | I/O**              |
| 40   | 37           | I/O                | 74   | 71           | I/O*               | 8    | 5            | A2-I/O             |
| 41   | 38           | VCC                | 75   | 72           | I/O*               | 9    | 6            | A3-I/O             |
| 42   | 39           | I/O                | 76   | 73           | XTL2-I/O           | 10   | 7            | I/O*               |
| 43   | 40           | I/O                | 77   | 74           | GND*               | 11   | 8            | I/O*               |
| 44   | 41           | I/O                | 78   | 75           | RESET              | 12   | 9            | A15-I/O            |
| 45   | 42           | I/O                | 79   | 76           | VCC*               | 13   | 10           | A4-I/O             |
| 46   | 43           | I/O                | 80   | 77           | DONE-PG            | 14   | 11           | A14-I/O            |
| 47   | 44           | I/O                | 81   | 78           | D7-I/O             | 15   | 12           | A5-I/O             |
| 48   | 45           | I/O                | 82   | 79           | BCLKIN-XTL1-I/O    |      |              |                    |
| 49   | 46           | I/O                | 83   | 80           | D6-I/O             |      |              |                    |

Unprogrammed IOBs have a default pull-up. This prevents an undefined pad level for unbonded or unused IOBs. Programmed outputs are default slew-rate limited.

\* This table describes the pinouts of three different chips in three different packages. The pin-description column lists 100 of the 118 pads on the XC3042A that are connected to the 100 package pins. Two pads, indicated by double asterisks, do not exist on the XC3030A, which has 98 pads; therefore the corresponding pins have no connections. Twenty-six pads, indicated by single or double asterisks, do not exist on the XC3020A, which has 74 pads; therefore, the corresponding pins have no connections. (See table on page 65.)



### XC3000 Series 208-Pin PQFP Pinouts

XC3000A, and XC3000L families have identical pinouts

| Pin Number | XC3090A    | Pin Number | XC3090A  | Pin Number | XC3090A           | Pin Number | XC3090A    |
|------------|------------|------------|----------|------------|-------------------|------------|------------|
| 1          | -          | 53         | -        | 105        | -                 | 157        | -          |
| 2          | GND        | 54         | -        | 106        | VCC               | 158        | -          |
| 3          | PWRDWN     | 55         | VCC      | 107        | D/P               | 159        | -          |
| 4          | TCLKIN-I/O | 56         | M2-I/O   | 108        | -                 | 160        | GND        |
| 5          | I/O        | 57         | HDC-I/O  | 109        | D7-I/O            | 161        | WS-A0-I/O  |
| 6          | I/O        | 58         | I/O      | 110        | XTL1-BCLKIN-I/O   | 162        | CS2-A1-I/O |
| 7          | I/O        | 59         | I/O      | 111        | I/O               | 163        | I/O        |
| 8          | I/O        | 60         | I/O      | 112        | I/O               | 164        | I/O        |
| 9          | I/O        | 61         | LDC-I/O  | 113        | I/O               | 165        | A2-I/O     |
| 10         | I/O        | 62         | I/O      | 114        | I/O               | 166        | A3-I/O     |
| 11         | I/O        | 63         | I/O      | 115        | D6-I/O            | 167        | I/O        |
| 12         | I/O        | 64         | -        | 116        | I/O               | 168        | I/O        |
| 13         | I/O        | 65         | -        | 117        | I/O               | 169        | -          |
| 14         | I/O        | 66         | -        | 118        | I/O               | 170        | -          |
| 15         | _          | 67         | -        | 119        | -                 | 171        | _          |
| 16         | I/O        | 68         | I/O      | 120        | I/O               | 172        | A15-I/O    |
| 17         | I/O        | 69         | I/O      | 121        | I/O               | 173        | A4-I/O     |
| 18         | I/O        | 70         | I/O      | 122        | D5-I/O            | 174        | I/O        |
| 19         | I/O        | 71         | I/O      | 123        | CS0-I/O           | 175        | I/O        |
| 20         | I/O        | 72         | -        | 124        | I/O               | 176        | _          |
| 21         | I/O        | 73         | -        | 125        | I/O               | 177        | -          |
| 22         | I/O        | 74         | I/O      | 126        | I/O               | 178        | A14-I/O    |
| 23         | I/O        | 75         | I/O      | 127        | I/O               | 179        | A5-I/O     |
| 24         | I/O        | 76         | I/O      | 128        | D4-I/O            | 180        | I/O        |
| 25         | GND        | 77         | INIT-I/O | 129        | I/O               | 181        | I/O        |
| 26         | VCC        | 78         | VCC      | 130        | VCC               | 182        | GND        |
| 27         | I/O        | 79         | GND      | 131        | GND               | 183        | VCC        |
| 28         | I/O        | 80         | I/O      | 132        | D3-I/O            | 184        | A13-I/O    |
| 29         | I/O        | 81         | I/O      | 133        | CS1-I/O           | 185        | A6-I/O     |
| 30         | I/O        | 82         | I/O      | 134        | I/O               | 186        | I/O        |
| 31         | I/O        | 83         | -        | 135        | I/O               | 187        | I/O        |
| 32         | I/O        | 84         | -        | 136        | I/O               | 188        | _          |
| 33         | I/O        | 85         | I/O      | 137        | I/O               | 189        | -          |
| 34         | I/O        | 86         | I/O      | 138        | D2-I/O            | 190        | I/O        |
| 35         | I/O        | 87         | I/O      | 139        | I/O               | 191        | I/O        |
| 36         | I/O        | 88         | I/O      | 140        | I/O               | 192        | A12-I/O    |
| 37         | -          | 89         | I/O      | 141        | I/O               | 193        | A7-I/O     |
| 38         | I/O        | 90         | -        | 142        | -                 | 194        | -          |
| 39         | I/O        | 91         | -        | 143        | I/O               | 195        | -          |
| 40         | I/O        | 92         | -        | 144        | I/O               | 196        | -          |
| 41         | I/O        | 93         | I/O      | 145        | D1-I/O            | 197        | I/O        |
| 42         | I/O        | 94         | I/O      | 146        | RDY/BUSY-RCLK-I/O | 198        | I/O        |
| 43         | I/O        | 95         | I/O      | 147        | I/O               | 199        | A11-I/O    |
| 44         | I/O        | 96         | I/O      | 148        | I/O               | 200        | A8-I/O     |
| 45         | I/O        | 97         | I/O      | 149        | I/O               | 201        | I/O        |
| 46         | I/O        | 98         | I/O      | 150        | I/O               | 202        | I/O        |
| 47         | I/O        | 99         | I/O      | 151        | DIN-D0-I/O        | 203        | A10-I/O    |
| 48         | M1-RDATA   | 100        | XTL2-I/O | 152        | DOUT-I/O          | 204        | A9-I/O     |
| 49         | GND        | 101        | GND      | 153        | CCLK              | 205        | VCC        |
| 50         | M0-RTRIG   | 102        | RESET    | 154        | VCC               | 206        | _          |
| 51         | -          | 103        | -        | 155        | -                 | 207        | -          |
| 52         | -          | 104        | -        | 156        | -                 | 208        | -          |
| 1          |            | L          |          |            |                   | L          |            |

Unprogrammed IOBs have a default pull-up. This prevents an undefined pad level for unbonded or unused IOBs. Programmed outputs are default slew-rate limited.

\* In PQ208, XC3090A and XC3195A have different pinouts.