# E·XFL



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                    |
|--------------------------------|-------------------------------------------------------------|
| Number of LABs/CLBs            | 144                                                         |
| Number of Logic Elements/Cells | -                                                           |
| Total RAM Bits                 | 30784                                                       |
| Number of I/O                  | 82                                                          |
| Number of Gates                | 3000                                                        |
| Voltage - Supply               | 3V ~ 3.6V                                                   |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                          |
| Package / Case                 | 100-TQFP                                                    |
| Supplier Device Package        | 100-VQFP (14x14)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/xilinx/xc3042l-8vq100i |
|                                |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

XILINX<sup>®</sup>



Figure 3: Static Configuration Memory Cell.

It is loaded with one bit of configuration program and controls one program selection in the Field Programmable Gate Array.

The memory cell outputs Q and  $\overline{Q}$  use ground and V<sub>CC</sub> levels and provide continuous, direct control. The additional capacitive load together with the absence of address decoding and sense amplifiers provide high stability to the cell. Due to the structure of the configuration memory cells, they are not affected by extreme power-supply excursions or very high levels of alpha particle radiation. In reliability

## **XC3000 Series Field Programmable Gate Arrays**

testing, no soft errors have been observed even in the presence of very high doses of alpha radiation.

The method of loading the configuration data is selectable. Two methods use serial data, while three use byte-wide data. The internal configuration logic utilizes framing information, embedded in the program data by the development system, to direct memory-cell loading. The serial-data framing and length-count preamble provide programming compatibility for mixes of various FPGA device devices in a synchronous, serial, daisy-chain fashion.

#### I/O Block

Each user-configurable IOB shown in Figure 4, provides an interface between the external package pin of the device and the internal user logic. Each IOB includes both registered and direct input paths. Each IOB provides a programmable 3-state output buffer, which may be driven by a registered or direct output signal. Configuration options allow each IOB an inversion, a controlled slew rate and a high impedance pull-up. Each input circuit also provides input clamping diodes to provide electrostatic protection, and circuits to inhibit latch-up produced by input currents.



#### Figure 4: Input/Output Block.

Each IOB includes input and output storage elements and I/O options selected by configuration memory cells. A choice of two clocks is available on each die edge. The polarity of each clock line (not each flip-flop or latch) is programmable. A clock line that triggers the flip-flop on the rising edge is an active Low Latch Enable (Latch transparent) signal and vice versa. Passive pull-up can only be enabled on inputs, not on outputs. All user inputs are programmed for TTL or CMOS thresholds.

# **Product Obsolete or Under Obsolescence**

**XC3000 Series Field Programmable Gate Arrays** 



#### Figure 7: Counter.

The modulo-8 binary counter with parallel enable and clock enable uses one combinatorial logic block of each option.

#### General Purpose Interconnect

General purpose interconnect, as shown in Figure 10, consists of a grid of five horizontal and five vertical metal segments located between the rows and columns of logic and IOBs. Each segment is the height or width of a logic block. Switching matrices join the ends of these segments and allow programmed interconnections between the metal grid segments of adjoining rows and columns. The switches of an unprogrammed device are all non-conducting. The connections through the switch matrix may be established by the automatic routing or by selecting the desired pairs of matrix pins to be connected or disconnected. The legitimate switching matrix combinations for each pin are indicated in Figure 11.

Special buffers within the general interconnect areas provide periodic signal isolation and restoration for improved performance of lengthy nets. The interconnect buffers are available to propagate signals in either direction on a given general interconnect segment. These bidirectional (bidi) buffers are found adjacent to the switching matrices, above



Figure 8: A Design Editor view of routing resources used to form a typical interconnection network from CLB GA.

and to the right. The other PIPs adjacent to the matrices are accessed to or from Longlines. The development system automatically defines the buffer direction based on the location of the interconnection network source. The delay calculator of the development system automatically calculates and displays the block, interconnect and buffer delays for any paths selected. Generation of the simulation netlist with a worst-case delay model is provided.

#### Direct Interconnect

Direct interconnect, shown in Figure 12, provides the most efficient implementation of networks between adjacent CLBs or I/O Blocks. Signals routed from block to block using the direct interconnect exhibit minimum interconnect propagation and use no general interconnect resources. For each CLB, the X output may be connected directly to the B input of the CLB immediately to its right and to the C input of the CLB to its left. The Y output can use direct interconnect to drive the D input of the block immediately above and the A input of the block below. Direct interconnect should be used to maximize the speed of high-performance portions of logic. Where logic blocks are adjacent to IOBs, direct connect is provided alternately to the IOB inputs (I) and outputs (O) on all four edges of the die. The right edge provides additional direct connects from CLB outputs to adjacent IOBs. Direct interconnections of IOBs with CLBs are shown in Figure 13.

7



a synchronous start-up sequence and become operational. See Figure 22. Two CCLK cycles after the completion of loading configuration data, the user I/O pins are enabled as configured. As selected, the internal user-logic RESET is released either one clock cycle before or after the I/O pins become active. A similar timing selection is programmable for the DONE/PROG output signal. DONE/PROG may also be programmed to be an open drain or include a pull-up resistor to accommodate wired ANDing. The High During Configuration (HDC) and Low During Configuration (LDC) are two user I/O pins which are driven active while an FPGA is in its Initialization, Clear or Configure states. They and DONE/PROG provide signals for control of external logic signals such as RESET, bus enable or PROM enable during configuration. For parallel Master configuration modes, these signals provide PROM enable control and allow the data pins to be shared with user logic signals.

User I/O inputs can be programmed to be either TTL or CMOS compatible thresholds. At power-up, all inputs have TTL thresholds and can change to CMOS thresholds at the completion of configuration if the user has selected CMOS thresholds. The threshold of PWRDWN and the direct clock inputs are fixed at a CMOS level.

If the crystal oscillator is used, it will begin operation before configuration is complete to allow time for stabilization before it is connected to the internal circuitry. **Configuration Data** 

Configuration data to define the function and interconnection within a Field Programmable Gate Array is loaded from an external storage at power-up and after a re-program signal. Several methods of automatic and controlled loading of the required data are available. Logic levels applied to mode selection pins at the start of configuration time determine the method to be used. See Table 1. The data may be either bit-serial or byte-parallel, depending on the configuration mode. The different FPGAs have different sizes and numbers of data frames. To maintain compatibility between various device types, the Xilinx product families use compatible configuration formats. For the XC3020A, configuration requires 14779 bits for each device, arranged in 197 data frames. An additional 40 bits are used in the header. See Figure 22. The specific data format for each device is produced by the development system and one or more of these files can then be combined and appended to a length count preamble and be transformed into a PROM format file by the development system. A compatibility exception precludes the use of an XC2000-series device as the master for XC3000-series devices if their DONE or RESET are programmed to occur after their outputs become active. The Tie Option defines output levels of unused blocks of a design and connects these to unused routing resources. This prevents indeterminate levels that might produce parasitic supply currents. If unused blocks are not sufficient to complete the tie, the user can indicate nets which must not



Figure 22: Configuration and Start-up of One or More FPGAs.



Description Symbol Min Units Max Effective Write time required 1 100 ns T<sub>CA</sub> (Assertion of  $\overline{CS0}$ ,  $\overline{CS1}$ ,  $\overline{CS2}$ ,  $\overline{WS}$ ) **DIN Setup time required** 2 TDC 60 ns WRITE **DIN Hold time required** 3 T<sub>CD</sub> 0 ns RDY/BUSY delay after end of WS 4 60 ns TWTRB Earliest next WS after end of BUSY 5 0 T<sub>RBWT</sub> ns RDY **BUSY** Low time generated CCLK 6 2.5 9 TBUSY periods

Notes: 1. At powe<u>r-up, V<sub>CC</sub></u> must rise from 2.0 V to V<sub>CC</sub> min in less than 25 ms. If this is not possible, configuration can be delayed by holding RESET Low until V<sub>CC</sub> has reached 4.0 V (2.5 V for the X<u>C3000L</u>). A very long V<sub>CC</sub> rise time of >10<u>0 ms</u>, or a non-monotonically rising V<sub>CC</sub> may require a >6- $\mu$ s High level on RESET, followed by a >6- $\mu$ s Low level on RESET and D/P after V<sub>CC</sub> has reached 4.0 V (2.5 V for th<u>e X</u>C3000L).

2. Configuration must be delayed until the INIT of all FPGAs is High.

- 3. Time from end of WS to CCLK cycle for the new byte of data depends on completion of previous byte processing and the phase of the internal timing generator for CCLK.
- 4. CCLK and DOUT timing is tested in slave mode.

5. T<sub>BUSY</sub> indicates that the double-buffered parallel-to-serial converter is not yet ready to receive new data. The shortest T<sub>BUSY</sub> occurs when a byte is loaded into an empty parallel-to-serial converter. The longest TBUSY occurs when a new word is loaded into the input register before the second-level buffer has started shifting out data.

**Note:** This timing diagram shows very relaxed requirements: Data need not be held beyond the rising edge of  $\overline{WS}$ .  $\overline{BUSY}$  will go active within 60 ns after the end of  $\overline{WS}$ .  $\overline{BUSY}$  will stay active for several microseconds.  $\overline{WS}$  may be asserted immediately after the end of  $\overline{BUSY}$ .

#### Figure 28: Peripheral Mode Programming Switching Characteristics



#### **Slave Serial Mode**

In Slave Serial mode, an external signal drives the CCLK input(s) of the FPGA(s). The serial configuration bitstream must be available at the DIN input of the lead FPGA a short set-up time before each rising CCLK edge. The lead device then presents the preamble data (and all data that over-

flows the lead device) on its DOUT pin. There is an internal delay of 0.5 CCLK periods, which means that DOUT changes on the falling CCLK edge, and the next device in the daisy-chain accepts data on the subsequent rising CCLK edge.



Figure 29: Slave Serial Mode Circuit Diagram

7

# **Product Obsolete or Under Obsolescence**

# **XC3000 Series Field Programmable Gate Arrays**



|      | Description                                                          |                  | Symbol                                                                                          | Min                     | Max       | Units                 |
|------|----------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------|-------------------------|-----------|-----------------------|
|      | To DOUT                                                              | 3                | T <sub>CCO</sub>                                                                                |                         | 100       | ns                    |
| CCLK | DIN setup<br>DIN hold<br>High time<br>Low time (Note 1)<br>Frequency | 1<br>2<br>4<br>5 | T <sub>DCC</sub><br>T <sub>CCD</sub><br>T <sub>CCH</sub><br>T <sub>CCL</sub><br>F <sub>CC</sub> | 60<br>0<br>0.05<br>0.05 | 5.0<br>10 | ns<br>ns<br>μs<br>MHz |

Notes: 1. The max limit of CCLK Low time is caused by dynamic circuitry inside the FPGA.

2. Configuration must be delayed until the INIT of all FPGAs is High.

3. At power-up,  $V_{CC}$  must rise from 2.0 V to  $V_{CC}$  min in less than 25 ms. If this is not possible, configuration can be delayed by holding RESET Low until VCC has reached 4.0 V (2.5 V for the XC3000L). A very long  $V_{CC}$  rise time of >100 ms, or a non-monotonically rising  $V_{CC}$  may require a >6- $\mu$ s High level on RESET, followed by a >6- $\mu$ s Low level on RESET and D/P after  $V_{CC}$  has reached 4.0 V (2.5 V for the XC3000L).

Figure 30: Slave Serial Mode Programming Switching Characteristics

XILINX<sup>®</sup>



# **Device Performance**

The XC3000 families of FPGAs can achieve very high performance. This is the result of

- A sub-micron manufacturing process, developed and continuously being enhanced for the production of state-of-the-art CMOS SRAMs.
- Careful optimization of transistor geometries, circuit design, and lay-out, based on years of experience with the XC3000 family.
- A look-up table based, coarse-grained architecture that can collapse multiple-layer combinatorial logic into a single function generator. One CLB can implement up to four layers of conventional logic in as little as 1.5 ns.

Actual system performance is determined by the timing of critical paths, including the delay through the combinatorial and sequential logic elements within CLBs and IOBs, plus the delay in the interconnect routing. The AC-timing specifications state the worst-case timing parameters for the various logic resources available in the XC3000-families architecture. Figure 31 shows a variety of elements involved in determining system performance.

Logic block performance is expressed as the propagation time from the interconnect point at the input to the block to the output of the block in the interconnect area. Since combinatorial logic is implemented with a memory lookup table within a CLB, the combinatorial delay through the CLB, called  $T_{ILO}$ , is always the same, regardless of the function being implemented. For the combinatorial logic function driving the data input of the storage element, the critical timing is data set-up relative to the clock edge provided to the flip-flop element. The delay from the clock source to the output of the logic block is critical in the timing signals pro-

duced by storage elements. Loading of a logic-block output is limited only by the resulting propagation delay of the larger interconnect network. Speed performance of the logic block is a function of supply voltage and temperature. See Figure 32.

Interconnect performance depends on the routing resources used to implement the signal path. Direct interconnects to the neighboring CLB provide an extremely fast path. Local interconnects go through switch matrices (magic boxes) and suffer an RC delay, equal to the resistance of the pass transistor multiplied by the capacitance of the driven metal line. Longlines carry the signal across the length or breadth of the chip with only one access delay. Generous on-chip signal buffering makes performance relatively insensitive to signal fan-out; increasing fan-out from 1 to 8 changes the CLB delay by only 10%. Clocks can be distributed with two low-skew clock distribution networks.

The tools in the Development System used to place and route a design in an XC3000 FPGA automatically calculate the actual maximum worst-case delays along each signal path. This timing information can be back-annotated to the design's netlist for use in timing simulation or examined with, a static timing analyzer.

Actual system performance is applications dependent. The maximum clock rate that can be used in a system is determined by the critical path delays within that system. These delays are combinations of incremental logic and routing delays, and vary from design to design. In a synchronous system, the maximum clock rate depends on the number of combinatorial logic layers between re-synchronizing flip-flops. Figure 33 shows the achievable clock rate as a function of the number of CLB layers.





# **Product Obsolete or Under Obsolescence**

## **XC3000 Series Field Programmable Gate Arrays**

SPECIFIED WORST-CASE VALUES 1.00 MAX MILITARY (4.5-V) 0.80 NORMALIZED DELAY 0.60 TYPICAL COMMERCIAL (+5.0)V, 25°C) TYPICAL MILITARY MIN MILITARY (4.5 V) 0.40 OMMERCIA MIN MILITARY (5.5 0.20 - 55 - 40 - 20 0 25 40 70 80 100 125

Figure 32: Relative Delay as a Function of Temperature, Supply Voltage and Processing Variations



Figure 33: Clock Rate as a Function of Logic Complexity (Number of Combinational Levels between Flip-Flops)

# Power

#### **Power Distribution**

Power for the FPGA is distributed through a grid to achieve high noise immunity and isolation between logic and I/O. Inside the FPGA, a dedicated  $V_{CC}$  and ground ring surrounding the logic array provides power to the I/O drivers. An independent matrix of  $V_{CC}$  and groundlines supplies the interior logic of the device. This power distribution grid provides a stable supply and ground for all internal logic, providing the external package power pins are all connected and appropriately decoupled. Typically a 0.1- $\mu$ F capacitor connected near the  $V_{CC}$  and ground pins will provide adequate decoupling.

Output buffers capable of driving the specified 4- or 8-mA loads under worst-case conditions may be capable of driving as much as 25 to 30 times that current in a best case. Noise can be reduced by minimizing external load capacitance and reducing simultaneous output transitions in the same direction. It may also be beneficial to locate heavily loaded output buffers near the ground pads. The I/O Block output buffers have a slew-limited mode which should be used where output rise and fall times are not speed critical. Slew-limited outputs maintain their dc drive capability, but generate less external reflections and internal noise.



#### **Dynamic Power Consumption**

|                                           | XC3042A | XC3042L | XC3142A |            |
|-------------------------------------------|---------|---------|---------|------------|
| One CLB driving three local interconnects | 0.25    | 0.17    | 0.25    | mW per MHz |
| One global clock buffer and clock line    | 2.25    | 1.40    | 1.70    | mW per MHz |
| One device output with a 50 pF load       | 1.25    | 1.25    | 1.25    | mW per MHz |

## **Power Consumption**

The Field Programmable Gate Array exhibits the low power consumption characteristic of CMOS ICs. For any design, the configuration option of TTL chip input threshold requires power for the threshold reference. The power required by the static memory cells that hold the configuration data is very low and may be maintained in a power-down mode.

Typically, most of power dissipation is produced by external capacitive loads on the output buffers. This load and frequency dependent power is 25  $\mu$ W/pF/MHz per output. Another component of I/O power is the external dc loading on all output pins.

Internal power dissipation is a function of the number and size of the nodes, and the frequency at which they change. In an FPGA, the fraction of nodes changing on a given clock is typically low (10-20%). For example, in a long binary counter, the total activity of all counter flip-flops is equivalent to that of only two CLB outputs toggling at the clock frequency. Typical global clock-buffer power is between 2.0 mW/MHz for the XC3020A and 3.5 mW/MHz for the XC3090A. The internal capacitive load is more a function of interconnect than fan-out. With a typical load of three general interconnect segments, each CLB output requires about 0.25 mW per MHz of its output frequency.

Because the control storage of the FPGA is CMOS static memory, its cells require a very low standby current for data retention. In some systems, this low data retention current characteristic can be used as a method of preserving configurations in the event of a primary power loss. The FPGA has built in powerdown logic which, when activated, will disable normal operation of the device and retain only the configuration data. All internal operation is suspended and output buffers are placed in their high-impedance state with no pull-ups. Different from the XC3000 family which can be powered down to a current consumption of a few micro-amps, the XC3100A draws 5 mA, even in power-down. This makes power-down operation less meaningful. In contrast,  $I_{CCPD}$  for the XC3000L is only 10  $\mu$ A.

To force the FPGA into the Powerdown state, the user must pull the PWRDWN pin Low and continue to supply a retention voltage to the  $V_{CC}$  pins. When normal power is restored,  $V_{CC}$  is elevated to its normal operating voltage and PWRDWN is returned to a High. The FPGA resumes operation with the same internal sequence that occurs at the conclusion of configuration. Internal-I/O and logic-block storage elements will be reset, the outputs will become enabled and the DONE/PROG pin will be released.

When  $V_{CC}$  is shut down or disconnected, some power might unintentionally be supplied from an incoming signal driving an I/O pin. The conventional electrostatic input protection is implemented with diodes to the supply and ground. A positive voltage applied to an input (or output) will cause the positive protection diode to conduct and drive the V<sub>CC</sub> connection. This condition can produce invalid power conditions and should be avoided. A large series resistor might be used to limit the current or a bipolar buffer may be used to isolate the input signal.

# **Product Obsolete or Under Obsolescence**



# XC3000 Series Field Programmable Gate Arrays

# AND of several slave mode devices, a hold-off signal for a master mode device. After configuration this pin becomes a user-programmable I/O pin.

#### BCLKIN

This is a direct CMOS level input to the alternate clock buffer (Auxiliary Buffer) in the lower right corner.

## XTL1

This user I/O pin can be used to operate as the output of an amplifier driving an external crystal and bias circuitry.

#### XTL2

This user I/O pin can be used as the input of an amplifier connected to an external crystal and bias circuitry. The I/O Block is left unconfigured. The oscillator configuration is activated by routing a net from the oscillator buffer symbol output and by the MakeBits program.

## CS0, CS1, CS2, WS

These four inputs represent a set of signals, three active Low and one active High, that are used to control configuration-data entry in the Peripheral mode. Simultaneous assertion of all four inputs generates a Write to the internal data buffer. The removal of any assertion clocks in the D0-D7 data. In Master-Parallel mode, WS and CS2 are the A0 and A1 outputs. After configuration, these pins are user-programmable I/O pins.

#### RDY/BUSY

During Peripheral Parallel mode configuration this pin indicates when the chip is ready for another byte of data to be written to it. After configuration is complete, this pin becomes a user-programmed I/O pin.

#### RCLK

During Master Parallel mode configuration, each change on the A0-15 outputs is preceded by a rising edge on RCLK, a redundant output signal. After configuration is complete, this pin becomes a user-programmed I/O pin. This set of eight pins represents the parallel configuration byte for the parallel Master and Peripheral modes. After configuration is complete, they are user-programmed I/O pins.

#### A0-A15

D0-D7

During Master Parallel mode, these 16 pins present an address output for a configuration EPROM. After configuration, they are user-programmable I/O pins.

#### DIN

During Slave or Master Serial configuration, this pin is used as a serial-data input. In the Master or Peripheral configuration, this is the Data 0 input. After configuration is complete, this pin becomes a user-programmed I/O pin.

#### DOUT

During configuration this pin is used to output serial-configuration data to the DIN pin of a daisy-chained slave. After configuration is complete, this pin becomes a user-programmed I/O pin.

#### TCLKIN

This is a direct CMOS-level input to the global clock buffer. This pin can also be configured as a user programmable I/O pin. However, since TCLKIN is the preferred input to the global clock net, and the global clock net should be used as the primary clock source, this pin is usually the clock input to the chip.

#### **Unrestricted User I/O Pins**

#### I/O

An I/O pin may be programmed by the user to be an Input or an Output pin following configuration. All unrestricted I/O pins, plus the special pins mentioned on the following page, have a weak pull-up resistor that becomes active as soon as the device powers up, and stays active until the end of configuration.

**Note:** Before and during configuration, all outputs that are not used for the configuration process are 3-stated with a weak pull-up resistor.

## **XC3000A CLB Switching Characteristics Guidelines**

Testing of the switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100% functionally tested. Since many internal timing parameters cannot be measured directly, they are derived from benchmark timing patterns. The following guidelines reflect worst-case values over the recommended operating conditions. For more detailed, more precise, and more up-to-date timing information, use the values provided by the timing calculator and used in the simulator.

| S                               |                                  |    | eed Grade         | -     | 7    | -     | 6    |       |
|---------------------------------|----------------------------------|----|-------------------|-------|------|-------|------|-------|
| D                               | escription                       | S  | ymbol             | Min   | Max  | Min   | Max  | Units |
| Combinatorial Delay             |                                  |    |                   |       |      |       |      |       |
| Logic Variables                 | A, B, C, D, E, to outputs X or Y |    |                   |       |      |       |      |       |
|                                 | FG Mode                          | 1  | T <sub>ILO</sub>  |       | 5.1  |       | 4.1  | ns    |
|                                 | F and FGM Mode                   |    |                   |       | 5.6  |       | 4.6  | ns    |
| Sequential delay                |                                  |    |                   |       |      |       |      |       |
| Clock k to outputs              | X or Y                           | 8  | т <sub>ско</sub>  |       | 4.5  |       | 4.0  | ns    |
| Clock k to outputs              | X or Y when Q is returned        |    |                   |       |      |       |      |       |
| through function g              | enerators F or G to drive X or Y |    |                   |       |      |       |      |       |
|                                 | FG Mode                          |    | T <sub>QLO</sub>  |       | 9.5  |       | 8.0  | ns    |
|                                 | F and FGM Mode                   |    |                   |       | 10.0 |       | 8.5  | ns    |
| Set-up time before cloc         | ck K                             |    |                   |       |      |       |      |       |
| Logic Variables                 | A, B, C, D, E                    |    |                   |       |      |       |      |       |
|                                 | FG Mode                          | 2  | Т <sub>ІСК</sub>  | 4.5   |      | 3.5   |      | ns    |
|                                 | F and FGM Mode                   |    | _                 | 5.0   |      | 4.0   |      | ns    |
| Data In                         | DI                               | 4  | TDICK             | 4.0   |      | 3.0   |      | ns    |
| Enable Clock                    | EC                               | 6  | Т <sub>ЕССК</sub> | 4.5   |      | 4.0   |      | ns    |
| Hold Time after clock k         | K                                |    |                   |       |      |       |      |       |
| Logic Variables                 | A, B, C, D, E                    | 3  | т <sub>скі</sub>  | 0     |      | 0     |      | ns    |
| Data In                         | DI <sup>2</sup>                  | 5  | Т <sub>СКDI</sub> | 1.0   |      | 1.0   |      | ns    |
| Enable Clock                    | EC                               | 7  | T <sub>CKEC</sub> | 2.0   |      | 2.0   |      | ns    |
| Clock                           |                                  |    |                   |       |      |       |      |       |
| Clock High time                 |                                  | 11 | Т <sub>СН</sub>   | 4.0   |      | 3.5   |      | ns    |
| Clock Low time                  |                                  | 12 | T <sub>CL</sub>   | 4.0   |      | 3.5   |      | ns    |
| Max. flip-flop togg             | le rate                          |    | F <sub>CLK</sub>  | 113.0 |      | 135.0 |      | MHz   |
| Reset Direct (RD)               |                                  |    |                   |       |      |       |      |       |
| RD width                        |                                  | 13 | T <sub>RPW</sub>  | 6.0   |      | 5.0   |      | ns    |
| delay from RD to outputs X or Y |                                  | 9  | T <sub>RIO</sub>  |       | 6.0  |       | 5.0  | ns    |
| Global Reset (RESET             | Pad) <sup>1</sup>                |    |                   |       |      |       |      |       |
| RESET width (Low                | <u>v</u> )                       |    | T <sub>MRW</sub>  | 16.0  |      | 14.0  |      | ns    |
| delay from RESE                 | Γ pad to outputs X or Y          |    | T <sub>MRQ</sub>  |       | 19.0 |       | 17.0 | ns    |

**Notes:** 1. Timing is based on the XC3042A, for other devices see timing calculator.

 The CLB K to Q output delay (T<sub>CKO</sub>, #8) of any CLB, plus the shortest possible interconnect delay, is always longer than the Data In hold time requirement (T<sub>CKDI</sub>, #5) of any CLB on the same die.



## **XC3000A IOB Switching Characteristics Guidelines**

Testing of the switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100% functionally tested. Since many internal timing parameters cannot be measured directly, they are derived from benchmark timing patterns. The following guidelines reflect worst-case values over the recommended operating conditions. For more detailed, more precise, and more up-to-date timing information, use the values provided by the timing calculator and used in the simulator.

|                                        | Speed Grade          |    | -                 | -7 -6 |      |       |      |       |
|----------------------------------------|----------------------|----|-------------------|-------|------|-------|------|-------|
| Description                            |                      | S  | ymbol             | Min   | Max  | Min   | Max  | Units |
| Propagation Delays (Input)             |                      |    |                   |       |      |       |      |       |
| Pad to Direct In (I)                   |                      | 3  | T <sub>PID</sub>  |       | 4.0  |       | 3.0  | ns    |
| Pad to Registered In (Q) with la       | tch transparent      |    | T <sub>PTG</sub>  |       | 15.0 |       | 14.0 | ns    |
| Clock (IK) to Registered In (Q)        |                      | 4  | T <sub>IKRI</sub> |       | 3.0  |       | 2.5  | ns    |
| Set-up Time (Input)                    |                      |    |                   |       |      |       |      |       |
| Pad to Clock (IK) set-up time          |                      | 1  | T <sub>PICK</sub> | 14.0  |      | 12.0  |      | ns    |
| Propagation Delays (Output)            |                      |    |                   |       |      |       |      |       |
| Clock (OK) to Pad                      | (fast)               | 7  | Т <sub>ОКРО</sub> |       | 8.0  |       | 7.0  | ns    |
| same                                   | (slew rate limited)  | 7  | Т <sub>ОКРО</sub> |       | 18.0 |       | 15.0 | ns    |
| Output (O) to Pad                      | (fast)               | 10 | T <sub>OPF</sub>  |       | 6.0  |       | 5.0  | ns    |
| same                                   | (slew-rate limited)  | 10 | T <sub>OPS</sub>  |       | 16.0 |       | 13.0 | ns    |
| 3-state to Pad begin hi-Z              | (fast)               | 9  | T <sub>TSHZ</sub> |       | 10.0 |       | 9.0  | ns    |
| same                                   | (slew-rate limited)  | 9  | T <sub>TSHZ</sub> |       | 20.0 |       | 12.0 | ns    |
| 3-state to Pad active and valid        | (fast)               | 8  | T <sub>TSON</sub> |       | 11.0 |       | 10.0 | ns    |
| same                                   | (slew -rate limited) | 8  | T <sub>TSON</sub> |       | 21.0 |       | 18.0 | ns    |
| Set-up and Hold Times (Output)         |                      |    |                   |       |      |       |      |       |
| Output (O) to clock (OK) set-up        | time                 | 5  | Т <sub>ООК</sub>  | 8.0   |      | 7.0   |      | ns    |
| Output (O) to clock (OK) hold tin      | me                   | 6  | т <sub>око</sub>  | 0     |      | 0     |      | ns    |
| Clock                                  |                      |    |                   |       |      |       |      |       |
| Clock High time                        |                      | 11 | T <sub>IOH</sub>  | 4.0   |      | 3.5   |      | ns    |
| Clock Low time                         |                      | 12 | T <sub>IOL</sub>  | 4.0   |      | 3.5   |      | ns    |
| Max. flip-flop toggle rate             |                      |    | F <sub>CLK</sub>  | 113.0 |      | 135.0 |      | MHz   |
| Global Reset Delays (based on XC3042A) |                      |    |                   |       |      |       |      |       |
| RESET Pad to Registered In             | (Q)                  | 13 | T <sub>RRI</sub>  |       | 24.0 |       | 23.0 | ns    |
| RESET Pad to output pad                | (fast)               | 15 | T <sub>RPO</sub>  |       | 33.0 |       | 29.0 | ns    |
|                                        | (slew-rate limited)  | 15 | T <sub>RPO</sub>  |       | 43.0 |       | 37.0 | ns    |

Notes: 1. Timing is measured at pin threshold, with 50 pF external capacitive loads (incl. test fixture). Typical slew rate limited output rise/fall times are approximately four times longer.

2. Voltage levels of unused (bonded and unbonded) pads must be valid logic levels. Each can be configured with the internal pull-up resistor or alternatively configured as a driven output or driven from an external source.

3. Input pad set-up time is specified with respect to the internal clock (ik). In order to calculate system set-up time, subtract clock delay (pad to ik) from the input pad set-up time value. Input pad holdtime with respect to the internal clock (ik) is negative. This means that pad level changes immediately before the internal clock edge (ik) will not be recognized.

4.  $T_{PID}$ ,  $T_{PTG}$ , and  $T_{PICK}$  are 3 ns higher for XTL2 when the pin is configured as a user input.



# **XC3000L Switching Characteristics**

Xilinx maintains test specifications for each product as controlled documents. To insure the use of the most recently released device performance parameters, please request a copy of the current test-specification revision.

# **XC3000L Operating Conditions**

| Symbol          | Description                                                     | Min  | Max                  | Units |
|-----------------|-----------------------------------------------------------------|------|----------------------|-------|
| V <sub>CC</sub> | Supply voltage relative to GND Commercial 0°C to +85°C junction | 3.0  | 3.6                  | V     |
| V <sub>IH</sub> | High-level input voltage — TTL configuration                    | 2.0  | V <sub>CC</sub> +0.3 | V     |
| V <sub>IL</sub> | Low-level input voltage — TTL configuration                     | -0.3 | 0.8                  | V     |
| T <sub>IN</sub> | Input signal transition time                                    |      | 250                  | ns    |

Notes: 1. At junction temperatures above those listed as Operating Conditions, all delay parameters increase by 0.3% per °C. 2. Although the present (1996) devices operate over the full supply voltage range from 3.0 to 5.25 V, Xilinx reserves the right to restrict operation to the 3.0 to 3.6 V range later, when smaller device geometries might preclude operation at 5V. Operating conditions are guaranteed in the  $3.0 - 3.6 \text{ V V}_{CC}$  range.

## XC3000L DC Characteristics Over Operating Conditions

| Symbol            | Description                                                                                                              | Min                  | Max      | Units    |
|-------------------|--------------------------------------------------------------------------------------------------------------------------|----------------------|----------|----------|
| V <sub>OH</sub>   | High-level output voltage (@ I <sub>OH</sub> = -4.0 mA, V <sub>CC</sub> min)                                             | 2.40                 |          | V        |
| V <sub>OL</sub>   | Low-level output voltage (@ I <sub>OL</sub> = 4.0 mA, V <sub>CC</sub> min)                                               |                      | 0.40     | V        |
| V <sub>OH</sub>   | High-level output voltage (@ $I_{OH} = -4.0 \text{ mA}, V_{CC} \text{ min}$ )                                            | V <sub>CC</sub> -0.2 |          | V        |
| V <sub>OL</sub>   | Low-level output voltage (@ I <sub>OL</sub> = 4.0 mA, V <sub>CC</sub> min)                                               |                      | 0.2      | V        |
| V <sub>CCPD</sub> | Power-down supply voltage (PWRDWN must be Low)                                                                           | 2.30                 |          | V        |
| I <sub>CCPD</sub> | Power-down supply current (V <sub>CC(MAX)</sub> @ T <sub>MAX</sub> )                                                     |                      | 10       | μA       |
| Icco              | Quiescent FPGA supply current in addition to I <sub>CCPD</sub> <sup>1</sup><br>Chip thresholds programmed as CMOS levels |                      | 20       | μA       |
| IIL               | Input Leakage Current                                                                                                    | -10                  | +10      | μA       |
| 6                 | Input capacitance, all packages except PGA175<br>(sample tested)<br>All Pins except XTL1 and XTL2<br>XTL1 and XTL2       |                      | 10<br>15 | pF<br>pF |
| CIN               | Input capacitance, PGA 175<br>(sample tested)<br>All Pins except XTL1 and XTL2<br>XTL1 and XTL2                          |                      | 15<br>20 | pF<br>pF |
| I <sub>RIN</sub>  | Pad pull-up (when selected) @ $V_{IN} = 0 V^3$                                                                           | 0.01                 | 0.17     | mA       |
| I <sub>RLL</sub>  | Horizontal Longline pull-up (when selected) @ logic Low                                                                  |                      | 2.50     | mA       |

Notes: 1. With no output current loads, no active input or Longline pull-up resistors, all package pins at V<sub>CC</sub> or GND, and the FPGA

device configured with a tie option. I<sub>CCO</sub> is in addition to I<sub>CCPD</sub>.
2. Total continuous output sink current may not exceed 100 mA per ground pin. Total continuous output source may not exceed 100 mA per V<sub>CC</sub> pin. The number of ground pins varies from the XC3020L to the XC3090L.

3. Not tested. Allows an undriven pin to float High. For any other purpose, use an external pull-up.

#### **XC3100L Absolute Maximum Ratings**

| Symbol           | Description                                     |                              | Units |
|------------------|-------------------------------------------------|------------------------------|-------|
| V <sub>CC</sub>  | Supply voltage relative to GND                  | -0.5 to +7.0                 | V     |
| V <sub>IN</sub>  | Input voltage with respect to GND               | –0.5 to V <sub>CC</sub> +0.5 | V     |
| V <sub>TS</sub>  | Voltage applied to 3-state output               | –0.5 to V <sub>CC</sub> +0.5 | V     |
| T <sub>STG</sub> | Storage temperature (ambient)                   | -65 to +150                  | °C    |
| T <sub>SOL</sub> | Maximum soldering temperature (10 s @ 1/16 in.) | +260                         | °C    |
| т                | Junction temperature plastic                    | +125                         | °C    |
| ١J               | Junction temperature ceramic                    | +150                         | °C    |

**Note:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time may affect device reliability.

# **XC3100L Global Buffer Switching Characteristics Guidelines**

|                                                                      | Speed Grade       | -3   | -2   |       |
|----------------------------------------------------------------------|-------------------|------|------|-------|
| Description                                                          | Symbol            | Max  | Max  | Units |
| Global and Alternate Clock Distribution <sup>1</sup>                 |                   |      |      |       |
| Either: Normal IOB input pad through clock buffer                    |                   |      |      |       |
| to any CLB or IOB clock input                                        | T <sub>PID</sub>  | 5.6  | 4.7  | ns    |
| Or: Fast (CMOS only) input pad through clock                         |                   |      |      |       |
| buffer to any CLB or IOB clock input                                 | T <sub>PIDC</sub> | 4.3  | 3.7  | ns    |
| <b>TBUF</b> driving a Horizontal Longline (L.L.) <sup>1</sup>        |                   |      |      |       |
| I to L.L. while T is Low (buffer active)                             | Τ <sub>ΙΟ</sub>   | 3.1  | 3.1  | ns    |
| T $\downarrow$ to L.L. active and valid with single pull-up resistor | T <sub>ON</sub>   | 4.2  | 4.2  | ns    |
| T <sup>↑</sup> to L.L. High with single pull-up resistor             | T <sub>PUS</sub>  | 11.4 | 11.4 | ns    |
| BIDI                                                                 |                   |      |      |       |
| Bidirectional buffer delay                                           | T <sub>BIDI</sub> | 1.0  | 0.9  | ns    |
|                                                                      |                   | Adv  | ance |       |

**Notes:** 1. Timing is based on the XC3142L, for other devices see timing calculator.

2. The use of two pull-up resistors per longline, available on other XC3000 devices, is not a valid option for XC3100L devices.

## **XC3100L IOB Switching Characteristics Guidelines**

Testing of the switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100% functionally tested. Since many internal timing parameters cannot be measured directly, they are derived from benchmark timing patterns. The following guidelines reflect worst-case values over the recommended operating conditions. For more detailed, more precise, and more up-to-date timing information, use the values provided by the timing calculator and used in the simulator.

|                                |                       | S  | peed Grade                        | -   | 3    | -    | 2    |       |
|--------------------------------|-----------------------|----|-----------------------------------|-----|------|------|------|-------|
| Description                    | ı                     | S  | Symbol                            | Min | Max  | Min  | Max  | Units |
| Propagation Delays (Input)     |                       |    |                                   |     |      |      |      |       |
| Pad to Direct In (I)           |                       | 3  | T <sub>PID</sub>                  |     | 2.2  |      | 2.0  | ns    |
| Pad to Registered In (Q) wit   | h latch (XC3100L)     |    | T <sub>PTG</sub>                  |     | 11.0 |      | 11.0 | ns    |
| transparent                    |                       |    |                                   |     |      |      |      |       |
| Clock (IK) to Registered In (  | Q)                    | 4  | T <sub>IKRI</sub>                 |     | 2.2  |      | 1.9  | ns    |
| Set-up Time (Input)            |                       |    |                                   |     |      |      |      |       |
| Pad to Clock (IK) set-up time  | e                     | 1  | T <sub>PICK</sub>                 |     |      |      |      |       |
|                                | XC3142L               |    |                                   | 9.5 |      | 9.0  |      | ns    |
|                                | XC3190L               |    |                                   | 9.9 |      | 9.4  |      | ns    |
| Propagation Delays (Output)    |                       |    |                                   |     |      |      |      |       |
| Clock (OK) to Pad              | (fast)                | 7  | T <sub>OKPO</sub> T <sub>OK</sub> |     | 4.4  |      | 4.0  | ns    |
| same                           | (slew rate limited)   | 7  | PO                                |     | 10.0 |      | 9.7  | ns    |
| Output (O) to Pad              | (fast)                | 10 | T <sub>OPF</sub>                  |     | 3.3  |      | 3.0  | ns    |
| same (slew-ra                  | ate limited)(XC3100L) | 10 | T <sub>OPF</sub>                  |     | 9.0  |      | 8.7  | ns    |
| 3-state to Pad begin hi-Z      | (fast)                | 9  | T <sub>TSHZ</sub>                 |     | 5.5  |      | 5.0  | ns    |
| same                           | (slew-rate limited)   | 9  | T <sub>TSHZ</sub>                 |     | 5.5  |      | 5.0  | ns    |
| 3-state to Pad active and va   | lid (fast) (XC3100L)  | 8  | T <sub>TSON</sub>                 |     | 9.0  |      | 8.5  | ns    |
| same                           | (slew -rate limited)  | 8  | T <sub>TSON</sub>                 |     | 15.0 |      | 14.2 | ns    |
| Set-up and Hold Times (Output) |                       |    |                                   |     |      |      |      |       |
| Output (O) to clock (OK) set   | -up time (XC3100L)    | 5  | Т <sub>ООК</sub>                  | 4.0 |      | 3.6  |      | ns    |
| Output (O) to clock (OK) hol   | d time                | 6  | Токо                              | 0   |      | 0    |      | ns    |
| Clock                          |                       |    |                                   |     |      |      |      |       |
| Clock High time                |                       | 11 | T <sub>IOH</sub>                  | 1.6 |      | 1.3  |      | ns    |
| Clock Low time                 |                       | 12 | TIOL                              | 1.6 |      | 1.3  |      | ns    |
| Export Control Maximum flip    | o-flop toggle rate    |    | F <sub>TOG</sub>                  | 270 |      | 325  |      | MHz   |
| Global Reset Delays            |                       |    |                                   |     |      |      |      |       |
| RESET Pad to Registered In     | n (Q)                 |    |                                   |     |      |      |      |       |
| -                              | (XC3142L)             | 13 | T <sub>RRI</sub>                  |     | 16.0 |      | 16.0 | ns    |
|                                | (XC3190L)             |    |                                   |     | 21.0 |      | 21.0 | ns    |
| RESET Pad to output pad        | (fast)                | 15 | T <sub>RPO</sub>                  |     | 17.0 |      | 17.0 | ns    |
|                                | (slew-rate limited)   | 15 | T <sub>RPO</sub>                  |     | 23.0 |      | 23.0 | ns    |
|                                |                       |    | -!                                |     | Adv  | ance |      |       |

Notes: 1. Timing is measured at pin threshold, with 50 pF external capacitive loads (incl. test fixture). Typical slew rate limited output rise/fall times are approximately four times longer.

2. Voltage levels of unused (bonded and unbonded) pads must be valid logic levels. Each can be configured with the internal pull-up resistor or alternatively configured as a driven output or driven from an external source.

3. Input pad set-up time is specified with respect to the internal clock (IK). In order to calculate system set-up time, subtract clock delay (pad to ik) from the input pad set-up time value. Input pad holdtime with respect to the internal clock (IK) is negative. This means that pad level changes immediately before the internal clock edge (IK) will not be recognized.

# **XC3100L IOB Switching Characteristics Guidelines (continued)**







# **XC3000 Series Pin Assignments**

Xilinx offers the six different array sizes in the XC3000 families in a variety of surface-mount and through-hole package types, with pin counts from 44 to 208.

Each chip is offered in several package types to accommodate the available PC board space and manufacturing technology. Most package types are also offered with different chips to accommodate design changes without the need for PC board changes.

Note that there is no perfect match between the number of bonding pads on the chip and the number of pins on a package. In some cases, the chip has more pads than there are pins on the package, as indicated by the information ("unused" pads) below the line in the following table. The IOBs of the unconnected pads can still be used as storage elements if the specified propagation delays and set-up times are acceptable.

In other cases, the chip has fewer pads than there are pins on the package; therefore, some package pins are not connected (n.c.), as shown above the line in the following table.

# XC3000 Series 44-Pin PLCC Pinouts

XC3000A, XC3000L, and XC3100A families have identical pinouts

| Pin No. | XC3030A    |
|---------|------------|
| 1       | GND        |
| 2       | I/O        |
| 3       | I/O        |
| 4       | I/O        |
| 5       | I/O        |
| 6       | I/O        |
| 7       | PWRDWN     |
| 8       | TCLKIN-I/O |
| 9       | I/O        |
| 10      | I/O        |
| 11      | I/O        |
| 12      | VCC        |
| 13      | I/O        |
| 14      | I/O        |
| 15      | I/O        |
| 16      | M1-RDATA   |
| 17      | M0-RTRIG   |
| 18      | M2-I/O     |
| 19      | HDC-I/O    |
| 20      | LDC-I/O    |
| 21      | I/O        |
| 22      | INIT-I/O   |

| Pin No. | XC3030A            |
|---------|--------------------|
| 23      | GND                |
| 24      | I/O                |
| 25      | I/O                |
| 26      | XTL2(IN)-I/O       |
| 27      | RESET              |
| 28      | DONE-PGM           |
| 29      | I/O                |
| 30      | XTL1(OUT)-BCLK-I/O |
| 31      | I/O                |
| 32      | I/O                |
| 33      | I/O                |
| 34      | VCC                |
| 35      | I/O                |
| 36      | I/O                |
| 37      | I/O                |
| 38      | DIN-I/O            |
| 39      | DOUT-I/O           |
| 40      | CCLK               |
| 41      | I/O                |
| 42      | I/O                |
| 43      | I/O                |
| 44      | I/O                |

Peripheral mode and Master Parallel mode are not supported in the PC44 package

## XC3000 Series 160-Pin PQFP Pinouts

XC3000A, XC3000L, XC3100A, and XC3100L families have identical pinouts

| PQFP Pin<br>Number | XC3064A, XC3090A,<br>XC3195A | PQFP Pin<br>Number | PQFP Pin XC3064A, XC3090A,<br>Number XC3195A |     | XC3064A, XC3090A,<br>XC3195A | PQFP Pin<br>Number | XC3064A, XC3090A,<br>XC3195A |  |  |
|--------------------|------------------------------|--------------------|----------------------------------------------|-----|------------------------------|--------------------|------------------------------|--|--|
| 1                  | I/O*                         | 41                 | GND                                          | 81  | D7-I/O                       | 121                | CCLK                         |  |  |
| 2                  | I/O*                         | 42                 | M0-RTRIG                                     | 82  | XTL1-I/O-BCLKIN              | 122                | VCC                          |  |  |
| 3                  | I/O*                         | 43                 | VCC                                          | 83  | I/O*                         | 123                | GND                          |  |  |
| 4                  | I/O                          | 44                 | M2-I/O                                       | 84  | I/O                          | 124                | A0-WS-I/O                    |  |  |
| 5                  | I/O                          | 45                 | HDC-I/O                                      | 85  | I/O                          | 125                | A1-CS2-I/O                   |  |  |
| 6                  | I/O                          | 46                 | I/O                                          | 86  | D6-I/O                       | 126                | I/O                          |  |  |
| 7                  | I/O                          | 47                 | I/O                                          | 87  | I/O                          | 127                | I/O                          |  |  |
| 8                  | I/O                          | 48                 | I/O                                          | 88  | I/O                          | 128                | A2-I/O                       |  |  |
| 9                  | I/O                          | 49                 | LDC-I/O                                      | 89  | I/O                          | 129                | A3-I/O                       |  |  |
| 10                 | I/O                          | 50                 | I/O*                                         | 90  | I/O                          | 130                | I/O                          |  |  |
| 11                 | I/O                          | 51                 | I/O*                                         | 91  | I/O                          | 131                | I/O                          |  |  |
| 12                 | I/O                          | 52                 | I/O                                          | 92  | D5-I/O                       | 132                | A15-I/O                      |  |  |
| 13                 | I/O                          | 53                 | I/O                                          | 93  | CS0-I/O                      | 133                | A4-I/O                       |  |  |
| 14                 | I/O                          | 54                 | I/O                                          | 94  | I/O*                         | 134                | I/O                          |  |  |
| 15                 | I/O                          | 55                 | I/O                                          | 95  | I/O*                         | 135                | I/O                          |  |  |
| 16                 | I/O                          | 56                 | I/O                                          | 96  | I/O                          | 136                | A14-I/O                      |  |  |
| 17                 | I/O                          | 57                 | I/O                                          | 97  | I/O                          | 137                | A5-I/O                       |  |  |
| 18                 | I/O                          | 58                 | I/O                                          | 98  | D4-I/O                       | 138                | I/O*                         |  |  |
| 19                 | GND                          | 59                 | INIT-I/O                                     | 99  | I/O                          | 139                | GND                          |  |  |
| 20                 | VCC                          | 60                 | VCC                                          | 100 | VCC                          | 140                | VCC                          |  |  |
| 21                 | I/O*                         | 61                 | GND                                          | 101 | GND                          | 141                | A13-I/O                      |  |  |
| 22                 | I/O                          | 62                 | I/O                                          | 102 | D3-I/O                       | 142                | A6-I/O                       |  |  |
| 23                 | I/O                          | 63                 | I/O                                          | 103 | CS1-I/O                      | 143                | I/O*                         |  |  |
| 24                 | I/O                          | 64                 | I/O                                          | 104 | I/O                          | 144                | I/O*                         |  |  |
| 25                 | I/O                          | 65                 | I/O                                          | 105 | I/O                          | 145                | I/O                          |  |  |
| 26                 | I/O                          | 66                 | I/O                                          | 106 | I/O*                         | 146                | I/O                          |  |  |
| 27                 | I/O                          | 67                 | I/O                                          | 107 | I/O*                         | 147                | A12-I/O                      |  |  |
| 28                 | I/O                          | 68                 | I/O                                          | 108 | D2-I/O                       | 148                | A7-I/O                       |  |  |
| 29                 | I/O                          | 69                 | I/O                                          | 109 | I/O                          | 149                | I/O                          |  |  |
| 30                 | I/O                          | 70                 | I/O                                          | 110 | I/O                          | 150                | I/O                          |  |  |
| 31                 | I/O                          | 71                 | I/O                                          | 111 | I/O                          | 151                | A11-I/O                      |  |  |
| 32                 | I/O                          | 72                 | I/O                                          | 112 | I/O                          | 152                | A8-I/O                       |  |  |
| 33                 | I/O                          | 73                 | I/O                                          | 113 | I/O                          | 153                | I/O                          |  |  |
| 34                 | I/O                          | 74                 | I/O                                          | 114 | D1-I/O                       | 154                | I/O                          |  |  |
| 35                 | I/O                          | 75                 | I/O*                                         | 115 | RDY/BUSY-RCLK-I/O            | 155                | A10-I/O                      |  |  |
| 36                 | I/O                          | 76                 | XTL2-I/O                                     | 116 | I/O                          | 156                | A9-I/O                       |  |  |
| 37                 | I/O                          | 77                 | GND                                          | 117 | I/O                          | 157                | VCC                          |  |  |
| 38                 | I/O*                         | 78                 | RESET                                        | 118 | I/O*                         | 158                | GND                          |  |  |
| 39                 | I/O*                         | 79                 | VCC                                          | 119 | D0-DIN-I/O                   | 159                | PWRDWN                       |  |  |
| 40                 | M1-RDATA                     | 80                 | DONE/PG                                      | 120 | DOUT-I/O                     | 160                | TCLKIN-I/O                   |  |  |

Unprogrammed IOBs have a default pull-up. This prevents an undefined pad level for unbonded or unused IOBs. Programmed IOBs are default slew-rate limited.

\* Indicates unconnected package pins (18) for the XC3064A.



# **Product Availability**

| Pins    |     | 44             | 64             | 68             | 8              | 4           | 100            |                | 132            |               | 144         | 160 175        |                | 75            | 176         | 208            |                |
|---------|-----|----------------|----------------|----------------|----------------|-------------|----------------|----------------|----------------|---------------|-------------|----------------|----------------|---------------|-------------|----------------|----------------|
| Туре    |     | Plast.<br>PLCC | Plast.<br>VQFP | Plast.<br>PLCC | Plast.<br>PLCC | Cer.<br>PGA | Plast.<br>PQFP | Plast.<br>TQFP | Plast.<br>VQFP | Plast.<br>PGA | Cer.<br>PGA | Plast.<br>TQFP | Plast.<br>PQFP | Plast.<br>PGA | Cer.<br>PGA | Plast.<br>TQFP | Plast.<br>PQFP |
| Code    |     | PC44           | VQ64           | PC68           | PC84           | PG84        | PQ100          | TQ100          | VQ100          | PP132         | PG132       | TQ144          | PQ160          | PP175         | PG175       | TQ176          | PQ208          |
| VC2020A | -7  |                |                | CI             | CI             |             | CI             |                |                |               |             |                |                |               |             |                |                |
| XC3020A | -6  |                |                | С              | С              |             | С              |                |                |               |             |                |                |               |             |                |                |
| VC2020A | -7  | CI             | CI             | CI             | CI             |             | CI             |                | CI             |               |             |                |                |               |             |                |                |
| 703030A | -6  | С              | С              | С              | С              |             | С              |                | С              |               |             |                |                |               |             |                |                |
| XC30424 | -7  |                |                |                | CI             | CI          | CI             |                | CI             |               | CI          | CI             |                |               |             |                |                |
| 7030427 | -6  |                |                |                | С              | С           | С              |                | С              |               | С           | С              |                |               |             |                |                |
| XC3064A | -7  |                |                |                | CI             |             |                |                |                | CI            | CI          | CI             | CI             |               |             |                |                |
| 100000  | -6  |                |                |                | С              |             |                |                |                | С             | С           | С              | С              |               |             |                |                |
| XC3090A | -7  |                |                |                | CI             |             |                |                |                |               |             | CI             | CI             | CI            | CI          | CI             | CI             |
|         | -6  |                |                |                | С              |             |                |                |                |               |             | С              | С              | С             | С           | С              | С              |
| XC3020L | -8  |                |                |                | CI             |             |                |                |                |               |             |                |                |               |             |                |                |
| XC3030L | -8  |                | CI             |                | CI             |             |                |                | CI             |               |             |                |                |               |             |                |                |
| XC3042L | -8  |                |                |                | CI             |             |                |                | CI             |               |             | CI             |                |               |             |                |                |
| XC3064L | -8  |                |                |                | CI             |             |                |                |                |               |             | CI             |                |               |             |                |                |
| XC3090L | -8  |                |                |                | CI             |             |                |                |                |               |             | CI             |                |               |             | CI             |                |
|         | -4  |                |                | CI             | CI             |             | CI             |                |                |               |             |                |                |               |             |                |                |
| XC3120A | -3  |                |                | CI             | CI             |             | CI             |                |                |               |             |                |                |               |             |                |                |
|         | -2  |                |                | CI             | CI             |             | CI             |                |                |               |             |                |                |               |             |                |                |
|         | -1  |                |                | C              | C              |             | C              |                |                |               |             |                |                |               |             |                |                |
|         | -09 | <u> </u>       | <u> </u>       | C              | C              |             | C              |                |                |               |             |                |                |               |             |                |                |
|         | -4  | CI             | CI             | CI             | CI             |             | CI             |                | CI             |               |             |                |                |               |             |                |                |
| XC3130A | -3  | CI             | CI             | CI             | CI             |             | CI             |                | CI             |               |             |                |                |               |             |                |                |
|         | -2  |                | CI             | CI             |                |             | CI             |                |                |               |             |                |                |               |             |                |                |
|         | -1  | C<br>O         |                | C<br>O         | C<br>O         |             | C<br>O         |                | U<br>Q         |               |             |                |                |               |             |                |                |
|         | -09 | C              | C              | C              |                |             |                |                | U<br>Q         |               |             | 0              |                |               |             |                |                |
|         | -4  |                |                |                |                |             |                |                |                |               |             |                |                |               |             |                |                |
| V004404 | -3  |                |                |                |                |             |                |                |                |               |             |                |                |               |             |                |                |
| AG3142A | -2  |                |                |                |                |             |                |                | Ci Ci          |               |             | 0              |                |               |             |                |                |
|         | -09 |                |                |                | C C            |             | C<br>C         |                | 0              |               |             | 0              |                |               |             |                |                |
|         | -03 |                |                |                | CL             |             | C              |                | 0              |               |             | C              | CL             |               |             |                |                |
|         | -4  |                |                |                | CI             |             |                |                |                |               |             | CI             | CI             |               |             |                |                |
| XC3164A | -2  |                |                |                | CL             |             |                |                |                |               |             | CL             | CL             |               |             |                |                |
|         | -1  |                |                |                | 0              |             |                |                |                |               |             | 0              | C              |               |             |                |                |
|         | -09 |                |                |                | C C            |             |                |                |                |               |             | C              | C C            |               |             |                |                |
|         | -4  |                |                |                | CI             |             |                |                |                |               |             | CI             | CI             | CI            | CI          | CL             | CL             |
|         | -3  |                |                |                | CI             |             |                |                |                |               |             | CI             | CI             | CI            | CI          | CI             | CI             |
| XC3190A | -2  |                |                |                | CI             |             |                |                |                |               |             | CI             | CI             | CI            | CI          | CI             | CI             |
|         | -1  |                |                |                | C              |             |                |                |                |               |             | C              | C              | C             | C           | C              | C              |
|         | -09 |                |                |                | C              |             |                |                |                |               |             | C              | C              | C             | C           | C              | C              |
|         | -4  |                |                |                | CI             |             |                |                |                |               |             | •              | CI             | CI            | CI          | -              | CI             |
|         | -3  |                |                |                | CI             |             |                |                |                |               |             |                | CI             | CI            | CI          |                | CI             |
| XC3195A | -2  |                |                |                | CI             |             |                |                |                |               |             |                | CI             | CI            | CI          |                | CI             |
|         | -1  |                |                |                | С              |             |                |                |                |               |             |                | С              | С             | С           |                | С              |
|         | -09 |                |                |                | С              |             |                |                |                |               |             |                | С              | С             | С           |                | С              |

| Pins    | 44                             | 64             | 68             | 8              | 4           |                | 100            |                | 13            |             | 144            | 160            | 17            | 75          | 176            | 208            |
|---------|--------------------------------|----------------|----------------|----------------|-------------|----------------|----------------|----------------|---------------|-------------|----------------|----------------|---------------|-------------|----------------|----------------|
| Туре    | Plast.<br>PLCC                 | Plast.<br>VQFP | Plast.<br>PLCC | Plast.<br>PLCC | Cer.<br>PGA | Plast.<br>PQFP | Plast.<br>TQFP | Plast.<br>VQFP | Plast.<br>PGA | Cer.<br>PGA | Plast.<br>TQFP | Plast.<br>PQFP | Plast.<br>PGA | Cer.<br>PGA | Plast.<br>TQFP | Plast.<br>PQFP |
| Code    | PC44                           | VQ64           | PC68           | PC84           | PG84        | PQ100          | TQ100          | VQ100          | PP132         | PG132       | TQ144          | PQ160          | PP175         | PG175       | TQ176          | PQ208          |
| XC3142L |                                |                |                | С              |             |                |                | С              |               |             | С              |                |               |             |                |                |
|         |                                |                |                | С              |             |                |                | С              |               |             | С              |                |               |             |                |                |
| XC3190L |                                |                |                | С              |             |                |                |                |               |             | С              |                |               |             | С              |                |
|         |                                |                |                | С              |             |                |                |                |               |             | С              |                |               |             | С              |                |
| Notos:  | $\dot{\Gamma} = \Gamma \alpha$ | mmorci         |                | )∘ to ⊥8/      | 5°C         |                |                | istrial T      | 109           | ,<br>to ±10 | ∩°C            |                |               |             |                |                |

C = Commercial,  $T_J = 0^\circ$  to +85°C Notes: I = Industrial,  $T_J = -40^\circ$  to +100°C

# Number of Available I/O Pins

|                 |         |    | Number of Package Pins |    |    |     |     |     |     |     |     |     |  |
|-----------------|---------|----|------------------------|----|----|-----|-----|-----|-----|-----|-----|-----|--|
|                 | Max I/O | 44 | 64                     | 68 | 84 | 100 | 132 | 144 | 160 | 175 | 176 | 208 |  |
| XC3020A/XC3120A | 64      |    |                        | 58 | 64 | 64  |     |     |     |     |     |     |  |
| XC3030A/XC3130A | 80      | 34 | 54                     | 58 | 74 | 80  |     |     |     |     |     |     |  |
| XC3042A/3142A   | 96      |    |                        |    | 74 | 82  | 96  | 96  |     |     |     |     |  |
| XC2064A/XC3164A | 120     |    |                        |    | 70 |     | 110 | 120 | 120 |     |     |     |  |
| XC3090A/XC3190A | 144     |    |                        |    | 70 |     |     | 122 | 138 | 144 | 144 | 144 |  |
| XC3195A         | 176     |    |                        |    | 70 |     |     |     | 138 | 144 |     | 176 |  |

# **Ordering Information**



#### **Revision History**

| Date  | Revision                                                            |
|-------|---------------------------------------------------------------------|
| 11/98 | Revised version number to 3.1, removed XC3100A-5 obsolete packages. |
|       |                                                                     |

**XILINX**<sup>®</sup>