# E·XFL

## AMD Xilinx - XC3064A-7PQ160C Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                             |
|--------------------------------|-------------------------------------------------------------|
| Product Status                 | Obsolete                                                    |
| Number of LABs/CLBs            | 224                                                         |
| Number of Logic Elements/Cells | -                                                           |
| Total RAM Bits                 | 46064                                                       |
| Number of I/O                  | 120                                                         |
| Number of Gates                | 4500                                                        |
| Voltage - Supply               | 4.75V ~ 5.25V                                               |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                             |
| Package / Case                 | 160-BQFP                                                    |
| Supplier Device Package        | 160-PQFP (28x28)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/xilinx/xc3064a-7pq160c |
|                                |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## Introduction

XC3000-Series Field Programmable Gate Arrays (FPGAs) provide a group of high-performance, high-density, digital integrated circuits. Their regular, extendable, flexible, user-programmable array architecture is composed of a configuration program store plus three types of configurable elements: a perimeter of I/O Blocks (IOBs), a core array of Configurable Logic Bocks (CLBs) and resources for interconnection. The general structure of an FPGA is shown in Figure 2. The development system provides schematic capture and auto place-and-route for design entry. Logic and timing simulation, and in-circuit emulation are available as design verification alternatives. The design editor is used for interactive design optimization, and to compile the data pattern that represents the configuration program.

The FPGA user logic functions and interconnections are determined by the configuration program data stored in internal static memory cells. The program can be loaded in any of several modes to accommodate various system requirements. The program data resides externally in an EEPROM, EPROM or ROM on the application circuit board, or on a floppy disk or hard disk. On-chip initialization logic provides for optional automatic loading of program data at power-up. The companion XC17XX Serial Configuration program storage in a one-time programmable package.

The XC3000 Field Programmable Gate Array families provide a variety of logic capacities, package styles, temperature ranges and speed grades.

## **XC3000 Series Overview**

There are now four distinct family groupings within the XC3000 Series of FPGA devices:

- XC3000A Family
- XC3000L Family
- XC3100A Family
- XC3100L Family

All four families share a common architecture, development software, design and programming methodology, and also common package pin-outs. An extensive Product Description covers these common aspects.

Detailed parametric information for the XC3000A, XC3000L, XC3100A, and XC3100L product families is then provided. (The XC3000 and XC3100 families are not recommended for new designs.)

Here is a simple overview of those XC3000 products currently emphasized:

- XC3000A Family The XC3000A is an enhanced version of the basic XC3000 family, featuring additional interconnect resources and other user-friendly enhancements.
- XC3000L Family The XC3000L is identical in architecture and features to the XC3000A family, but operates at a nominal supply voltage of 3.3 V. The XC3000L is the right solution for battery-operated and low-power applications.
- XC3100A Family The XC3100A is a performance-optimized relative of the XC3000A family. While both families are bitstream and footprint compatible, the XC3100A family extends toggle rates to 370 MHz and in-system performance to over 80 MHz. The XC3100A family also offers one additional array size, the XC3195A.
- XC3100L Family The XC3100L is identical in architectures and features to the XC3100A family, but operates at a nominal supply voltage of 3.3V.

Figure 1 illustrates the relationships between the families. Compared to the original XC3000 family, XC3000A offers additional functionality and increased speed. The XC3000L family offers the same additional functionality, but reduced speed due to its lower supply voltage of 3.3 V. The XC3100A family offers substantially higher speed and higher density with the XC3195A.

## New XC3000 Series Compared to Original XC3000 Family

For readers already familiar with the original XC3000 family of FPGAs, the major new features in the XC3000A, XC3000L, XC3100A, and XC3100L families are listed in this section.

All of these new families are upward-compatible extensions of the original XC3000 FPGA architecture. Any bitstream used to configure an XC3000 device will configure the corresponding XC3000A, XC3000L, XC3100A, or XC3100L device exactly the same way.

The XC3100A and XC3100L FPGA architectures are upward-compatible extensions of the XC3000A and XC3000L architectures. Any bitstream used to configure an XC3000A or XC3000L device will configure the corresponding XC3100A or XC3100L device exactly the same way.



## Improvements in the XC3000A and XC3000L Families

The XC3000A and XC3000L families offer the following enhancements over the popular XC3000 family:

The XC3000A and XC3000L families have additional interconnect resources to drive the I-inputs of TBUFs driving horizontal Longlines. The CLB Clock Enable input can be driven from a second vertical Longline. These two additions result in more efficient and faster designs when horizontal Longlines are used for data bussing.

During configuration, the XC3000A and XC3000L devices check the bit-stream format for stop bits in the appropriate positions. Any error terminates the configuration and pulls INIT Low.

When the configuration process is finished and the device starts up in user mode, the first activation of the outputs is automatically slew-rate limited. This feature, called Soft Startup, avoids the potential ground bounce when all out-puts are turned on simultaneously. After start-up, the slew rate of the individual outputs is, as in the XC3000 family, determined by the individual configuration option.

## Improvements in the XC3100A and XC3100L Families

Based on a more advanced CMOS process, the XC3100A and XC3100L families are architecturally-identical, performance-optimized relatives of the XC3000A and XC3000L families. While all families are footprint compatible, the XC3100A family extends achievable system performance beyond 85 MHz.



Figure 1: XC3000 FPGA Families

7

XILINX®



Figure 3: Static Configuration Memory Cell.

It is loaded with one bit of configuration program and controls one program selection in the Field Programmable Gate Array.

The memory cell outputs Q and  $\overline{Q}$  use ground and V<sub>CC</sub> levels and provide continuous, direct control. The additional capacitive load together with the absence of address decoding and sense amplifiers provide high stability to the cell. Due to the structure of the configuration memory cells, they are not affected by extreme power-supply excursions or very high levels of alpha particle radiation. In reliability

## **XC3000 Series Field Programmable Gate Arrays**

testing, no soft errors have been observed even in the presence of very high doses of alpha radiation.

The method of loading the configuration data is selectable. Two methods use serial data, while three use byte-wide data. The internal configuration logic utilizes framing information, embedded in the program data by the development system, to direct memory-cell loading. The serial-data framing and length-count preamble provide programming compatibility for mixes of various FPGA device devices in a synchronous, serial, daisy-chain fashion.

#### I/O Block

Each user-configurable IOB shown in Figure 4, provides an interface between the external package pin of the device and the internal user logic. Each IOB includes both registered and direct input paths. Each IOB provides a programmable 3-state output buffer, which may be driven by a registered or direct output signal. Configuration options allow each IOB an inversion, a controlled slew rate and a high impedance pull-up. Each input circuit also provides input clamping diodes to provide electrostatic protection, and circuits to inhibit latch-up produced by input currents.



#### Figure 4: Input/Output Block.

Each IOB includes input and output storage elements and I/O options selected by configuration memory cells. A choice of two clocks is available on each die edge. The polarity of each clock line (not each flip-flop or latch) is programmable. A clock line that triggers the flip-flop on the rising edge is an active Low Latch Enable (Latch transparent) signal and vice versa. Passive pull-up can only be enabled on inputs, not on outputs. All user inputs are programmed for TTL or CMOS thresholds.

## **XILINX**<sup>®</sup>

## **Crystal Oscillator**

Figure 18 also shows the location of an internal high speed inverting amplifier that may be used to implement an on-chip crystal oscillator. It is associated with the auxiliary buffer in the lower right corner of the die. When the oscillator is configured and connected as a signal source, two special user IOBs are also configured to connect the oscillator amplifier with external crystal oscillator components as shown in Figure 19. A divide by two option is available to assure symmetry. The oscillator circuit becomes active early in the configuration process to allow the oscillator to stabilize. Actual internal connection is delayed until completion of configuration. In Figure 19 the feedback resistor R1, between the output and input, biases the amplifier at threshold. The inversion of the amplifier, together with the R-C networks and an AT-cut series resonant crystal, produce the 360-degree phase shift of the Pierce oscillator. A series resistor R2 may be included to add to the amplifier output impedance when needed for phase-shift control, crystal resistance matching, or to limit the amplifier input swing to control clipping at large amplitudes. Excess feedback voltage may be corrected by the ratio of C2/C1. The amplifier is designed to be used from 1 MHz to about one-half the specified CLB toggle frequency. Use at frequencies below 1 MHz may require individual characterization with respect to a series resistance. Crystal oscillators above 20 MHz generally require a crystal which operates in a third overtone mode, where the fundamental frequency must be suppressed by an inductor across C2, turning this parallel resonant circuit to double the fundamental crystal frequency, i.e., 2/3 of the desired third harmonic frequency network. When the oscillator inverter is not used, these IOBs and their package pins are available for general user I/O.



|              | 44 PIN | 68 PIN | 84 I | PIN | 100  | 100 PIN |     | 160 PIN | 164 PIN | 175 PIN | 176 PIN | 208 PIN |
|--------------|--------|--------|------|-----|------|---------|-----|---------|---------|---------|---------|---------|
|              | PLCC   | PLCC   | PLCC | PGA | CQFP | PQFP    | PGA | PQFP    | CQFP    | PGA     | TQFP    | PQFP    |
| XTAL 1 (OUT) | 30     | 47     | 57   | J11 | 67   | 82      | P13 | 82      | 105     | T14     | 91      | 110     |
| XTAL 2 (IN)  | 26     | 43     | 53   | L11 | 61   | 76      | M13 | 76      | 99      | P15     | 85      | 100     |

X7064

**Figure 19:** Crystal Oscillator Inverter. When activated, and by selecting an output network for its buffer, the crystal oscillator inverter uses two unconfigured package pins and external components to implement an oscillator. An optional divide-by-two mode is available to assure symmetry.



## Configuration

### **Initialization Phase**

An internal power-on-reset circuit is triggered when power is applied. When V<sub>CC</sub> reaches the voltage at which portions of the FPGA device begin to operate (nominally 2.5 to 3 V), the programmable I/O output buffers are 3-stated and a high-impedance pull-up resistor is provided for the user I/O pins. A time-out delay is initiated to allow the power supply voltage to stabilize. During this time the power-down mode is inhibited. The Initialization state time-out (about 11 to 33 ms) is determined by a 14-bit counter driven by a self-generated internal timer. This nominal 1-MHz timer is subject to variations with process, temperature and power supply. As shown in Table 1, five configuration mode choices are available as determined by the input levels of three mode pins; M0, M1 and M2.

#### **Table 1: Configuration Mode Choices**

| MO | M1 | M2 | CCLK   | Mode       | Data                        |
|----|----|----|--------|------------|-----------------------------|
| 0  | 0  | 0  | output | Master     | Bit Serial                  |
| 0  | 0  | 1  | output | Master     | Byte Wide Addr. = 0000 up   |
| 0  | 1  | 0  |        | reserved   | —                           |
| 0  | 1  | 1  | output | Master     | Byte Wide Addr. = FFFF down |
| 1  | 0  | 0  | —      | reserved   | —                           |
| 1  | 0  | 1  | output | Peripheral | Byte Wide                   |
| 1  | 1  | 0  | —      | reserved   | —                           |
| 1  | 1  | 1  | input  | Slave      | Bit Serial                  |

## XC3000 Series Field Programmable Gate Arrays

In Master configuration modes, the device becomes the source of the Configuration Clock (CCLK). The beginning of configuration of devices using Peripheral or Slave modes must be delayed long enough for their initialization to be completed. An FPGA with mode lines selecting a Master configuration mode extends its initialization state using four times the delay (43 to 130 ms) to assure that all daisy-chained slave devices, which it may be driving, will be ready even if the master is very fast, and the slave(s) very slow. Figure 20 shows the state sequences. At the end of Initialization, the device enters the Clear state where it clears the configuration memory. The active Low, open-drain initialization signal INIT indicates when the Initialization and Clear states are complete. The FPGA tests for the absence of an external active Low RESET before it makes a final sample of the mode lines and enters the Configuration state. An external wired-AND of one or more INIT pins can be used to control configuration by the assertion of the active-Low RESET of a master mode device or to signal a processor that the FPGAs are not yet initialized.

If a configuration has begun, a re-assertion of RESET for a minimum of three internal timer cycles will be recognized and the FPGA will initiate an abort, returning to the Clear state to clear the partially loaded configuration memory words. The FPGA will then resample RESET and the mode lines before re-entering the Configuration state.

During configuration, the XC3000A, XC3000L, XC3100A, and XC3100L devices check the bit-stream format for stop bits in the appropriate positions. Any error terminates the configuration and pulls INIT Low.

All User I/O Pins 3-Stated with High Impedance Pull-Up, HDC=High, LDC=Low





7-19



a synchronous start-up sequence and become operational. See Figure 22. Two CCLK cycles after the completion of loading configuration data, the user I/O pins are enabled as configured. As selected, the internal user-logic RESET is released either one clock cycle before or after the I/O pins become active. A similar timing selection is programmable for the DONE/PROG output signal. DONE/PROG may also be programmed to be an open drain or include a pull-up resistor to accommodate wired ANDing. The High During Configuration (HDC) and Low During Configuration (LDC) are two user I/O pins which are driven active while an FPGA is in its Initialization, Clear or Configure states. They and DONE/PROG provide signals for control of external logic signals such as RESET, bus enable or PROM enable during configuration. For parallel Master configuration modes, these signals provide PROM enable control and allow the data pins to be shared with user logic signals.

User I/O inputs can be programmed to be either TTL or CMOS compatible thresholds. At power-up, all inputs have TTL thresholds and can change to CMOS thresholds at the completion of configuration if the user has selected CMOS thresholds. The threshold of PWRDWN and the direct clock inputs are fixed at a CMOS level.

If the crystal oscillator is used, it will begin operation before configuration is complete to allow time for stabilization before it is connected to the internal circuitry. **Configuration Data** 

Configuration data to define the function and interconnection within a Field Programmable Gate Array is loaded from an external storage at power-up and after a re-program signal. Several methods of automatic and controlled loading of the required data are available. Logic levels applied to mode selection pins at the start of configuration time determine the method to be used. See Table 1. The data may be either bit-serial or byte-parallel, depending on the configuration mode. The different FPGAs have different sizes and numbers of data frames. To maintain compatibility between various device types, the Xilinx product families use compatible configuration formats. For the XC3020A, configuration requires 14779 bits for each device, arranged in 197 data frames. An additional 40 bits are used in the header. See Figure 22. The specific data format for each device is produced by the development system and one or more of these files can then be combined and appended to a length count preamble and be transformed into a PROM format file by the development system. A compatibility exception precludes the use of an XC2000-series device as the master for XC3000-series devices if their DONE or RESET are programmed to occur after their outputs become active. The Tie Option defines output levels of unused blocks of a design and connects these to unused routing resources. This prevents indeterminate levels that might produce parasitic supply currents. If unused blocks are not sufficient to complete the tie, the user can indicate nets which must not



Figure 22: Configuration and Start-up of One or More FPGAs.

## Product Obsolete or Under Obsolescence

## **XC3000 Series Field Programmable Gate Arrays**



|      | Description      |   | Symbol           | Min | Max | Units |
|------|------------------|---|------------------|-----|-----|-------|
|      | To address valid | 1 | T <sub>RAC</sub> | 0   | 200 | ns    |
|      | To data setup    | 2 | T <sub>DRC</sub> | 60  |     | ns    |
| RCLK | To data hold     | 3 | T <sub>RCD</sub> | 0   |     | ns    |
|      | RCLK High        |   | T <sub>RCH</sub> | 600 |     | ns    |
|      | RCLK Low         |   | T <sub>RCL</sub> | 4.0 |     | μs    |

Notes: 1. At power-up, V<sub>CC</sub> must rise from 2.0 V to V<sub>CC</sub> min in less than 25 ms. If this is not possible, configuration can be delayed by holding RESET Low until VCC has reached 4.0 V (2.5 V for the XC3000L). A very long V<sub>CC</sub> rise time of >100 ms, or a non-monotonically rising V<sub>CC</sub> may require a >6-μs High level on RESET, followed by a >6-μs Low level on RESET and D/P after V<sub>CC</sub> has reached 4.0 V (2.5 V for the XC3000L).
2. Configuration can be controlled by holding RESET Low with or until after the INIT of all daisy-chain slave-mode devices is

High.

This timing diagram shows that the EPROM requirements are extremely relaxed: EPROM access time can be longer than 4000 ns. EPROM data output has no hold time requirements.

Figure 26: Master Parallel Mode Programming Switching Characteristics



#### **Peripheral Mode**

Peripheral mode uses the trailing edge of the logic AND condition of the CS0, CS1, CS2, and WS inputs to accept byte-wide data from a microprocessor bus. In the lead FPGA, this data is loaded into a double-buffered UART-like parallel-to-serial converter and is serially shifted into the internal logic. The lead FPGA presents the preamble data (and all data that overflows the lead device) on the DOUT pin.

The Ready/Busy output from the lead device acts as a handshake signal to the microprocessor. RDY/BUSY goes Low when a byte has been received, and goes High again

when the byte-wide input buffer has transferred its information into the shift register, and the buffer is ready to receive new data. The length of the BUSY signal depends on the activity in the UART. If the shift register had been empty when the new byte was received, the BUSY signal lasts for only two CCLK periods. If the shift register was still full when the new byte was received, the BUSY signal can be as long as nine CCLK periods.

Note that after the last byte has been entered, only seven of its bits are shifted out. CCLK remains High with DOUT equal to bit 6 (the next-to-last bit) of the last byte entered.



Figure 27: Peripheral Mode Circuit Diagram

XILINX<sup>®</sup>

## **General XC3000 Series Switching Characteristics**



|            | Description                           |   | Symbol            | Min | Max | Units |
|------------|---------------------------------------|---|-------------------|-----|-----|-------|
|            | M0, M1, M2 setup time required        | 2 | T <sub>MR</sub>   | 1   |     | μs    |
| RESET (2)  | M0, M1, M2 hold time required         | 3 | T <sub>RM</sub>   | 4.5 |     | μs    |
|            | RESET Width (Low) req. for Abort      | 4 | T <sub>MRW</sub>  | 6   |     | μs    |
| DONE/PROG  | Width (Low) required for Re-config.   | 5 | T <sub>PGW</sub>  | 6   |     | μs    |
| DONE/FROG  | INIT response after D/P is pulled Low | 6 | T <sub>PGI</sub>  |     | 7   | μs    |
| PWRDWN (3) | Power Down V <sub>CC</sub>            |   | V <sub>CCPD</sub> | 2.3 |     | V     |

Notes: 1. At power-up, V<sub>CC</sub> must rise from 2.0 V to V<sub>CC</sub> min in less than 25 ms. If this is not possible, configuration can be delayed by holding RESET Low until Vcc has reached 4.0 V (2.5 V for XC3000L). A very long Vcc rise time of >100 ms, or a non-monotonically rising V<sub>CC</sub> may require a >1-μs High level on RESET, followed by a >6-μs Low level on RESET and D/P after V<sub>CC</sub> has reached 4.0 V (2.5 V for XC3000L).
 RESET timing relative to valid mode lines (M0, M1, M2) is relevant when RESET is used to delay configuration. The rest of t

specified hold time is caused by a shift-register filter slowing down the response to RESET during configuration. 3. PWRDWN transitions must occur while  $V_{CC}$  >4.0 V(2.5 V for XC3000L).



## **XC3000A Switching Characteristics**

Xilinx maintains test specifications for each product as controlled documents. To insure the use of the most recently released device performance parameters, please request a copy of the current test-specification revision.

## **XC3000A Operating Conditions**

| Symbol           | Description                                                        | Min  | Max             | Units           |
|------------------|--------------------------------------------------------------------|------|-----------------|-----------------|
| V <sub>CC</sub>  | Supply voltage relative to GND Commercial 0°C to +85°C junction    | 4.75 | 5.25            | V               |
|                  | Supply voltage relative to GND Industrial -40°C to +100°C junction | 4.5  | 5.5             | V               |
| VIHT             | High-level input voltage — TTL configuration                       | 2.0  | V <sub>CC</sub> | V               |
| V <sub>ILT</sub> | Low-level input voltage — TTL configuration                        | 0    | 0.8             | V               |
| V <sub>IHC</sub> | High-level input voltage — CMOS configuration                      | 70%  | 100%            | V <sub>CC</sub> |
| V <sub>ILC</sub> | Low-level input voltage — CMOS configuration                       | 0    | 20%             | V <sub>CC</sub> |
| T <sub>IN</sub>  | Input signal transition time                                       |      | 250             | ns              |

Note: At junction temperatures above those listed as Operating Conditions, all delay parameters increase by 0.3% per °C.

## **XC3000A DC Characteristics Over Operating Conditions**

| Symbol            | Description                                                                                                                                             |                                           | Min  | Max                             | Units                      |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|------|---------------------------------|----------------------------|
| V <sub>OH</sub>   | High-level output voltage (@ $I_{OH} = -4.0 \text{ mA}, V_{CC} \text{ min}$ )                                                                           | Commercial                                | 3.86 |                                 | V                          |
| V <sub>OL</sub>   | Low-level output voltage (@ I <sub>OL</sub> = 4.0 mA, V <sub>CC</sub> min)                                                                              | Commercial                                |      | 0.40                            | V                          |
| V <sub>OH</sub>   | High-level output voltage (@ I <sub>OH</sub> = -4.0 mA, V <sub>CC</sub> min)                                                                            | Industrial                                | 3.76 |                                 | V                          |
| V <sub>OL</sub>   | Low-level output voltage (@ I <sub>OL</sub> = 4.0 mA, V <sub>CC</sub> min)                                                                              | Industrial                                |      | 0.40                            | V                          |
| V <sub>CCPD</sub> | Power-down supply voltage (PWRDWN must be Low)                                                                                                          |                                           | 2.30 |                                 | V                          |
| I <sub>CCPD</sub> | Power-down supply current<br>(V <sub>CC(MAX)</sub> @ T <sub>MAX</sub> )                                                                                 | 3020A<br>3030A<br>3042A<br>3064A<br>3090A |      | 100<br>160<br>240<br>340<br>500 | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ |
| I <sub>CCO</sub>  | Quiescent FPGA supply current in addition to I <sub>CCPD</sub><br>Chip thresholds programmed as CMOS levels<br>Chip thresholds programmed as TTL levels |                                           |      | 500<br>10                       | μA<br>μA                   |
| ١ <sub>IL</sub>   | Input Leakage Current                                                                                                                                   |                                           | -10  | +10                             | μA                         |
| 0                 | Input capacitance, all packages except PGA175<br>(sample tested)<br>All Pins except XTL1 and XTL2<br>XTL1 and XTL2                                      |                                           |      | 10<br>15                        | pF<br>pF                   |
| C <sub>IN</sub>   | Input capacitance, PGA 175<br>(sample tested)<br>All Pins except XTL1 and XTL2<br>XTL1 and XTL2                                                         |                                           |      | 16<br>20                        | pF<br>pF                   |
| I <sub>RIN</sub>  | Pad pull-up (when selected) @ $V_{IN} = 0 V^3$                                                                                                          |                                           | 0.02 | 0.17                            | mA                         |
| I <sub>RLL</sub>  | Horizontal Longline pull-up (when selected) @ logic Low                                                                                                 |                                           |      | 3.4                             | mA                         |

Notes: 1. With no output current loads, no active input or Longline pull-up resistors, all package pins at V<sub>CC</sub> or GND, and the FPGA device configured with a tie option.

 Total continuous output sink current may not exceed 100 mA per ground pin. Total continuous output source may not exceed 100 mA per V<sub>CC</sub> pin. The number of ground pins varies from the XC3020A to the XC3090A.

3. Not tested. Allow an undriven pin to float High. For any other purposes use an external pull-up.

#### **XC3000L Absolute Maximum Ratings**

| Symbol           | Description                                     |                              | Units |
|------------------|-------------------------------------------------|------------------------------|-------|
| V <sub>CC</sub>  | Supply voltage relative to GND                  | -0.5 to +7.0                 | V     |
| V <sub>IN</sub>  | Input voltage with respect to GND               | –0.5 to V <sub>CC</sub> +0.5 | V     |
| V <sub>TS</sub>  | Voltage applied to 3-state output               | –0.5 to V <sub>CC</sub> +0.5 | V     |
| T <sub>STG</sub> | Storage temperature (ambient)                   | -65 to +150                  | °C    |
| T <sub>SOL</sub> | Maximum soldering temperature (10 s @ 1/16 in.) | +260                         | °C    |
| т                | Junction temperature plastic                    | +125                         | °C    |
| Т <sub>Ј</sub>   | Junction temperature ceramic                    | +150                         | °C    |

**Note:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time may affect device reliability.

## **XC3000L Global Buffer Switching Characteristics Guidelines**

|                                                                      | Speed Grade       | -8   |       |
|----------------------------------------------------------------------|-------------------|------|-------|
| Description                                                          | Symbol            | Max  | Units |
| Global and Alternate Clock Distribution <sup>1</sup>                 |                   |      |       |
| Either: Normal IOB input pad through clock buffer                    |                   |      |       |
| to any CLB or IOB clock input                                        | T <sub>PID</sub>  | 9.0  | ns    |
| Or: Fast (CMOS only) input pad through clock                         |                   |      |       |
| buffer to any CLB or IOB clock input                                 | T <sub>PIDC</sub> | 7.0  | ns    |
| <b>TBUF</b> driving a Horizontal Longline (L.L.) <sup>1</sup>        |                   |      |       |
| I to L.L. while T is Low (buffer active)                             | т <sub>ю</sub>    | 5.0  | ns    |
| T $\downarrow$ to L.L. active and valid with single pull-up resistor | T <sub>ON</sub>   | 12.0 | ns    |
| T↑ to L.L. High with single pull-up resistor                         | T <sub>PUS</sub>  | 24.0 | ns    |
| BIDI                                                                 |                   |      |       |
| Bidirectional buffer delay                                           | T <sub>BIDI</sub> | 2.0  | ns    |

Notes: 1. Timing is based on the XC3042A, for other devices see timing calculator.

2. The use of two pull-up resistors per Longline, available on other XC3000 devices, is not a valid option for XC3000L devices.

XILINX<sup>®</sup>

## **XC3000L IOB Switching Characteristics Guidelines (continued)**







## **XC3100A Switching Characteristics**

Xilinx maintains test specifications for each product as controlled documents. To insure the use of the most recently released device performance parameters, please request a copy of the current test-specification revision.

## **XC3100A Operating Conditions**

| Symbol           | Description                                                        | Min  | Max             | Units           |
|------------------|--------------------------------------------------------------------|------|-----------------|-----------------|
| V                | Supply voltage relative to GND Commercial 0°C to +85°C junction    | 4.25 | 5.25            | V               |
| V <sub>CC</sub>  | Supply voltage relative to GND Industrial -40°C to +100°C junction | 4.5  | 5.5             | V               |
| VIHT             | High-level input voltage — TTL configuration                       | 2.0  | V <sub>CC</sub> | V               |
| V <sub>ILT</sub> | Low-level input voltage — TTL configuration                        | 0    | 0.8             | V               |
| VIHC             | High-level input voltage — CMOS configuration                      | 70%  | 100%            | V <sub>CC</sub> |
| V <sub>ILC</sub> | Low-level input voltage — CMOS configuration                       | 0    | 20%             | V <sub>CC</sub> |
| T <sub>IN</sub>  | Input signal transition time                                       |      | 250             | ns              |

Note: At junction temperatures above those listed as Operating Conditions, all delay parameters increase by 0.3% per °C.

## **XC3100A DC Characteristics Over Operating Conditions**

| Symbol            | Description                                                                                                                                                         |            | Min  | Max      | Units    |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|----------|----------|
| V <sub>OH</sub>   | High-level output voltage (@ I <sub>OH</sub> = -8.0 mA, V <sub>CC</sub> min)                                                                                        | Commercial |      |          | V        |
| V <sub>OL</sub>   | Low-level output voltage (@ I <sub>OL</sub> = 8.0 mA, V <sub>CC</sub> min)                                                                                          | Commercial |      | 0.40     | V        |
| V <sub>OH</sub>   | High-level output voltage (@ I <sub>OH</sub> = -8.0 mA, V <sub>CC</sub> min)                                                                                        | Industrial | 3.76 |          | V        |
| V <sub>OL</sub>   | Low-level output voltage (@ I <sub>OL</sub> = 8.0 mA, V <sub>CC</sub> min)                                                                                          | Industrial |      | 0.40     | V        |
| V <sub>CCPD</sub> | Power-down supply voltage (PWRDWN must be Low)                                                                                                                      |            | 2.30 |          | V        |
| I <sub>CCO</sub>  | Quiescent LCA supply current in addition to I <sub>CCPD</sub> <sup>1</sup><br>Chip thresholds programmed as CMOS levels<br>Chip thresholds programmed as TTL levels |            |      | 8<br>14  | mA<br>mA |
| ١ <sub>IL</sub>   | Input Leakage Current                                                                                                                                               |            | -10  | +10      | μΑ       |
| C                 | Input capacitance, all packages except PGA175<br>(sample tested)<br>All Pins except XTL1 and XTL2<br>XTL1 and XTL2                                                  |            |      | 10<br>15 | pF<br>pF |
| C <sub>IN</sub>   | Input capacitance, PGA 175<br>(sample tested)<br>All Pins except XTL1 and XTL2<br>XTL1 and XTL2                                                                     |            |      | 15<br>20 | pF<br>pF |
| I <sub>RIN</sub>  | Pad pull-up (when selected) @ $V_{IN} = 0 V^3$                                                                                                                      |            | 0.02 | 0.17     | mA       |
| I <sub>RLL</sub>  | Horizontal Longline pull-up (when selected) @ logic Low                                                                                                             |            | 0.20 | 2.80     | mA       |

**Notes:** 1. With no output current loads, no active input or Longline pull-up resistors, all package pins at V<sub>CC</sub> or GND, and the LCA device configured with a tie option.

2. Total continuous output sink current may not exceed 100 mA per ground pin. The number of ground pins varies from two for the XC3120A in the PC84 package, to eight for the XC3195A in the PQ208 package.

3. Not tested. Allows an undriven pin to float High. For any other purpose, use an external pull-up.



## **XC3100A IOB Switching Characteristics Guidelines**

Testing of the switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100% functionally tested. Since many internal timing parameters cannot be measured directly, they are derived from benchmark timing patterns. The following guidelines reflect worst-case values over the recommended operating conditions. For more detailed, more precise, and more up-to-date timing information, use the values provided by the timing calculator and used in the simulator.

| S                                                                                                                                                        | pee                | d Grade                                                                          | -                                    | 4                            | -                                | 3                            | -                               | 2                            | -                               | 1                            | -0                              | )9                           |                            |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------------------------------------------------------------------|--------------------------------------|------------------------------|----------------------------------|------------------------------|---------------------------------|------------------------------|---------------------------------|------------------------------|---------------------------------|------------------------------|----------------------------|
| Description                                                                                                                                              | S                  | Symbol                                                                           |                                      | Max                          | Min                              | Max                          | Min                             | Max                          | Min                             | Max                          | Min                             | Max                          | Units                      |
| Propagation Delays (Input)<br>Pad to Direct In (I)<br>Pad to Registered In (Q)                                                                           | 3                  | T <sub>PID</sub>                                                                 |                                      | 2.5                          |                                  | 2.2                          |                                 | 2.0                          |                                 | 1.7                          |                                 | 1.55                         | ns                         |
| with latch transparent(XC3100A)Clock (IK) to Registered In (Q)                                                                                           | 4                  | T <sub>PTG</sub><br>T <sub>IKRI</sub>                                            |                                      | 12.0<br>2.5                  |                                  | 11.0<br>2.2                  |                                 | 11.0<br>1.9                  |                                 | 10.0<br>1.7                  |                                 | 9.2<br>1.55                  | ns<br>ns                   |
| Set-up Time (Input)<br>Pad to Clock (IK) set-up time<br>XC3120A, XC3130A<br>XC3142A<br>XC3164A<br>XC3190A<br>XC3195A                                     | 1                  | T <sub>PICK</sub>                                                                | 10.6<br>10.7<br>11.0<br>11.2<br>11.6 |                              | 9.4<br>9.5<br>9.7<br>9.9<br>10.3 |                              | 8.9<br>9.0<br>9.2<br>9.4<br>9.8 |                              | 8.0<br>8.1<br>8.3<br>8.5<br>8.9 |                              | 7.2<br>7.3<br>7.5<br>7.7<br>8.1 |                              | ns<br>ns<br>ns<br>ns<br>ns |
| Propagation Delays (Output)<br>Clock (OK) to Pad (fast)<br>same (slew rate limited)<br>Output (O) to Pad (fast)<br>same (slew-rate limited)<br>(XC3100A) | 7<br>7<br>10<br>10 | T <sub>OKPO</sub><br>T <sub>OKPO</sub><br>T <sub>OPF</sub><br>T <sub>OPS</sub>   |                                      | 5.0<br>12.0<br>3.7<br>11.0   |                                  | 4.4<br>10.0<br>3.3<br>9.0    |                                 | 3.7<br>9.7<br>3.0<br>8.7     |                                 | 3.4<br>8.4<br>3.0<br>8.0     |                                 | 3.3<br>6.9<br>2.9<br>6.5     | ns<br>ns<br>ns<br>ns<br>ns |
| 3-state to Pad<br>begin hi-Z (fast)<br>same (slew-rate limited)<br>3-state to Pad<br>active and valid (fast) (XC3100A)<br>same (slew -rate limited)      | 9<br>9<br>8<br>8   | T <sub>TSHZ</sub><br>T <sub>TSHZ</sub><br>T <sub>TSON</sub><br>T <sub>TSON</sub> |                                      | 6.2<br>6.2<br>10.0<br>17.0   |                                  | 5.5<br>5.5<br>9.0<br>15.0    |                                 | 5.0<br>5.0<br>8.5<br>14.2    |                                 | 4.5<br>4.5<br>6.5<br>11.5    |                                 | 4.05<br>4.05<br>5.0<br>8.6   | ns<br>ns<br>ns<br>ns       |
| Set-up and Hold Times (Output)<br>Output (O) to clock (OK) set-up time<br>(XC3100A)<br>Output (O) to clock (OK) hold time                                | 5<br>6             | T <sub>OOK</sub>                                                                 | 4.5<br>0                             |                              |                                  |                              | 3.6<br>0                        |                              | 3.2<br>0                        |                              | 2.9                             |                              | ns<br>ns                   |
| Clock<br>Clock High time<br>Clock Low time<br>Max. flip-flop toggle rate                                                                                 | 11<br>12           | T <sub>IOH</sub><br>T <sub>IOL</sub><br>F <sub>CLK</sub>                         | 2.0<br>2.0<br>227                    |                              | 1.6<br>1.6<br>270                |                              | 1.3<br>1.3<br>323               |                              | 1.3<br>1.3<br>323               |                              | 1.3<br>1.3<br>370               |                              | ns<br>ns<br>MHz            |
| Global Reset Delays<br>RESET Pad to Registered In (Q)<br>(XC3142A)<br>(XC3190A)<br>RESET Pad to output pad (fast)<br>(slew-rate limited)                 | 13<br>15<br>15     | T <sub>RRI</sub><br>T <sub>RPO</sub><br>T <sub>RPO</sub>                         |                                      | 15.0<br>25.5<br>20.0<br>27.0 |                                  | 13.0<br>21.0<br>17.0<br>23.0 |                                 | 13.0<br>21.0<br>17.0<br>23.0 |                                 | 13.0<br>21.0<br>17.0<br>22.0 |                                 | 14.4<br>21.0<br>17.0<br>21.0 | ns<br>ns<br>ns<br>ns       |

Notes: 1. Timing is measured at pin threshold, with 50 pF external capacitive loads (incl. test fixture). For larger capacitive loads, see XAPP024. Typical slew rate limited output rise/fall times are approximately four times longer.

2. Voltage levels of unused (bonded and unbonded) pads must be valid logic levels. Each can be configured with the internal pull-up resistor or alternatively configured as a driven output or driven from an external source.

3. Input pad set-up time is specified with respect to the internal clock (ik). In order to calculate system set-up time, subtract clock delay (pad to ik) from the input pad set-up time value. Input pad holdtime with respect to the internal clock (ik) is negative. This means that pad level changes immediately before the internal clock edge (ik) will not be recognized.

4. T<sub>PID</sub>, T<sub>PTG</sub>, and T<sub>PICK</sub> are 3 ns higher for XTL2 when the pin is configured as a user input.



## **XC3100L Switching Characteristics**

Xilinx maintains test specifications for each product as controlled documents. To insure the use of the most recently released device performance parameters, please request a copy of the current test-specification revision.

## **XC3100L Operating Conditions**

| Symbol          | Description                                                     | Min  | Max                   | Units |
|-----------------|-----------------------------------------------------------------|------|-----------------------|-------|
| V <sub>CC</sub> | Supply voltage relative to GND Commercial 0°C to +85°C junction | 3.0  | 3.6                   | V     |
| VIH             | High-level input voltage                                        | 2.0  | V <sub>CC</sub> + 0.3 | V     |
| V <sub>IL</sub> | Low-level input voltage                                         | -0.3 | 0.8                   | V     |
| T <sub>IN</sub> | Input signal transition time                                    |      | 250                   | ns    |

Notes: 1. At junction temperatures above those listed as Operating Conditions, all delay parameters increase by 0.3% per °C. 2. Although the present (1996) devices operate over the full supply voltage range from 3.0 V to 5.25 V, Xilinx reserves the right to restrict operation to the 3.0 and 3.6 V range later, when smaller device geometries might preclude operation @ 5 V. Operating conditions are guaranteed in the  $3.0 - 3.6 \vee V_{CC}$  range.

#### XC3100L DC Characteristics Over Operating Conditions

| Symbol            | Description                                                                    | Min                  | Max  | Units |
|-------------------|--------------------------------------------------------------------------------|----------------------|------|-------|
| V                 | High-level output voltage (@ I <sub>OH</sub> = -4.0 mA, V <sub>CC</sub> min)   | 2.4                  |      | V     |
| V <sub>OH</sub>   | High-level output voltage (@ I <sub>OH</sub> = -100.0 μA, V <sub>CC</sub> min) | V <sub>CC</sub> -0.2 |      | V     |
| V                 | Low-level output voltage (@ I <sub>OH</sub> = 4.0 mA, V <sub>CC</sub> min)     |                      | 0.40 | V     |
| V <sub>OL</sub>   | Low-level output voltage (@ I <sub>OH</sub> = +100.0 µA, V <sub>CC</sub> min)  |                      | 0.2  | V     |
| V <sub>CCPD</sub> | Power-down supply voltage (PWRDWN must be Low)                                 | 2.30                 |      | V     |
| I <sub>CCO</sub>  | Quiescent FPGA supply current                                                  |                      | 1.5  | mA    |
|                   | Chip thresholds programmed as CMOS levels <sup>1</sup>                         |                      |      |       |
| IIL               | Input Leakage Current                                                          | -10                  | +10  | μΑ    |
|                   | Input capacitance                                                              |                      |      |       |
| C                 | (sample tested)                                                                |                      |      |       |
| C <sub>IN</sub>   | All pins except XTL1 and XTL2                                                  |                      | 10   | pF    |
|                   | XTL1 and XTL2                                                                  |                      | 15   | pF    |
| I <sub>RIN</sub>  | Pad pull-up (when selected) @ $V_{IN} = 0 V^3$                                 | 0.02                 | 0.17 | mA    |
| I <sub>RLL</sub>  | Horizontal long line pull-up (when selected) @ logic Low                       | 0.20                 | 2.80 | mA    |

Notes: 1. With no output current loads, no active input or long line pull-up resistors, all package pins at V<sub>CC</sub> or GND, and the FPGA configured with a tie option.

2. Total continuous output sink current may not exceed 100 mA per ground pin. Total continuous output source current may not exceed 100 mA per V<sub>CC</sub> pin. The number of ground pins varies from the XC3142L to the XC3190L. 3. Not tested. Allows undriven pins to float High. For any other purpose, use an external pull-up.

### **XC3100L IOB Switching Characteristics Guidelines**

Testing of the switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100% functionally tested. Since many internal timing parameters cannot be measured directly, they are derived from benchmark timing patterns. The following guidelines reflect worst-case values over the recommended operating conditions. For more detailed, more precise, and more up-to-date timing information, use the values provided by the timing calculator and used in the simulator.

|                                                                                                                                                                                                                                                                                   | Sp                                                                                                                                                                  | beed Grade                                      | -                                                                                                                                                                  | -3                |                                                        | -2                |                                                       |                                                          |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------------------------------------|-------------------|-------------------------------------------------------|----------------------------------------------------------|
| Description                                                                                                                                                                                                                                                                       | S                                                                                                                                                                   | Symbol                                          | Min                                                                                                                                                                | Max               | Min                                                    | Max               | Units                                                 |                                                          |
| Propagation Delays (Input)<br>Pad to Direct In (I)<br>Pad to Registered In (Q) with<br>transparent                                                                                                                                                                                | 3                                                                                                                                                                   | T <sub>PID</sub><br>T <sub>PTG</sub>            |                                                                                                                                                                    | 2.2<br>11.0       |                                                        | 2.0<br>11.0       | ns<br>ns                                              |                                                          |
| Clock (IK) to Registered In (C                                                                                                                                                                                                                                                    | 4                                                                                                                                                                   | T <sub>IKRI</sub>                               |                                                                                                                                                                    | 2.2               |                                                        | 1.9               | ns                                                    |                                                          |
| Set-up Time (Input)<br>Pad to Clock (IK) set-up time                                                                                                                                                                                                                              | XC3142L<br>XC3190L                                                                                                                                                  | 1                                               | T <sub>PICK</sub>                                                                                                                                                  | 9.5<br>9.9        |                                                        | 9.0<br>9.4        |                                                       | ns<br>ns                                                 |
| Propagation Delays (Output)<br>Clock (OK) to Pad<br>same<br>Output (O) to Pad<br>same (slew-rat<br>3-state to Pad begin hi-Z<br>same<br>3-state to Pad active and val<br>same<br>Set-up and Hold Times (Output)<br>Output (O) to clock (OK) set-<br>Output (O) to clock (OK) hold | (fast)<br>(slew rate limited)<br>(fast)<br>te limited)(XC3100L)<br>(fast)<br>(slew-rate limited)<br>id (fast)(XC3100L)<br>(slew -rate limited)<br>up time (XC3100L) | 7<br>7<br>10<br>9<br>9<br>8<br>8<br>8<br>5<br>6 | T <sub>OKPO</sub> T <sub>OK</sub><br>PO<br>T <sub>OPF</sub><br>T <sub>TSHZ</sub><br>T <sub>TSHZ</sub><br>T <sub>TSON</sub><br>T <sub>OOK</sub><br>T <sub>OOK</sub> | 4.0               | 4.4<br>10.0<br>3.3<br>9.0<br>5.5<br>5.5<br>9.0<br>15.0 | 3.6               | 4.0<br>9.7<br>3.0<br>8.7<br>5.0<br>5.0<br>8.5<br>14.2 | ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns |
| Clock<br>Clock High time<br>Clock Low time<br>Export Control Maximum flip                                                                                                                                                                                                         |                                                                                                                                                                     | 11<br>12                                        | Т <sub>ЮН</sub><br>Т <sub>ЮН</sub><br>Т <sub>ЮL</sub><br>F <sub>TOG</sub>                                                                                          | 1.6<br>1.6<br>270 |                                                        | 1.3<br>1.3<br>325 |                                                       | ns<br>ns<br>MHz                                          |
| RESET Pad to Registered In<br>RESET Pad to output pad                                                                                                                                                                                                                             | (Q)<br>(XC3142L)<br>(XC3190L)<br>(fast)<br>(slew-rate limited)                                                                                                      | 13<br>15<br>15                                  | T <sub>RRI</sub><br>T <sub>RPO</sub><br>T <sub>RPO</sub>                                                                                                           |                   | 16.0<br>21.0<br>17.0<br>23.0                           |                   | 16.0<br>21.0<br>17.0<br>23.0                          | ns<br>ns<br>ns<br>ns                                     |
| L                                                                                                                                                                                                                                                                                 |                                                                                                                                                                     | 1                                               |                                                                                                                                                                    |                   | Adva                                                   | ance              |                                                       |                                                          |

Notes: 1. Timing is measured at pin threshold, with 50 pF external capacitive loads (incl. test fixture). Typical slew rate limited output rise/fall times are approximately four times longer.

2. Voltage levels of unused (bonded and unbonded) pads must be valid logic levels. Each can be configured with the internal pull-up resistor or alternatively configured as a driven output or driven from an external source.

3. Input pad set-up time is specified with respect to the internal clock (IK). In order to calculate system set-up time, subtract clock delay (pad to ik) from the input pad set-up time value. Input pad holdtime with respect to the internal clock (IK) is negative. This means that pad level changes immediately before the internal clock edge (IK) will not be recognized.

## XC3064A/XC3090A/XC3195A 84-Pin PLCC Pinouts

XC3000A, XC3000L, XC3100A, and XC3100L families have identical pinouts

| LCC Pin Number | XC3064A, XC3090A, XC3195A |
|----------------|---------------------------|
| 12             | PWRDN                     |
| 13             | TCLKIN-I/O                |
| 14             | I/O                       |
| 15             | I/O                       |
| 16             | I/O                       |
| 17             | I/O                       |
| 18             | I/O                       |
| 19             | I/O                       |
| 20             | I/O                       |
| 21             | GND*                      |
| 22             | VCC                       |
| 23             | I/O                       |
| 24             | I/O                       |
| 25             | I/O                       |
| 26             | I/O                       |
| 27             | I/O                       |
| 28             | I/O                       |
| 29             | I/O                       |
| 30             | I/O                       |
| 31             | M1-RDATA                  |
| 32             | M0-RTRIG                  |
| 33             | M2-I/O                    |
| 34             | HDC-I/O                   |
| 35             | I/O                       |
| 36             | LDC-I/O                   |
| 37             | I/O                       |
| 38             | I/O                       |
| 39             | I/O                       |
| 40             | 1/O                       |
| 41             | INIT/I/O*                 |
| 42             | VCC*                      |
| 43             | GND                       |
| 44             | 1/0                       |
| 44 45          | 1/O                       |
| 43             | 1/0<br>1/0                |
| 40 47          | 1/O<br>1/O                |
| 48             | 1/O<br>1/O                |
| 48 49          | I/O                       |
|                |                           |
| 50             | I/O                       |
| 51             | 1/0                       |
| 52             |                           |
| 53             | XTL2(IN)-I/O              |

| RESET           DONE-PG           D7-I/O           (TL1(OUT)-BCLKIN-I/O           D6-I/O           I/O           D5-I/O           CS0-I/O           D4-I/O           I/O           VCC           GND*           D3-I/O*           CS1-I/O* |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D7-I/O<br>(TL1(OUT)-BCLKIN-I/O<br>D6-I/O<br>I/O<br>D5-I/O<br>CS0-I/O<br>D4-I/O<br>I/O<br>VCC<br>GND*<br>D3-I/O*<br>CS1-I/O*                                                                                                                |
| (TL1(OUT)-BCLKIN-I/O<br>D6-I/O<br>I/O<br>D5-I/O<br>CS0-I/O<br>D4-I/O<br>VCC<br>GND*<br>D3-I/O*<br>CS1-I/O*                                                                                                                                 |
| D6-I/O<br>I/O<br>D5-I/O<br>CS0-I/O<br>D4-I/O<br>I/O<br>VCC<br>GND*<br>D3-I/O*<br>CS1-I/O*                                                                                                                                                  |
| I/O         D5-I/O         CS0-I/O         D4-I/O         I/O         VCC         GND*         D3-I/O*         CS1-I/O*                                                                                                                    |
| D5-I/O<br>CS0-I/O<br>D4-I/O<br>I/O<br>VCC<br>GND*<br>D3-I/O*<br>CS1-I/O*                                                                                                                                                                   |
| CS0-I/O           D4-I/O           I/O           VCC           GND*           D3-I/O*           CS1-I/O*                                                                                                                                   |
| D4-I/O<br>I/O<br>VCC<br>GND*<br>D3-I/O*<br>CS1-I/O*                                                                                                                                                                                        |
| I/O<br>VCC<br>GND*<br>D3-I/O*<br>CS1-I/O*                                                                                                                                                                                                  |
| VCC<br>GND*<br>D3-I/O*<br>CS1-I/O*                                                                                                                                                                                                         |
| GND*<br>D3-I/O*<br>CS1-I/O*                                                                                                                                                                                                                |
| D3-I/O*<br>CS1-I/O*                                                                                                                                                                                                                        |
| D3-I/O*<br>CS1-I/O*                                                                                                                                                                                                                        |
| CS1-I/O*                                                                                                                                                                                                                                   |
|                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                                                            |
| I/O                                                                                                                                                                                                                                        |
| D1-I/O                                                                                                                                                                                                                                     |
| RDY/BUSY-RCLK-I/O                                                                                                                                                                                                                          |
| D0-DIN-I/O                                                                                                                                                                                                                                 |
| DOUT-I/O                                                                                                                                                                                                                                   |
| CCLK                                                                                                                                                                                                                                       |
| A0-WS-I/O                                                                                                                                                                                                                                  |
| A1-CS2-I/O                                                                                                                                                                                                                                 |
| A2-I/O                                                                                                                                                                                                                                     |
| A3-I/O                                                                                                                                                                                                                                     |
| I/O                                                                                                                                                                                                                                        |
| I/O                                                                                                                                                                                                                                        |
| A15-I/O                                                                                                                                                                                                                                    |
| A4-I/O                                                                                                                                                                                                                                     |
| A14-I/O                                                                                                                                                                                                                                    |
| A5-I/O                                                                                                                                                                                                                                     |
| GND                                                                                                                                                                                                                                        |
| VCC*                                                                                                                                                                                                                                       |
| A13-I/O*                                                                                                                                                                                                                                   |
| A6-I/O*                                                                                                                                                                                                                                    |
| A12-I/O*                                                                                                                                                                                                                                   |
| A7-I/O*                                                                                                                                                                                                                                    |
| I/O                                                                                                                                                                                                                                        |
| A11-I/O                                                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                            |
| A8-I/O                                                                                                                                                                                                                                     |
| A8-I/O<br>A10-I/O                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                            |

Unprogrammed IOBs have a default pull-up. This prevents an undefined pad level for unbonded or unused IOBs. Programmed outputs are default slew-rate limited.

\* In the PC84 package, XC3064A, XC3090A and XC3195A have additional VCC and GND pins and thus a different pin definition than XC3020A/XC3030A/XC3042A.



## XC3000 Series 144-Pin Plastic TQFP Pinouts

XC3000A, XC3000L, XC3100A, and XC3100L families have identical pinouts

| Pin<br>Number | Number XC3064A<br>XC3090A |    | XC3042A<br>XC3064A<br>XC3090A | Pin<br>Number | XC3042A<br>XC3064A<br>XC3090A |
|---------------|---------------------------|----|-------------------------------|---------------|-------------------------------|
| 1             | PWRDN                     | 49 | I/O                           | 97            | I/O                           |
| 2             | I/O-TCLKIN                | 50 | I/O*                          | 98            | I/O                           |
| 3             | I/O*                      | 51 | I/O                           | 99            | I/O*                          |
| 4             | I/O                       | 52 | I/O                           | 100           | I/O                           |
| 5             | I/O                       | 53 | INIT-I/O                      | 101           | I/O*                          |
| 6             | I/O*                      | 54 | VCC                           | 102           | D1-I/O                        |
| 7             | I/O                       | 55 | GND                           | 103           | RDY/BUSY-RCLK-I/O             |
| 8             | I/O                       | 56 | I/O                           | 104           | I/O                           |
| 9             | I/O*                      | 57 | I/O                           | 105           | I/O                           |
| 10            | I/O                       | 58 | I/O                           | 106           | D0-DIN-I/O                    |
| 11            | I/O                       | 59 | I/O                           | 107           | DOUT-I/O                      |
| 12            | I/O                       | 60 | I/O                           | 108           | CCLK                          |
| 13            | I/O                       | 61 | I/O                           | 109           | VCC                           |
| 14            | I/O                       | 62 | I/O                           | 110           | GND                           |
| 15            | I/O*                      | 63 | I/O*                          | 111           | A0-WS-I/O                     |
| 16            | I/O                       | 64 | I/O*                          | 112           | A1-CS2-I/O                    |
| 17            | I/O                       | 65 | I/O                           | 113           | I/O                           |
| 18            | GND                       | 66 | I/O                           | 114           | I/O                           |
| 19            | VCC                       | 67 | I/O                           | 115           | A2-I/O                        |
| 20            | I/O                       | 68 | I/O                           | 116           | A3-I/O                        |
| 21            | I/O                       | 69 | XTL2(IN)-I/O                  | 117           | I/O                           |
| 22            | I/O                       | 70 | GND                           | 118           | I/O                           |
| 23            | I/O                       | 71 | RESET                         | 119           | A15-I/O                       |
| 24            | I/O                       | 72 | VCC                           | 120           | A4-I/O                        |
| 25            | I/O                       | 73 | DONE-PG                       | 121           | I/O*                          |
| 26            | I/O                       | 74 | D7-I/O                        | 122           | I/O*                          |
| 27            | I/O                       | 75 | XTL1(OUT)-BCLKIN-I/O          | 123           | A14-I/O                       |
| 28            | I/O*                      | 76 | I/O                           | 124           | A5-I/O                        |
| 29            | I/O                       | 77 | I/O                           | 125           | I/O (XC3090 only)             |
| 30            | I/O                       | 78 | D6-I/O                        | 126           | GND                           |
| 31            | I/O*                      | 79 | I/O                           | 127           | VCC                           |
| 32            | I/O*                      | 80 | I/O*                          | 128           | A13-I/O                       |
| 33            | I/O                       | 81 | I/O                           | 129           | A6-I/O                        |
| 34            | I/O*                      | 82 | I/O                           | 130           | I/O*                          |
| 35            | I/O                       | 83 | I/O*                          | 131           | I/O (XC3090 only)             |
| 36            | M1-RD                     | 84 | D5-I/O                        | 132           | I/O*                          |
| 37            | GND                       | 85 | CS0-I/O                       | 133           | A12-I/O                       |
| 38            | M0-RT                     | 86 | I/O*                          | 134           | A7-I/O                        |
| 39            | VCC                       | 87 | I/O*                          | 135           | I/O                           |
| 40            | M2-I/O                    | 88 | D4-I/O                        | 136           | I/O                           |
| 41            | HDC-I/O                   | 89 | I/O                           | 137           | A11-I/O                       |
| 42            | I/O                       | 90 | VCC                           | 138           | A8-I/O                        |
| 43            | I/O                       | 91 | GND                           | 139           | I/O                           |
| 44            | I/O                       | 92 | D3-I/O                        | 140           | I/O                           |
| 45            | LDC-I/O                   | 93 | CS1-I/O                       | 141           | A10-I/O                       |
| 46            | I/O*                      | 94 | I/O*                          | 142           | A9-I/O                        |
| 47            | I/O                       | 95 | I/O*                          | 143           | VCC                           |
| 48            | I/O                       | 96 | D2-I/O                        | 144           | GND                           |

Unprogrammed IOBs have a default pull-up. This prevents an undefined pad level for unbonded or unused IOBs. Programmed outputs are default slew-rate limited.

\* Indicates unconnected package pins (24) for the XC3042A.

7

## XC3000 Series 160-Pin PQFP Pinouts

XC3000A, XC3000L, XC3100A, and XC3100L families have identical pinouts

| PQFP Pin<br>Number | XC3064A, XC3090A,<br>XC3195A |
|--------------------|------------------------------|--------------------|------------------------------|--------------------|------------------------------|--------------------|------------------------------|
| 1                  | I/O*                         | 41                 | GND                          | 81                 | D7-I/O                       | 121                | CCLK                         |
| 2                  | I/O*                         | 42                 | M0-RTRIG                     | 82                 | XTL1-I/O-BCLKIN              | 122                | VCC                          |
| 3                  | I/O*                         | 43                 | VCC                          | 83                 | I/O*                         | 123                | GND                          |
| 4                  | I/O                          | 44                 | M2-I/O                       | 84                 | I/O                          | 124                | A0-WS-I/O                    |
| 5                  | I/O                          | 45                 | HDC-I/O                      | 85                 | I/O                          | 125                | A1-CS2-I/O                   |
| 6                  | I/O                          | 46                 | I/O                          | 86                 | D6-I/O                       | 126                | I/O                          |
| 7                  | I/O                          | 47                 | I/O                          | 87                 | I/O                          | 127                | I/O                          |
| 8                  | I/O                          | 48                 | I/O                          | 88                 | I/O                          | 128                | A2-I/O                       |
| 9                  | I/O                          | 49                 | LDC-I/O                      | 89                 | I/O                          | 129                | A3-I/O                       |
| 10                 | I/O                          | 50                 | I/O*                         | 90                 | I/O                          | 130                | I/O                          |
| 11                 | I/O                          | 51                 | I/O*                         | 91                 | I/O                          | 131                | I/O                          |
| 12                 | I/O                          | 52                 | I/O                          | 92                 | D5-I/O                       | 132                | A15-I/O                      |
| 13                 | I/O                          | 53                 | I/O                          | 93                 | CS0-I/O                      | 133                | A4-I/O                       |
| 14                 | I/O                          | 54                 | I/O                          | 94                 | I/O*                         | 134                | I/O                          |
| 15                 | I/O                          | 55                 | I/O                          | 95                 | I/O*                         | 135                | I/O                          |
| 16                 | I/O                          | 56                 | I/O                          | 96                 | I/O                          | 136                | A14-I/O                      |
| 17                 | I/O                          | 57                 | I/O                          | 97                 | I/O                          | 137                | A5-I/O                       |
| 18                 | I/O                          | 58                 | I/O                          | 98                 | D4-I/O                       | 138                | I/O*                         |
| 19                 | GND                          | 59                 | INIT-I/O                     | 99                 | I/O                          | 139                | GND                          |
| 20                 | VCC                          | 60                 | VCC                          | 100                | VCC                          | 140                | VCC                          |
| 21                 | I/O*                         | 61                 | GND                          | 101                | GND                          | 141                | A13-I/O                      |
| 22                 | I/O                          | 62                 | I/O                          | 102                | D3-I/O                       | 142                | A6-I/O                       |
| 23                 | I/O                          | 63                 | I/O                          | 103                | CS1-I/O                      | 143                | I/O*                         |
| 24                 | I/O                          | 64                 | I/O                          | 104                | I/O                          | 144                | I/O*                         |
| 25                 | I/O                          | 65                 | I/O                          | 105                | I/O                          | 145                | I/O                          |
| 26                 | I/O                          | 66                 | I/O                          | 106                | I/O*                         | 146                | I/O                          |
| 27                 | I/O                          | 67                 | I/O                          | 107                | I/O*                         | 147                | A12-I/O                      |
| 28                 | I/O                          | 68                 | I/O                          | 108                | D2-I/O                       | 148                | A7-I/O                       |
| 29                 | I/O                          | 69                 | I/O                          | 109                | I/O                          | 149                | I/O                          |
| 30                 | I/O                          | 70                 | I/O                          | 110                | I/O                          | 150                | I/O                          |
| 31                 | I/O                          | 71                 | I/O                          | 111                | I/O                          | 151                | A11-I/O                      |
| 32                 | I/O                          | 72                 | I/O                          | 112                | I/O                          | 152                | A8-I/O                       |
| 33                 | I/O                          | 73                 | I/O                          | 113                | I/O                          | 153                | I/O                          |
| 34                 | I/O                          | 74                 | I/O                          | 114                | D1-I/O                       | 154                | I/O                          |
| 35                 | I/O                          | 75                 | I/O*                         | 115                | RDY/BUSY-RCLK-I/O            | 155                | A10-I/O                      |
| 36                 | I/O                          | 76                 | XTL2-I/O                     | 116                | I/O                          | 156                | A9-I/O                       |
| 37                 | I/O                          | 77                 | GND                          | 117                | I/O                          | 157                | VCC                          |
| 38                 | I/O*                         | 78                 | RESET                        | 118                | I/O*                         | 158                | GND                          |
| 39                 | I/O*                         | 79                 | VCC                          | 119                | D0-DIN-I/O                   | 159                | PWRDWN                       |
| 40                 | M1-RDATA                     | 80                 | DONE/PG                      | 120                | DOUT-I/O                     | 160                | TCLKIN-I/O                   |

Unprogrammed IOBs have a default pull-up. This prevents an undefined pad level for unbonded or unused IOBs. Programmed IOBs are default slew-rate limited.

\* Indicates unconnected package pins (18) for the XC3064A.

### XC3195A PQ208 Pinouts

| Pin Description | PQ208 | Pin Description     | PQ208 | Pin Description | PQ208 | Pin Description | PQ208 |
|-----------------|-------|---------------------|-------|-----------------|-------|-----------------|-------|
| A9-I/O          | 206   | D0-DIN-I/O          | 154   | I/O             | 102   | I/O             | 48    |
| A10-I/O         | 205   | I/O                 | 153   | I/O             | 101   | I/O             | 47    |
| I/O             | 204   | I/O                 | 152   | I/O             | 100   | I/O             | 46    |
| I/O             | 203   | I/O                 | 151   | I/O             | 99    | I/O             | 45    |
| I/O             | 202   | I/O                 | 150   | I/O             | 98    | I/O             | 44    |
| I/O             | 201   | RDY/BUSY-RCLK-I/O   | 149   | I/O             | 97    | I/O             | 43    |
| A8-I/O          | 200   | D1-I/O              | 148   | I/O             | 96    | I/O             | 42    |
| A11-I/O         | 199   | I/O                 | 147   | I/O             | 95    | I/O             | 41    |
| I/O             | 198   | I/O                 | 146   | I/O             | 94    | I/O             | 40    |
| I/O             | 197   | I/O                 | 145   | I/O             | 93    | I/O             | 39    |
| I/O             | 196   | I/O                 | 144   | I/O             | 92    | I/O             | 38    |
| I/O             | 194   | I/O                 | 141   | I/O             | 89    | I/O             | 37    |
| A7-I/O          | 193   | I/O                 | 140   | I/O             | 88    | I/O             | 36    |
| A12-I/O         | 192   | I/O                 | 139   | I/O             | 87    | I/O             | 35    |
| I/O             | 191   | D2-I/O              | 138   | I/O             | 86    | I/O             | 34    |
| I/O             | 190   | I/O                 | 137   | I/O             | 85    | I/O             | 33    |
| I/O             | 189   | I/O                 | 136   | I/O             | 84    | I/O             | 32    |
| I/O             | 188   | I/O                 | 135   | I/O             | 83    | I/O             | 31    |
| I/O             | 187   | I/O                 | 134   | I/O             | 82    | I/O             | 30    |
| I/O             | 186   | CS1-I/O             | 133   | I/O             | 81    | I/O             | 29    |
| A6-I/O          | 185   | D3-I/O              | 132   | I/O             | 80    | I/O             | 28    |
| A13-I/O         | 184   | GND                 | 131   | GND             | 79    | VCC             | 27    |
| VCC             | 183   | VCC                 | 130   | VCC             | 78    | GND             | 26    |
| GND             | 182   | I/O                 | 129   | INIT            | 77    | I/O             | 25    |
| I/O             | 181   | D4-I/O              | 128   | I/O             | 76    | I/O             | 24    |
| I/O             | 180   | I/O                 | 127   | I/O             | 75    | I/O             | 23    |
| A5-I/O          | 179   | I/O                 | 126   | I/O             | 74    | I/O             | 22    |
| A14-I/O         | 178   | I/O                 | 125   | I/O             | 73    | I/O             | 21    |
| I/O             | 177   | I/O                 | 124   | I/O             | 72    | I/O             | 20    |
| I/O             | 176   | CS0-I/O             | 123   | I/O             | 71    | I/O             | 19    |
| I/O             | 175   | D5-I/O              | 122   | I/O             | 70    | I/O             | 18    |
| I/O             | 174   | I/O                 | 121   | I/O             | 69    | I/O             | 17    |
| A4-I/O          | 173   | I/O                 | 120   | I/O             | 68    | I/O             | 14    |
| A15-I/O         | 172   | I/O                 | 119   | I/O             | 67    | I/O             | 13    |
| I/O             | 171   | I/O                 | 118   | I/O             | 66    | I/O             | 12    |
| I/O             | 169   | I/O                 | 117   | I/O             | 63    | I/O             | 11    |
| I/O             | 168   | I/O                 | 116   | I/O             | 62    | I/O             | 10    |
| I/O             | 167   | I/O                 | 115   | I/O             | 61    | I/O             | 9     |
| A3-I/O          | 166   | D6-I/O              | 114   | I/O             | 60    | I/O             | 8     |
| A2-I/O          | 165   | I/O                 | 113   | LDC-I/O         | 59    | I/O             | 7     |
| I/O             | 164   | I/O                 | 112   | I/O             | 58    | I/O             | 6     |
| I/O             | 163   | I/O                 | 111   | I/O             | 57    | I/O             | 5     |
| I/O             | 162   | I/O                 | 110   | I/O             | 56    | I/O             | 4     |
| I/O             | 161   | XTLX1(OUT)BCLKN-I/O | 109   | HDC-I/O         | 55    | I/O             | 3     |
| A1-CS2-I/O      | 160   | D7-I/O              | 108   | M2-I/O          | 54    | TCLKIN-I/O      | 2     |
| A0-WS-I/O       | 159   | D/P                 | 107   | VCC             | 53    | PWRDN           | 1     |
| GND             | 158   | VCC                 | 106   | M0-RTIG         | 52    | GND             | 208   |
| VCC             | 157   | RESET               | 105   | GND             | 51    | VCC             | 207   |
| CCLK            | 156   | GND                 | 104   | M1/RDATA        | 50    |                 |       |
| DOUT-I/O        | 155   | XTL2(IN)-I/O        | 103   | I/O             | 49    |                 |       |

Unprogrammed IOBs have a default pull-up. This prevents an undefined pad level for unbonded or unused IOBs. Programmed outputs are default slew-rate limited.

In the PQ208 package, pins 15, 16, 64, 65, 90, 91, 142, 143, 170 and 195 are not connected. \* In PQ208, XC3090A and XC3195A have different pinouts.

XILINX<sup>®</sup>