# E·XFL

#### AMD Xilinx - XC3090L-8PC84I Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 320                                                        |
| Number of Logic Elements/Cells | -                                                          |
| Total RAM Bits                 | 64160                                                      |
| Number of I/O                  | 70                                                         |
| Number of Gates                | 6000                                                       |
| Voltage - Supply               | 3V ~ 3.6V                                                  |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                         |
| Package / Case                 | 84-LCC (J-Lead)                                            |
| Supplier Device Package        | 84-PLCC (29.31x29.31)                                      |
| Purchase URL                   | https://www.e-xfl.com/product-detail/xilinx/xc3090l-8pc84i |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Detailed Functional Description**

The perimeter of configurable Input/Output Blocks (IOBs) provides a programmable interface between the internal logic array and the device package pins. The array of Configurable Logic Blocks (CLBs) performs user-specified logic functions. The interconnect resources are programmed to form networks, carrying logic signals among blocks, analogous to printed circuit board traces connecting MSI/SSI packages.

The block logic functions are implemented by programmed look-up tables. Functional options are implemented by program-controlled multiplexers. Interconnecting networks between blocks are implemented with metal segments joined by program-controlled pass transistors.

These FPGA functions are established by a configuration program which is loaded into an internal, distributed array of configuration memory cells. The configuration program is loaded into the device at power-up and may be reloaded on command. The FPGA includes logic and control signals to implement automatic or passive configuration. Program data may be either bit serial or byte parallel. The development system generates the configuration program bitstream used to configure the device. The memory loading process is independent of the user logic functions.

## **Configuration Memory**

The static memory cell used for the configuration memory in the Field Programmable Gate Array has been designed specifically for high reliability and noise immunity. Integrity of the device configuration memory based on this design is assured even under adverse conditions. As shown in Figure 3, the basic memory cell consists of two CMOS inverters plus a pass transistor used for writing and reading cell data. The cell is only written during configuration and only read during readback. During normal operation, the cell provides continuous control and the pass transistor is off and does not affect cell stability. This is quite different from the operation of conventional memory devices, in which the cells are frequently read and rewritten.



Figure 2: Field Programmable Gate Array Structure.

It consists of a perimeter of programmable I/O blocks, a core of configurable logic blocks and their interconnect resources. These are all controlled by the distributed array of configuration program memory cells.





#### Longlines

The Longlines bypass the switch matrices and are intended primarily for signals that must travel a long distance, or must have minimum skew among multiple destinations. Longlines, shown in Figure 14, run vertically and horizontally the height or width of the interconnect area. Each interconnection column has three vertical Longlines, and each interconnection row has two horizontal Longlines. Two additional Longlines are located adjacent to the outer sets of switching matrices. In devices larger than the XC3020A and XC3120A FPGAs, two vertical Longlines in each column are connectable half-length lines. On the XC3020A and XC3120A FPGAs, only the outer Longlines are connectable half-length lines.

Longlines can be driven by a logic block or IOB output on a column-by-column basis. This capability provides a common low skew control or clock line within each column of logic blocks. Interconnections of these Longlines are shown in Figure 15. Isolation buffers are provided at each input to a Longline and are enabled automatically by the development system when a connection is made.



**Figure 14:** Horizontal and Vertical Longlines. These Longlines provide high fan-out, low-skew signal distribution in each row and column. The global buffer in the upper left die corner drives a common line throughout the FPGA.



#### **Peripheral Mode**

Peripheral mode uses the trailing edge of the logic AND condition of the CS0, CS1, CS2, and WS inputs to accept byte-wide data from a microprocessor bus. In the lead FPGA, this data is loaded into a double-buffered UART-like parallel-to-serial converter and is serially shifted into the internal logic. The lead FPGA presents the preamble data (and all data that overflows the lead device) on the DOUT pin.

The Ready/Busy output from the lead device acts as a handshake signal to the microprocessor. RDY/BUSY goes Low when a byte has been received, and goes High again

when the byte-wide input buffer has transferred its information into the shift register, and the buffer is ready to receive new data. The length of the BUSY signal depends on the activity in the UART. If the shift register had been empty when the new byte was received, the BUSY signal lasts for only two CCLK periods. If the shift register was still full when the new byte was received, the BUSY signal can be as long as nine CCLK periods.

Note that after the last byte has been entered, only seven of its bits are shifted out. CCLK remains High with DOUT equal to bit 6 (the next-to-last bit) of the last byte entered.



Figure 27: Peripheral Mode Circuit Diagram



#### **Slave Serial Mode**

In Slave Serial mode, an external signal drives the CCLK input(s) of the FPGA(s). The serial configuration bitstream must be available at the DIN input of the lead FPGA a short set-up time before each rising CCLK edge. The lead device then presents the preamble data (and all data that over-

flows the lead device) on its DOUT pin. There is an internal delay of 0.5 CCLK periods, which means that DOUT changes on the falling CCLK edge, and the next device in the daisy-chain accepts data on the subsequent rising CCLK edge.



Figure 29: Slave Serial Mode Circuit Diagram

7



#### **Dynamic Power Consumption**

|                                           | XC3042A | XC3042L | XC3142A |            |
|-------------------------------------------|---------|---------|---------|------------|
| One CLB driving three local interconnects | 0.25    | 0.17    | 0.25    | mW per MHz |
| One global clock buffer and clock line    | 2.25    | 1.40    | 1.70    | mW per MHz |
| One device output with a 50 pF load       | 1.25    | 1.25    | 1.25    | mW per MHz |

## **Power Consumption**

The Field Programmable Gate Array exhibits the low power consumption characteristic of CMOS ICs. For any design, the configuration option of TTL chip input threshold requires power for the threshold reference. The power required by the static memory cells that hold the configuration data is very low and may be maintained in a power-down mode.

Typically, most of power dissipation is produced by external capacitive loads on the output buffers. This load and frequency dependent power is 25  $\mu$ W/pF/MHz per output. Another component of I/O power is the external dc loading on all output pins.

Internal power dissipation is a function of the number and size of the nodes, and the frequency at which they change. In an FPGA, the fraction of nodes changing on a given clock is typically low (10-20%). For example, in a long binary counter, the total activity of all counter flip-flops is equivalent to that of only two CLB outputs toggling at the clock frequency. Typical global clock-buffer power is between 2.0 mW/MHz for the XC3020A and 3.5 mW/MHz for the XC3090A. The internal capacitive load is more a function of interconnect than fan-out. With a typical load of three general interconnect segments, each CLB output requires about 0.25 mW per MHz of its output frequency.

Because the control storage of the FPGA is CMOS static memory, its cells require a very low standby current for data retention. In some systems, this low data retention current characteristic can be used as a method of preserving configurations in the event of a primary power loss. The FPGA has built in powerdown logic which, when activated, will disable normal operation of the device and retain only the configuration data. All internal operation is suspended and output buffers are placed in their high-impedance state with no pull-ups. Different from the XC3000 family which can be powered down to a current consumption of a few micro-amps, the XC3100A draws 5 mA, even in power-down. This makes power-down operation less meaningful. In contrast,  $I_{CCPD}$  for the XC3000L is only 10  $\mu$ A.

To force the FPGA into the Powerdown state, the user must pull the PWRDWN pin Low and continue to supply a retention voltage to the  $V_{CC}$  pins. When normal power is restored,  $V_{CC}$  is elevated to its normal operating voltage and PWRDWN is returned to a High. The FPGA resumes operation with the same internal sequence that occurs at the conclusion of configuration. Internal-I/O and logic-block storage elements will be reset, the outputs will become enabled and the DONE/PROG pin will be released.

When  $V_{CC}$  is shut down or disconnected, some power might unintentionally be supplied from an incoming signal driving an I/O pin. The conventional electrostatic input protection is implemented with diodes to the supply and ground. A positive voltage applied to an input (or output) will cause the positive protection diode to conduct and drive the V<sub>CC</sub> connection. This condition can produce invalid power conditions and should be avoided. A large series resistor might be used to limit the current or a bipolar buffer may be used to isolate the input signal.

# **Pin Descriptions**

## **Permanently Dedicated Pins**

#### V<sub>CC</sub>

Two to eight (depending on package type) connections to the positive V supply voltage. All must be connected.

#### GND

Two to eight (depending on package type) connections to ground. All must be connected.

#### PWRDWN

A Low on this CMOS-compatible input stops all internal activity, but retains configuration. All flip-flops and latches are reset, all outputs are 3-stated, and all inputs are interpreted as High, independent of their actual level. When PWDWN returns High, the FPGA becomes operational with DONE Low for two cycles of the internal 1-MHz clock. Before and during configuration, PWRDWN must be High. If not used, PWRDWN must be tied to  $V_{CC}$ .

#### RESET

This is an active Low input which has three functions.

Prior to the start of configuration, a Low input will delay the start of the configuration process. An internal circuit senses the application of power and begins a minimal time-out cycle. When the time-out and RESET are complete, the levels of the M lines are sampled and configuration begins.

If RESET is asserted during a configuration, the FPGA is re-initialized and restarts the configuration at the termination of RESET.

If RESET is asserted after configuration is complete, it provides a global asynchronous RESET of all IOB and CLB storage elements of the FPGA.

#### CCLK

During configuration, Configuration Clock is an output of an FPGA in Master mode or Peripheral mode, but an input in Slave mode. During Readback, CCLK is a clock input for shifting configuration data out of the FPGA.

CCLK drives dynamic circuitry inside the FPGA. The Low time may, therefore, not exceed a few microseconds. When used as an input, CCLK must be "parked High". An internal pull-up resistor maintains High when the pin is not being driven.

## DONE/PROG (D/P)

DONE is an open-drain output, configurable with or without an internal pull-up resistor of 2 to 8 k  $\Omega$ . At the completion of configuration, the FPGA circuitry becomes active in a synchronous order; DONE is programmed to go active High one cycle either before or after the outputs go active. Once configuration is done, a High-to-Low transition of this pin will cause an initialization of the FPGA and start a reconfiguration.

#### M0/RTRIG

As Mode 0, this input is sampled on power-on to determine the power-on delay (2<sup>14</sup> cycles if M0 is High, 2<sup>16</sup> cycles if M0 is Low). Before the start of configuration, this input is again sampled together with M1, M2 to determine the configuration mode to be used.

A Low-to-High input transition, after configuration is complete, acts as a Read Trigger and initiates a Readback of configuration and storage-element data clocked by CCLK. By selecting the appropriate Readback option when generating the bitstream, this operation may be limited to a single Readback, or be inhibited altogether.

## M1/RDATA

As Mode 1, this input and M0, M2 are sampled before the start of configuration to establish the configuration mode to be used. If Readback is never used, M1 can be tied directly to ground or  $V_{CC}$ . If Readback is ever used, M1 must use a 5-k $\Omega$  resistor to ground or  $V_{CC}$ , to accommodate the RDATA output.

As an active-Low Read Data, after configuration is complete, this pin is the output of the Readback data.

# User I/O Pins That Can Have Special Functions

#### M2

During configuration, this input has a weak pull-up resistor. Together with M0 and M1, it is sampled before the start of configuration to establish the configuration mode to be used. After configuration, this pin is a user-programmable I/O pin.

#### HDC

During configuration, this output is held at a High level to indicate that configuration is not yet complete. After configuration, this pin is a user-programmable I/O pin.

#### LDC

During Configuration, this output is held at a Low level to indicate that the configuration is not yet complete. After configuration, this pin is a user-programmable I/O pin. LDC is particularly useful in Master mode as a Low enable for an EPROM, but it must then be programmed as a High after configuration.

## INIT

This is an active Low open-drain output with a weak pull-up and is held Low during the power stabilization and internal clearing of the configuration memory. It can be used to indicate status to a configuring microprocessor or, as a wired

## **XC3000A Absolute Maximum Ratings**

| Symbol           | Description                                     |                              | Units |
|------------------|-------------------------------------------------|------------------------------|-------|
| V <sub>CC</sub>  | Supply voltage relative to GND                  | -0.5 to +7.0                 | V     |
| V <sub>IN</sub>  | Input voltage with respect to GND               | –0.5 to V <sub>CC</sub> +0.5 | V     |
| V <sub>TS</sub>  | Voltage applied to 3-state output               | –0.5 to V <sub>CC</sub> +0.5 | V     |
| T <sub>STG</sub> | Storage temperature (ambient)                   | -65 to +150                  | °C    |
| T <sub>SOL</sub> | Maximum soldering temperature (10 s @ 1/16 in.) | +260                         | °C    |
| т                | Junction temperature plastic                    | +125                         | °C    |
| Τ <sub>J</sub>   | Junction temperature ceramic                    | +150                         | °C    |

**Note:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time may affect device reliability.

## **XC3000A Global Buffer Switching Characteristics Guidelines**

|                                                                        | Speed Grade       | -7   | -6   |       |
|------------------------------------------------------------------------|-------------------|------|------|-------|
| Description                                                            | Symbol            | Max  | Max  | Units |
| Global and Alternate Clock Distribution <sup>1</sup>                   |                   |      |      |       |
| Either: Normal IOB input pad through clock buffer                      |                   |      |      |       |
| to any CLB or IOB clock input                                          | T <sub>PID</sub>  | 7.5  | 7.0  | ns    |
| Or: Fast (CMOS only) input pad through clock                           |                   |      |      |       |
| buffer to any CLB or IOB clock input                                   | T <sub>PIDC</sub> | 6.0  | 5.7  | ns    |
| <b>TBUF</b> driving a Horizontal Longline (L.L.) <sup>1</sup>          |                   |      |      |       |
| I to L.L. while T is Low (buffer active)                               | T <sub>IO</sub>   | 4.5  | 4.0  | ns    |
| $T \downarrow$ to L.L. active and valid with single pull-up resistor   | T <sub>ON</sub>   | 9.0  | 8.0  | ns    |
| $T \downarrow$ to L.L. active and valid with pair of pull-up resistors | T <sub>ON</sub>   | 11.0 | 10.0 | ns    |
| T <sup>↑</sup> to L.L. High with single pull-up resistor               | T <sub>PUS</sub>  | 16.0 | 14.0 | ns    |
| T↑ to L.L. High with pair of pull-up resistors                         | T <sub>PUF</sub>  | 10.0 | 8.0  | ns    |
| BIDI                                                                   |                   |      |      |       |
| Bidirectional buffer delay                                             | T <sub>BIDI</sub> | 1.7  | 1.5  | ns    |

Note: 1. Timing is based on the XC3042A, for other devices see timing calculator.

XILINX<sup>®</sup>

## **XC3000A CLB Switching Characteristics Guidelines**

Testing of the switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100% functionally tested. Since many internal timing parameters cannot be measured directly, they are derived from benchmark timing patterns. The following guidelines reflect worst-case values over the recommended operating conditions. For more detailed, more precise, and more up-to-date timing information, use the values provided by the timing calculator and used in the simulator.

|                                                                       |                                                                                            | Sp          | eed Grade                                                  | -                   | 7           | -                   | 6          |                 |
|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-------------|------------------------------------------------------------|---------------------|-------------|---------------------|------------|-----------------|
| D                                                                     | escription                                                                                 | S           | ymbol                                                      | Min                 | Max         | Min                 | Max        | Units           |
| Combinatorial Delay<br>Logic Variables                                | A, B, C, D, E, to outputs X or Y<br>FG Mode<br>F and FGM Mode                              | 1           | T <sub>ILO</sub>                                           |                     | 5.1<br>5.6  |                     | 4.1<br>4.6 | ns<br>ns        |
| Sequential delay<br>Clock k to outputs                                |                                                                                            | 8           | т <sub>ско</sub>                                           |                     | 4.5         |                     | 4.0        | ns              |
|                                                                       | X or Y when Q is returned<br>enerators F or G to drive X or Y<br>FG Mode<br>F and FGM Mode |             | T <sub>QLO</sub>                                           |                     | 9.5<br>10.0 |                     | 8.0<br>8.5 | ns<br>ns        |
| Set-up time before cloo<br>Logic Variables                            | ck K<br>A, B, C, D, E<br>FG Mode<br>F and FGM Mode                                         | 2           | Т <sub>ІСК</sub>                                           | 4.5<br>5.0          |             | 3.5<br>4.0          |            | ns<br>ns        |
| Data In<br>Enable Clock                                               | DI<br>EC                                                                                   | 4<br>6      | Т <sub>DICK</sub><br>Т <sub>ЕССК</sub>                     | 4.0<br>4.5          |             | 3.0<br>4.0          |            | ns<br>ns        |
| Hold Time after clock k<br>Logic Variables<br>Data In<br>Enable Clock | (<br>A, B, C, D, E<br>Dl <sup>2</sup><br>EC                                                | 3<br>5<br>7 | Т <sub>СКІ</sub><br>Т <sub>СКDI</sub><br>Т <sub>СКЕС</sub> | 0<br>1.0<br>2.0     |             | 0<br>1.0<br>2.0     |            | ns<br>ns<br>ns  |
| Clock<br>Clock High time<br>Clock Low time<br>Max. flip-flop togg     | le rate                                                                                    | 11<br>12    | T <sub>CH</sub><br>T <sub>CL</sub><br>F <sub>CLK</sub>     | 4.0<br>4.0<br>113.0 |             | 3.5<br>3.5<br>135.0 |            | ns<br>ns<br>MHz |
| Reset Direct (RD)<br>RD width<br>delay from RD to o                   | •                                                                                          | 13<br>9     | T <sub>RPW</sub><br>T <sub>RIO</sub>                       | 6.0                 | 6.0         | 5.0                 | 5.0        | ns<br>ns        |
| Global Reset (RESET<br>RESET width (Lov<br>delay from RESET           |                                                                                            |             | T <sub>MRW</sub><br>T <sub>MRQ</sub>                       | 16.0                | 19.0        | 14.0                | 17.0       | ns<br>ns        |

**Notes:** 1. Timing is based on the XC3042A, for other devices see timing calculator.

 The CLB K to Q output delay (T<sub>CKO</sub>, #8) of any CLB, plus the shortest possible interconnect delay, is always longer than the Data In hold time requirement (T<sub>CKDI</sub>, #5) of any CLB on the same die.

XILINX<sup>®</sup>

## **XC3000A IOB Switching Characteristics Guidelines (continued)**







# **XC3000L Switching Characteristics**

Xilinx maintains test specifications for each product as controlled documents. To insure the use of the most recently released device performance parameters, please request a copy of the current test-specification revision.

## **XC3000L Operating Conditions**

| Symbol          | Description                                                     | Min  | Max                  | Units |
|-----------------|-----------------------------------------------------------------|------|----------------------|-------|
| V <sub>CC</sub> | Supply voltage relative to GND Commercial 0°C to +85°C junction | 3.0  | 3.6                  | V     |
| V <sub>IH</sub> | High-level input voltage — TTL configuration                    | 2.0  | V <sub>CC</sub> +0.3 | V     |
| V <sub>IL</sub> | Low-level input voltage — TTL configuration                     | -0.3 | 0.8                  | V     |
| T <sub>IN</sub> | Input signal transition time                                    |      | 250                  | ns    |

Notes: 1. At junction temperatures above those listed as Operating Conditions, all delay parameters increase by 0.3% per °C. 2. Although the present (1996) devices operate over the full supply voltage range from 3.0 to 5.25 V, Xilinx reserves the right to restrict operation to the 3.0 to 3.6 V range later, when smaller device geometries might preclude operation at 5V. Operating conditions are guaranteed in the  $3.0 - 3.6 \text{ V V}_{CC}$  range.

#### XC3000L DC Characteristics Over Operating Conditions

| Symbol            | Description                                                                                                              | Min                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Мах      | Units |
|-------------------|--------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|
| V <sub>OH</sub>   | High-level output voltage (@ I <sub>OH</sub> = -4.0 mA, V <sub>CC</sub> min)                                             | 2.40                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          | V     |
| V <sub>OL</sub>   | Low-level output voltage (@ I <sub>OL</sub> = 4.0 mA, V <sub>CC</sub> min)                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0.40     | V     |
| V <sub>OH</sub>   | High-level output voltage (@ I <sub>OH</sub> = -4.0 mA, V <sub>CC</sub> min)                                             | V <sub>CC</sub> -0.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          | V     |
| V <sub>OL</sub>   | Low-level output voltage (@ I <sub>OL</sub> = 4.0 mA, V <sub>CC</sub> min)                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0.2      | V     |
| V <sub>CCPD</sub> | Power-down supply voltage (PWRDWN must be Low)                                                                           | 2.30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          | V     |
| I <sub>CCPD</sub> | Power-down supply current (V <sub>CC(MAX)</sub> @ T <sub>MAX</sub> )                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 10       | μA    |
| I <sub>CCO</sub>  | Quiescent FPGA supply current in addition to I <sub>CCPD</sub> <sup>1</sup><br>Chip thresholds programmed as CMOS levels |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 20       | μA    |
| ۱ <sub>IL</sub>   | Input Leakage Current                                                                                                    | -10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | +10      | μΑ    |
| 6                 | Input capacitance, all packages except PGA175<br>(sample tested)<br>All Pins except XTL1 and XTL2<br>XTL1 and XTL2       | -4.0 mA, $V_{CC}$ min)       2.40         4.0 mA, $V_{CC}$ min)       0.40         -4.0 mA, $V_{CC}$ min) $V_{CC}$ -0.2         4.0 mA, $V_{CC}$ min)       0.2         DWN must be Low)       2.30         max) @ T <sub>MAX</sub> 10         addition to I <sub>CCPD</sub> <sup>1</sup> 20         -10       +10         cept PGA175       10         .2       10         .10       15         .2       15         .2       15         .2       15         .2       15         .2       15         .2       15         .2       15         .2       15         .2       15         .2       15         .2       15         .2       15         .2       15         .2       15         .2       15         .2       15         .2       15         .2       15         .2       15         .2       15 | pF<br>pF |       |
| C <sub>IN</sub>   | Input capacitance, PGA 175<br>(sample tested)<br>All Pins except XTL1 and XTL2<br>XTL1 and XTL2                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | pF<br>pF |       |
| I <sub>RIN</sub>  | Pad pull-up (when selected) @ $V_{IN} = 0 V^3$                                                                           | 0.01                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0.17     | mA    |
| I <sub>RLL</sub>  | Horizontal Longline pull-up (when selected) @ logic Low                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2.50     | mA    |

Notes: 1. With no output current loads, no active input or Longline pull-up resistors, all package pins at V<sub>CC</sub> or GND, and the FPGA

device configured with a tie option. I<sub>CCO</sub> is in addition to I<sub>CCPD</sub>.
2. Total continuous output sink current may not exceed 100 mA per ground pin. Total continuous output source may not exceed 100 mA per V<sub>CC</sub> pin. The number of ground pins varies from the XC3020L to the XC3090L.

3. Not tested. Allows an undriven pin to float High. For any other purpose, use an external pull-up.



#### **XC3000L IOB Switching Characteristics Guidelines**

Testing of the switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100% functionally tested. Since many internal timing parameters cannot be measured directly, they are derived from benchmark timing patterns. The following guidelines reflect worst-case values over the recommended operating conditions. For more detailed, more precise, and more up-to-date timing information, use the values provided by the timing calculator and used in the simulator.

|                                   |                      | Sp | eed Grade         | -    | 8    |       |
|-----------------------------------|----------------------|----|-------------------|------|------|-------|
| Des                               | scription            | S  | ymbol             | Min  | Max  | Units |
| Propagation Delays (Input)        |                      |    |                   |      |      |       |
| Pad to Direct In (I)              |                      | 3  | T <sub>PID</sub>  |      | 5.0  | ns    |
| Pad to Registered In (Q) with la  | tch transparent      |    | T <sub>PTG</sub>  |      | 24.0 | ns    |
| Clock (IK) to Registered In (Q)   |                      | 4  | T <sub>IKRI</sub> |      | 6.0  | ns    |
| Set-up Time (Input)               |                      |    |                   |      |      |       |
| Pad to Clock (IK) set-up time     |                      | 1  | T <sub>PICK</sub> | 22.0 |      | ns    |
| Propagation Delays (Output)       |                      |    |                   |      |      |       |
| Clock (OK) to Pad                 | (fast)               | 7  | T <sub>OKPO</sub> |      | 12.0 | ns    |
| same                              | (slew rate limited)  | 7  | T <sub>OKPO</sub> |      | 28.0 | ns    |
| Output (O) to Pad                 | (fast)               | 10 | T <sub>OPF</sub>  |      | 9.0  | ns    |
| same                              | (slew-rate limited)  | 10 | T <sub>OPS</sub>  |      | 25.0 | ns    |
| 3-state to Pad begin hi-Z         | (fast)               | 9  | T <sub>TSHZ</sub> |      | 12.0 | ns    |
| same                              | (slew-rate limited)  | 9  | T <sub>TSHZ</sub> |      | 28.0 | ns    |
| 3-state to Pad active and valid   | (fast)               | 8  | T <sub>TSON</sub> |      | 16.0 | ns    |
| same                              | (slew -rate limited) | 8  | T <sub>TSON</sub> |      | 32.0 | ns    |
| Set-up and Hold Times (Output)    |                      |    |                   |      |      |       |
| Output (O) to clock (OK) set-up   | time                 | 5  | Тоок              | 12.0 |      | ns    |
| Output (O) to clock (OK) hold tin | me                   | 6  | Т <sub>око</sub>  | 0    |      | ns    |
| Clock                             |                      |    |                   |      |      |       |
| Clock High time                   |                      | 11 | T <sub>IOH</sub>  | 5.0  |      | ns    |
| Clock Low time                    |                      | 12 | T <sub>IOL</sub>  | 5.0  |      | ns    |
| Max. flip-flop toggle rate        |                      |    | F <sub>CLK</sub>  | 80.0 |      | MHz   |
| Global Reset Delays (based on XC  | :3042L)              |    |                   |      |      |       |
| RESET Pad to Registered In        | (Q)                  | 13 | T <sub>RRI</sub>  |      | 25.0 | ns    |
| RESET Pad to output pad           | (fast)               | 15 | T <sub>RPO</sub>  |      | 35.0 | ns    |
|                                   | (slew-rate limited)  | 15 | T <sub>RPO</sub>  |      | 51.0 | ns    |

**Notes:** 1. Timing is measured at pin threshold, with 50 pF external capacitive loads (incl. test fixture). Typical slew rate limited output rise/fall times are approximately four times longer.

2. Voltage levels of unused (bonded and unbonded) pads must be valid logic levels. Each can be configured with the internal pull-up resistor or alternatively configured as a driven output or driven from an external source.

3. Input pad set-up time is specified with respect to the internal clock (ik). In order to calculate system set-up time, subtract clock delay (pad to ik) from the input pad set-up time value. Input pad holdtime with respect to the internal clock (ik) is negative. This means that pad level changes immediately before the internal clock edge (ik) will not be recognized.

4. T<sub>PID</sub>, T<sub>PTG</sub>, and T<sub>PICK</sub> are 3 ns higher for XTL2 when the pin is configured as a user input.



# **XC3100A Switching Characteristics**

Xilinx maintains test specifications for each product as controlled documents. To insure the use of the most recently released device performance parameters, please request a copy of the current test-specification revision.

## **XC3100A Operating Conditions**

| Symbol           | Description                                                        | Min  | Max             | Units           |
|------------------|--------------------------------------------------------------------|------|-----------------|-----------------|
| V                | Supply voltage relative to GND Commercial 0°C to +85°C junction    | 4.25 | 5.25            | V               |
| V <sub>CC</sub>  | Supply voltage relative to GND Industrial -40°C to +100°C junction | 4.5  | 5.5             | V               |
| VIHT             | High-level input voltage — TTL configuration                       | 2.0  | V <sub>CC</sub> | V               |
| V <sub>ILT</sub> | Low-level input voltage — TTL configuration                        | 0    | 0.8             | V               |
| VIHC             | High-level input voltage — CMOS configuration                      | 70%  | 100%            | V <sub>CC</sub> |
| V <sub>ILC</sub> | Low-level input voltage — CMOS configuration                       | 0    | 20%             | V <sub>CC</sub> |
| T <sub>IN</sub>  | Input signal transition time                                       |      | 250             | ns              |

Note: At junction temperatures above those listed as Operating Conditions, all delay parameters increase by 0.3% per °C.

## **XC3100A DC Characteristics Over Operating Conditions**

| Symbol            | Description                                                                                                                                                         |                                                        | Min      | Max      | Units    |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|----------|----------|----------|
| V <sub>OH</sub>   | High-level output voltage (@ I <sub>OH</sub> = -8.0 mA, V <sub>CC</sub> min)                                                                                        | Commorgial                                             | 3.86     |          | V        |
| V <sub>OL</sub>   | Low-level output voltage (@ I <sub>OL</sub> = 8.0 mA, V <sub>CC</sub> min)                                                                                          |                                                        |          | 0.40     | V        |
| V <sub>OH</sub>   | High-level output voltage (@ I <sub>OH</sub> = -8.0 mA, V <sub>CC</sub> min)                                                                                        | Inductrial                                             | 3.76     |          | V        |
| V <sub>OL</sub>   | Low-level output voltage (@ I <sub>OL</sub> = 8.0 mA, V <sub>CC</sub> min)                                                                                          | Industrial                                             |          | 0.40     | V        |
| V <sub>CCPD</sub> | Power-down supply voltage (PWRDWN must be Low)                                                                                                                      |                                                        | 2.30     |          | V        |
| I <sub>CCO</sub>  | Quiescent LCA supply current in addition to I <sub>CCPD</sub> <sup>1</sup><br>Chip thresholds programmed as CMOS levels<br>Chip thresholds programmed as TTL levels |                                                        |          | 8<br>14  | mA<br>mA |
| ١ <sub>IL</sub>   | Input Leakage Current                                                                                                                                               |                                                        | -10      | +10      | μΑ       |
| C                 | Input capacitance, all packages except PGA175<br>(sample tested)<br>All Pins except XTL1 and XTL2<br>XTL1 and XTL2                                                  |                                                        |          | 10<br>15 | pF<br>pF |
| C <sub>IN</sub>   | Input capacitance, PGA 175<br>(sample tested)<br>All Pins except XTL1 and XTL2<br>XTL1 and XTL2                                                                     | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ | 15<br>20 | pF<br>pF |          |
| I <sub>RIN</sub>  | Pad pull-up (when selected) @ $V_{IN} = 0 V^3$                                                                                                                      |                                                        | 0.02     | 0.17     | mA       |
| I <sub>RLL</sub>  | Horizontal Longline pull-up (when selected) @ logic Low                                                                                                             |                                                        | 0.20     | 2.80     | mA       |

**Notes:** 1. With no output current loads, no active input or Longline pull-up resistors, all package pins at V<sub>CC</sub> or GND, and the LCA device configured with a tie option.

2. Total continuous output sink current may not exceed 100 mA per ground pin. The number of ground pins varies from two for the XC3120A in the PC84 package, to eight for the XC3195A in the PQ208 package.

3. Not tested. Allows an undriven pin to float High. For any other purpose, use an external pull-up.

#### **XC3100A Absolute Maximum Ratings**

| Symbol           | Description                                     |                              | Units |
|------------------|-------------------------------------------------|------------------------------|-------|
| V <sub>CC</sub>  | Supply voltage relative to GND                  | -0.5 to +7.0                 | V     |
| V <sub>IN</sub>  | Input voltage with respect to GND               | –0.5 to V <sub>CC</sub> +0.5 | V     |
| V <sub>TS</sub>  | Voltage applied to 3-state output               | –0.5 to V <sub>CC</sub> +0.5 | V     |
| T <sub>STG</sub> | Storage temperature (ambient)                   | -65 to +150                  | °C    |
| T <sub>SOL</sub> | Maximum soldering temperature (10 s @ 1/16 in.) | +260                         | °C    |
| т                | Junction temperature plastic                    | +125                         | °C    |
| ТJ               | Junction temperature ceramic                    | +150                         | °C    |

**Note:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time may affect device reliability.

## **XC3100A Global Buffer Switching Characteristics Guidelines**

|                                                                        | Speed Grade       | -4   | -3   | -2   | -1   | -09    |       |
|------------------------------------------------------------------------|-------------------|------|------|------|------|--------|-------|
| Description                                                            | Symbol            | Max  | Max  | Max  | Max  | Max    | Units |
| Global and Alternate Clock Distribution <sup>1</sup>                   |                   |      |      |      |      |        |       |
| Either: Normal IOB input pad through clock buffer                      |                   |      |      |      |      |        |       |
| to any CLB or IOB clock input                                          | T <sub>PID</sub>  | 6.5  | 5.6  | 4.7  | 4.3  | 3.9    | ns    |
| Or: Fast (CMOS only) input pad through clock                           |                   |      |      |      |      |        |       |
| buffer to any CLB or IOB clock input                                   | T <sub>PIDC</sub> | 5.1  | 4.3  | 3.7  | 3.5  | 3.1    | ns    |
| <b>TBUF</b> driving a Horizontal Longline (L.L.) <sup>1</sup>          |                   |      |      |      |      |        |       |
| I to L.L. while T is Low (buffer active) (XC3100)                      | T <sub>IO</sub>   | 3.7  | 3.1  |      |      |        | ns    |
| (XC3100A)                                                              | T <sub>IO</sub>   | 3.6  | 3.1  | 3.1  | 2.9  | 2.1    | ns    |
| T $\downarrow$ to L.L. active and valid with single pull-up resistor   | T <sub>ON</sub>   | 5.0  | 4.2  | 4.2  | 4.0  | 3.1    | ns    |
| $T \downarrow$ to L.L. active and valid with pair of pull-up resistors | T <sub>ON</sub>   | 6.5  | 5.7  | 5.7  | 5.5  | 4.6    | ns    |
| T↑ to L.L. High with single pull-up resistor                           | T <sub>PUS</sub>  | 13.5 | 11.4 | 11.4 | 10.4 | 8.9    | ns    |
| T↑ to L.L. High with pair of pull-up resistors                         | T <sub>PUF</sub>  | 10.5 | 8.8  | 8.1  | 7.1  | 5.9    | ns    |
| BIDI                                                                   |                   |      |      |      |      |        |       |
| Bidirectional buffer delay                                             | T <sub>BIDI</sub> | 1.2  | 1.0  | 0.9  | 0.85 | 0.75   | ns    |
|                                                                        |                   |      |      |      |      | Prelim |       |

Note: 1. Timing is based on the XC3142A, for other devices see timing calculator.

The use of two pull-up resistors per longline, available on other XC3000 devices, is not a valid design option for XC3100A devices.



## **XC3100A IOB Switching Characteristics Guidelines**

Testing of the switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100% functionally tested. Since many internal timing parameters cannot be measured directly, they are derived from benchmark timing patterns. The following guidelines reflect worst-case values over the recommended operating conditions. For more detailed, more precise, and more up-to-date timing information, use the values provided by the timing calculator and used in the simulator.

| S                                                                                                                                                                               | pee                | d Grade                                                                          | -                                    | 4                            | -3                               |                              | -2                              |                              | -1                              |                              | -09                             |                              |                            |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------------------------------------------------------------------|--------------------------------------|------------------------------|----------------------------------|------------------------------|---------------------------------|------------------------------|---------------------------------|------------------------------|---------------------------------|------------------------------|----------------------------|
| Description                                                                                                                                                                     | S                  | ymbol                                                                            | Min                                  | Max                          | Min                              | Max                          | Min                             | Max                          | Min                             | Max                          | Min                             | Max                          | Units                      |
| Propagation Delays (Input)<br>Pad to Direct In (I)<br>Pad to Registered In (Q)                                                                                                  | 3                  | T <sub>PID</sub>                                                                 |                                      | 2.5                          |                                  | 2.2                          |                                 | 2.0                          |                                 | 1.7                          |                                 | 1.55                         | ns                         |
| with latch transparent(XC3100A)Clock (IK) to Registered In (Q)                                                                                                                  | 4                  | T <sub>PTG</sub><br>T <sub>IKRI</sub>                                            |                                      | 12.0<br>2.5                  |                                  | 11.0<br>2.2                  |                                 | 11.0<br>1.9                  |                                 | 10.0<br>1.7                  |                                 | 9.2<br>1.55                  | ns<br>ns                   |
| Set-up Time (Input)<br>Pad to Clock (IK) set-up time<br>XC3120A, XC3130A<br>XC3142A<br>XC3164A<br>XC3190A<br>XC3195A<br>Propagation Delays (Output)<br>Clock (OK) to Pad (fast) |                    | T <sub>PICK</sub>                                                                | 10.6<br>10.7<br>11.0<br>11.2<br>11.6 |                              | 9.4<br>9.5<br>9.7<br>9.9<br>10.3 |                              | 8.9<br>9.0<br>9.2<br>9.4<br>9.8 |                              | 8.0<br>8.1<br>8.3<br>8.5<br>8.9 |                              | 7.2<br>7.3<br>7.5<br>7.7<br>8.1 |                              | ns<br>ns<br>ns<br>ns<br>ns |
| same (slew rate limited)<br>Output (O) to Pad (fast)<br>same (slew-rate limited)<br>(XC3100A)                                                                                   | 7<br>7<br>10<br>10 | T <sub>OKPO</sub><br>T <sub>OKPO</sub><br>T <sub>OPF</sub><br>T <sub>OPS</sub>   |                                      | 5.0<br>12.0<br>3.7<br>11.0   |                                  | 4.4<br>10.0<br>3.3<br>9.0    |                                 | 3.7<br>9.7<br>3.0<br>8.7     |                                 | 3.4<br>8.4<br>3.0<br>8.0     |                                 | 3.3<br>6.9<br>2.9<br>6.5     | ns<br>ns<br>ns<br>ns<br>ns |
| 3-state to Pad<br>begin hi-Z (fast)<br>same (slew-rate limited)<br>3-state to Pad<br>active and valid (fast) (XC3100A)<br>same (slew -rate limited)                             | 9<br>9<br>8<br>8   | T <sub>TSHZ</sub><br>T <sub>TSHZ</sub><br>T <sub>TSON</sub><br>T <sub>TSON</sub> |                                      | 6.2<br>6.2<br>10.0<br>17.0   |                                  | 5.5<br>5.5<br>9.0<br>15.0    |                                 | 5.0<br>5.0<br>8.5<br>14.2    |                                 | 4.5<br>4.5<br>6.5<br>11.5    |                                 | 4.05<br>4.05<br>5.0<br>8.6   | ns<br>ns<br>ns<br>ns       |
| Set-up and Hold Times (Output)<br>Output (O) to clock (OK) set-up time<br>(XC3100A)<br>Output (O) to clock (OK) hold time                                                       | 5<br>6             | T <sub>OOK</sub>                                                                 | 4.5<br>0                             |                              |                                  |                              | 3.6<br>0                        |                              | 3.2<br>0                        |                              | 2.9                             |                              | ns<br>ns                   |
| Clock<br>Clock High time<br>Clock Low time<br>Max. flip-flop toggle rate                                                                                                        | 11<br>12           | T <sub>IOH</sub><br>T <sub>IOL</sub><br>F <sub>CLK</sub>                         | 2.0<br>2.0<br>227                    |                              | 1.6<br>1.6<br>270                |                              | 1.3<br>1.3<br>323               |                              | 1.3<br>1.3<br>323               |                              | 1.3<br>1.3<br>370               |                              | ns<br>ns<br>MHz            |
| Global Reset Delays<br>RESET Pad to Registered In (Q)<br>(XC3142A)<br>(XC3190A)<br>RESET Pad to output pad (fast)<br>(slew-rate limited)                                        | 13<br>15<br>15     | T <sub>RRI</sub><br>T <sub>RPO</sub><br>T <sub>RPO</sub>                         |                                      | 15.0<br>25.5<br>20.0<br>27.0 |                                  | 13.0<br>21.0<br>17.0<br>23.0 |                                 | 13.0<br>21.0<br>17.0<br>23.0 |                                 | 13.0<br>21.0<br>17.0<br>22.0 |                                 | 14.4<br>21.0<br>17.0<br>21.0 | ns<br>ns<br>ns<br>ns       |

Notes: 1. Timing is measured at pin threshold, with 50 pF external capacitive loads (incl. test fixture). For larger capacitive loads, see XAPP024. Typical slew rate limited output rise/fall times are approximately four times longer.

2. Voltage levels of unused (bonded and unbonded) pads must be valid logic levels. Each can be configured with the internal pull-up resistor or alternatively configured as a driven output or driven from an external source.

3. Input pad set-up time is specified with respect to the internal clock (ik). In order to calculate system set-up time, subtract clock delay (pad to ik) from the input pad set-up time value. Input pad holdtime with respect to the internal clock (ik) is negative. This means that pad level changes immediately before the internal clock edge (ik) will not be recognized.

4. T<sub>PID</sub>, T<sub>PTG</sub>, and T<sub>PICK</sub> are 3 ns higher for XTL2 when the pin is configured as a user input.

## **XC3100A IOB Switching Characteristics Guidelines (continued)**







# **XC3100L Switching Characteristics**

Xilinx maintains test specifications for each product as controlled documents. To insure the use of the most recently released device performance parameters, please request a copy of the current test-specification revision.

## **XC3100L Operating Conditions**

| Symbol          | Description                                                     | Min  | Max                   | Units |
|-----------------|-----------------------------------------------------------------|------|-----------------------|-------|
| V <sub>CC</sub> | Supply voltage relative to GND Commercial 0°C to +85°C junction | 3.0  | 3.6                   | V     |
| VIH             | High-level input voltage                                        | 2.0  | V <sub>CC</sub> + 0.3 | V     |
| VIL             | Low-level input voltage                                         | -0.3 | 0.8                   | V     |
| T <sub>IN</sub> | Input signal transition time                                    |      | 250                   | ns    |

Notes: 1. At junction temperatures above those listed as Operating Conditions, all delay parameters increase by 0.3% per °C. 2. Although the present (1996) devices operate over the full supply voltage range from 3.0 V to 5.25 V, Xilinx reserves the right to restrict operation to the 3.0 and 3.6 V range later, when smaller device geometries might preclude operation @ 5 V. Operating conditions are guaranteed in the  $3.0 - 3.6 \vee V_{CC}$  range.

#### XC3100L DC Characteristics Over Operating Conditions

| Symbol            | Description                                                                    | Min                  | Max  | Units |
|-------------------|--------------------------------------------------------------------------------|----------------------|------|-------|
| V                 | High-level output voltage (@ I <sub>OH</sub> = -4.0 mA, V <sub>CC</sub> min)   | 2.4                  |      | V     |
| V <sub>OH</sub>   | High-level output voltage (@ I <sub>OH</sub> = -100.0 μA, V <sub>CC</sub> min) | V <sub>CC</sub> -0.2 |      | V     |
| V                 | Low-level output voltage (@ I <sub>OH</sub> = 4.0 mA, V <sub>CC</sub> min)     |                      | 0.40 | V     |
| V <sub>OL</sub>   | Low-level output voltage (@ I <sub>OH</sub> = +100.0 µA, V <sub>CC</sub> min)  |                      | 0.2  | V     |
| V <sub>CCPD</sub> | Power-down supply voltage (PWRDWN must be Low)                                 | 2.30                 |      | V     |
| I <sub>CCO</sub>  | Quiescent FPGA supply current                                                  |                      | 1.5  | mA    |
|                   | Chip thresholds programmed as CMOS levels <sup>1</sup>                         |                      |      |       |
| IIL               | Input Leakage Current                                                          | -10                  | +10  | μA    |
|                   | Input capacitance                                                              |                      |      |       |
| C                 | (sample tested)                                                                |                      |      |       |
| C <sub>IN</sub>   | All pins except XTL1 and XTL2                                                  |                      | 10   | pF    |
|                   | XTL1 and XTL2                                                                  |                      | 15   | pF    |
| I <sub>RIN</sub>  | Pad pull-up (when selected) @ $V_{IN} = 0 V^3$                                 | 0.02                 | 0.17 | mA    |
| I <sub>RLL</sub>  | Horizontal long line pull-up (when selected) @ logic Low                       | 0.20                 | 2.80 | mA    |

Notes: 1. With no output current loads, no active input or long line pull-up resistors, all package pins at V<sub>CC</sub> or GND, and the FPGA configured with a tie option.

2. Total continuous output sink current may not exceed 100 mA per ground pin. Total continuous output source current may not exceed 100 mA per V<sub>CC</sub> pin. The number of ground pins varies from the XC3142L to the XC3190L. 3. Not tested. Allows undriven pins to float High. For any other purpose, use an external pull-up.

## **XC3100L IOB Switching Characteristics Guidelines**

Testing of the switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100% functionally tested. Since many internal timing parameters cannot be measured directly, they are derived from benchmark timing patterns. The following guidelines reflect worst-case values over the recommended operating conditions. For more detailed, more precise, and more up-to-date timing information, use the values provided by the timing calculator and used in the simulator.

|                                                                                                  |                                                                                                                                                                                                                                                                                                                              | S                                               | beed Grade                                                                                                                                                                              | -                 | 3                                                      | -                 |                                                       |                                                          |
|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------------------------------------|-------------------|-------------------------------------------------------|----------------------------------------------------------|
| Description                                                                                      |                                                                                                                                                                                                                                                                                                                              | S                                               | Symbol                                                                                                                                                                                  | Min               | Max                                                    | Min               | Max                                                   | Units                                                    |
| <b>č</b>                                                                                         | n latch (XC3100L)                                                                                                                                                                                                                                                                                                            | 3                                               | T <sub>PID</sub><br>T <sub>PTG</sub>                                                                                                                                                    |                   | 2.2<br>11.0                                            |                   | 2.0<br>11.0                                           | ns<br>ns                                                 |
| Clock (IK) to Registered In (                                                                    | ב)                                                                                                                                                                                                                                                                                                                           | 4                                               | T <sub>IKRI</sub>                                                                                                                                                                       |                   | 2.2                                                    |                   | 1.9                                                   | ns                                                       |
| Set-up Time (Input)<br>Pad to Clock (IK) set-up time                                             | Time (Input)<br>ad to Clock (IK) set-up time<br>XC3142L<br>XC3190L<br>ation Delays (Output)<br>ock (OK) to Pad (fast)<br>ume (slew rate limited)<br>utput (O) to Pad (fast)<br>ume (slew-rate limited)(XC3100L<br>state to Pad begin hi-Z (fast)<br>ume (slew-rate limited)<br>state to Pad active and valid (fast)(XC3100L) |                                                 | T <sub>PICK</sub>                                                                                                                                                                       | 9.5<br>9.9        |                                                        | 9.0<br>9.4        |                                                       | ns<br>ns                                                 |
| 3-state to Pad begin hi-Z same                                                                   | (fast)<br>(slew rate limited)<br>(fast)<br>te limited)(XC3100L)<br>(fast)<br>(slew-rate limited)<br>id (fast)(XC3100L)<br>(slew -rate limited)<br>•up time (XC3100L)                                                                                                                                                         | 7<br>7<br>10<br>9<br>9<br>8<br>8<br>8<br>5<br>6 | T <sub>OKPO</sub> T <sub>OK</sub><br>PO<br>T <sub>OPF</sub><br>T <sub>TSHZ</sub><br>T <sub>TSHZ</sub><br>T <sub>TSON</sub><br>T <sub>TSON</sub><br>T <sub>OOK</sub><br>T <sub>OKO</sub> | 4.0               | 4.4<br>10.0<br>3.3<br>9.0<br>5.5<br>5.5<br>9.0<br>15.0 | 3.6               | 4.0<br>9.7<br>3.0<br>8.7<br>5.0<br>5.0<br>8.5<br>14.2 | ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns |
| Clock<br>Clock High time<br>Clock Low time<br>Export Control Maximum flip<br>Global Reset Delays |                                                                                                                                                                                                                                                                                                                              | 11<br>12                                        | Т <sub>ЮН</sub><br>Т <sub>ЮН</sub><br>Т <sub>ЮL</sub><br>F <sub>TOG</sub>                                                                                                               | 1.6<br>1.6<br>270 |                                                        | 1.3<br>1.3<br>325 |                                                       | ns<br>ns<br>MHz                                          |
| RESET Pad to Registered In<br>RESET Pad to output pad                                            | (Q)<br>(XC3142L)<br>(XC3190L)<br>(fast)<br>(slew-rate limited)                                                                                                                                                                                                                                                               | 13<br>15<br>15                                  | T <sub>RRI</sub><br>T <sub>RPO</sub><br>T <sub>RPO</sub>                                                                                                                                |                   | 16.0<br>21.0<br>17.0<br>23.0                           |                   | 16.0<br>21.0<br>17.0<br>23.0                          | ns<br>ns<br>ns<br>ns                                     |
| L                                                                                                |                                                                                                                                                                                                                                                                                                                              | 1                                               |                                                                                                                                                                                         |                   | Adva                                                   | ance              |                                                       |                                                          |

Notes: 1. Timing is measured at pin threshold, with 50 pF external capacitive loads (incl. test fixture). Typical slew rate limited output rise/fall times are approximately four times longer.

2. Voltage levels of unused (bonded and unbonded) pads must be valid logic levels. Each can be configured with the internal pull-up resistor or alternatively configured as a driven output or driven from an external source.

3. Input pad set-up time is specified with respect to the internal clock (IK). In order to calculate system set-up time, subtract clock delay (pad to ik) from the input pad set-up time value. Input pad holdtime with respect to the internal clock (IK) is negative. This means that pad level changes immediately before the internal clock edge (IK) will not be recognized.

## **XC3100L IOB Switching Characteristics Guidelines (continued)**







## XC3000 Series 144-Pin Plastic TQFP Pinouts

XC3000A, XC3000L, XC3100A, and XC3100L families have identical pinouts

| Pin<br>Number | Imber XC3064A<br>XC3090A |    | XC3042A<br>XC3064A<br>XC3090A | Pin<br>Number | XC3042A<br>XC3064A<br>XC3090A |
|---------------|--------------------------|----|-------------------------------|---------------|-------------------------------|
| 1             | PWRDN                    | 49 | I/O                           | 97            | I/O                           |
| 2             | I/O-TCLKIN               | 50 | I/O*                          | 98            | I/O                           |
| 3             | I/O*                     | 51 | I/O                           | 99            | I/O*                          |
| 4             | I/O                      | 52 | I/O                           | 100           | I/O                           |
| 5             | I/O                      | 53 | INIT-I/O                      | 101           | I/O*                          |
| 6             | I/O*                     | 54 | VCC                           | 102           | D1-I/O                        |
| 7             | I/O                      | 55 | GND                           | 103           | RDY/BUSY-RCLK-I/O             |
| 8             | I/O                      | 56 | I/O                           | 104           | I/O                           |
| 9             | I/O*                     | 57 | I/O                           | 105           | I/O                           |
| 10            | I/O                      | 58 | I/O                           | 106           | D0-DIN-I/O                    |
| 11            | I/O                      | 59 | I/O                           | 107           | DOUT-I/O                      |
| 12            | I/O                      | 60 | I/O                           | 108           | CCLK                          |
| 13            | I/O                      | 61 | I/O                           | 109           | VCC                           |
| 14            | I/O                      | 62 | I/O                           | 110           | GND                           |
| 15            | I/O*                     | 63 | I/O*                          | 111           | A0-WS-I/O                     |
| 16            | I/O                      | 64 | I/O*                          | 112           | A1-CS2-I/O                    |
| 17            | I/O                      | 65 | I/O                           | 113           | I/O                           |
| 18            | GND                      | 66 | I/O                           | 114           | I/O                           |
| 19            | VCC                      | 67 | I/O                           | 115           | A2-I/O                        |
| 20            | I/O                      | 68 | I/O                           | 116           | A3-I/O                        |
| 21            | I/O                      | 69 | XTL2(IN)-I/O                  | 117           | I/O                           |
| 22            | I/O                      | 70 | GND                           | 118           | I/O                           |
| 23            | I/O                      | 71 | RESET                         | 119           | A15-I/O                       |
| 24            | I/O                      | 72 | VCC                           | 120           | A4-I/O                        |
| 25            | I/O                      | 73 | DONE-PG                       | 121           | I/O*                          |
| 26            | I/O                      | 74 | D7-I/O                        | 122           | I/O*                          |
| 27            | I/O                      | 75 | XTL1(OUT)-BCLKIN-I/O          | 123           | A14-I/O                       |
| 28            | I/O*                     | 76 | I/O                           | 124           | A5-I/O                        |
| 29            | I/O                      | 77 | I/O                           | 125           | I/O (XC3090 only)             |
| 30            | I/O                      | 78 | D6-I/O                        | 126           | GND                           |
| 31            | I/O*                     | 79 | I/O                           | 127           | VCC                           |
| 32            | I/O*                     | 80 | I/O*                          | 128           | A13-I/O                       |
| 33            | I/O                      | 81 | I/O                           | 129           | A6-I/O                        |
| 34            | I/O*                     | 82 | I/O                           | 130           | I/O*                          |
| 35            | I/O                      | 83 | I/O*                          | 131           | I/O (XC3090 only)             |
| 36            | M1-RD                    | 84 | D5-I/O                        | 132           | I/O*                          |
| 37            | GND                      | 85 | CS0-I/O                       | 133           | A12-I/O                       |
| 38            | M0-RT                    | 86 | I/O*                          | 134           | A7-I/O                        |
| 39            | VCC                      | 87 | I/O*                          | 135           | I/O                           |
| 40            | M2-I/O                   | 88 | D4-I/O                        | 136           | I/O                           |
| 41            | HDC-I/O                  | 89 | I/O                           | 137           | A11-I/O                       |
| 42            | I/O                      | 90 | VCC                           | 138           | A8-I/O                        |
| 43            | I/O                      | 91 | GND                           | 139           | I/O                           |
| 44            | I/O                      | 92 | D3-I/O                        | 140           | I/O                           |
| 45            | LDC-I/O                  | 93 | CS1-I/O                       | 141           | A10-I/O                       |
| 46            | I/O*                     | 94 | I/O*                          | 142           | A9-I/O                        |
| 47            | I/O                      | 95 | I/O*                          | 143           | VCC                           |
| 48            | I/O                      | 96 | D2-I/O                        | 144           | GND                           |

Unprogrammed IOBs have a default pull-up. This prevents an undefined pad level for unbonded or unused IOBs. Programmed outputs are default slew-rate limited.

\* Indicates unconnected package pins (24) for the XC3042A.

7



# **Product Availability**

| Pins     |           | 44             | 64             | 68             | 8              | 4           |                | 100            |                | 132           |             | 144            | 160            | 175           |             | 176            | 208            |
|----------|-----------|----------------|----------------|----------------|----------------|-------------|----------------|----------------|----------------|---------------|-------------|----------------|----------------|---------------|-------------|----------------|----------------|
| Туре     |           | Plast.<br>PLCC | Plast.<br>VQFP | Plast.<br>PLCC | Plast.<br>PLCC | Cer.<br>PGA | Plast.<br>PQFP | Plast.<br>TQFP | Plast.<br>VQFP | Plast.<br>PGA | Cer.<br>PGA | Plast.<br>TQFP | Plast.<br>PQFP | Plast.<br>PGA | Cer.<br>PGA | Plast.<br>TQFP | Plast.<br>PQFP |
| Code     |           | PC44           | VQ64           | PC68           | PC84           | PG84        | PQ100          | TQ100          | VQ100          | PP132         | PG132       | TQ144          | PQ160          | PP175         | PG175       | TQ176          | PQ208          |
| XC3020A  | -7        |                |                | CI             | CI             |             | CI             |                |                |               |             |                |                |               |             |                |                |
| AC3020A  | -6        |                |                | С              | С              |             | С              |                |                |               |             |                |                |               |             |                |                |
| XC3030A  | -7        | CI             | CI             | CI             | CI             |             | CI             |                | CI             |               |             |                |                |               |             |                |                |
| XC0000A  | -6        | С              | С              | С              | С              |             | С              |                | С              |               |             |                |                |               |             |                |                |
| XC3042A  | -7        |                |                |                | CI             | CI          | CI             |                | CI             |               | CI          | CI             |                |               |             |                |                |
| 100012/1 | -6        |                |                |                | С              | С           | С              |                | С              |               | С           | С              |                |               |             |                |                |
| XC3064A  | -7        |                |                |                | CI             |             |                |                |                | CI            | CI          | CI             | CI             |               |             |                |                |
| 70000477 | -6        |                |                |                | С              |             |                |                |                | С             | С           | С              | С              |               |             |                |                |
| XC3090A  | -7        |                |                |                | CI             |             |                |                |                |               |             | CI             | CI             | CI            | CI          | CI             | CI             |
|          | -6        |                |                |                | С              |             |                |                |                |               |             | С              | С              | С             | С           | С              | С              |
| XC3020L  | -8        |                |                |                | CI             |             |                |                |                |               |             |                |                |               |             |                |                |
| XC3030L  | -8        |                | CI             |                | CI             |             |                |                | CI             |               |             |                |                |               |             |                |                |
| XC3042L  | -8        |                |                |                | CI             |             |                |                | CI             |               |             | CI             |                |               |             |                |                |
| XC3064L  | -8        |                |                |                | CI             |             |                |                |                |               |             | CI             |                |               |             |                |                |
| XC3090L  | -8        |                |                |                | CI             |             |                |                |                |               |             | CI             |                |               |             | CI             |                |
| XC3120A  | -4        |                |                | CI             | CI             |             | CI             |                |                |               |             |                |                |               |             |                |                |
|          | -3        |                |                | CI             | CI             |             | CI             |                |                |               |             |                |                |               |             |                |                |
|          | -2        |                |                | CI             | CI             |             | CI             |                |                |               |             |                |                |               |             |                |                |
|          | -1        |                |                | С              | С              |             | С              |                |                |               |             |                |                |               |             |                |                |
|          | -09       |                |                | С              | С              |             | С              |                |                |               |             |                |                |               |             |                |                |
|          | -4        | CI             | CI             | CI             | CI             |             | CI             |                | CI             |               |             |                |                |               |             |                |                |
| XC3130A  | -3        | CI             | CI             | CI             | CI             |             | CI             |                | CI             |               |             |                |                |               |             |                |                |
|          | -2        | CI             | CI             | CI             | CI             |             | CI             |                | CI             |               |             |                |                |               |             |                |                |
|          | -1        | C              | С              | C              | C              |             | C              |                | С              |               |             |                |                |               |             |                |                |
|          | -09       | С              | С              | С              | C              |             | C              |                | С              |               |             | 01             |                |               |             |                |                |
|          | -4        |                |                |                | CI             |             | CI             |                | C              |               |             | CI             |                |               |             |                |                |
| ¥004404  | -3        |                |                |                | CI             |             | CI             |                | CI             |               |             | CI             |                |               |             |                |                |
| XC3142A  | -2<br>-1  |                |                |                | CI<br>C        |             | CI<br>C        |                | CI<br>C        |               |             | CI<br>C        |                |               |             |                |                |
|          | -1<br>-09 |                |                |                | C              |             | C              |                | C<br>C         |               |             | C<br>C         |                |               |             |                |                |
|          | -09<br>-4 |                |                |                | CI             |             | C              |                | C              |               |             | CI             | CI             |               |             |                |                |
|          | -4        |                |                |                | CI             |             |                |                |                |               |             | CI             | CI             |               |             |                |                |
| XC3164A  | -2        |                |                |                | CI             |             |                |                |                |               |             | CI             | CI             |               |             |                |                |
|          | -2        |                |                |                | C              |             |                |                |                |               |             | C              | C              |               |             |                |                |
|          | -09       |                |                |                | C              |             |                |                |                |               |             | C              | C              |               |             |                |                |
|          | -4        |                |                |                | CI             |             |                |                |                |               |             | CI             | CI             | CI            | CI          | CI             | CI             |
|          | -3        |                |                |                | CI             |             |                |                |                |               |             | CI             | CI             | CI            | CI          | CI             | CI             |
| XC3190A  | -2        |                |                |                | CI             |             |                |                |                |               |             | CI             | CI             | CI            | CI          | CI             | CI             |
|          | -1        |                |                |                | C              |             | -              |                |                |               | -           | C              | C              | C             | C           | C              | C              |
|          | -09       |                |                |                | C              |             |                |                |                |               |             | C              | C              | C             | C           | C              | C              |
|          | -4        |                |                |                | CI             |             |                |                |                |               |             | -              | CI             | CI            | CI          | -              | CI             |
|          | -3        |                |                |                | CI             |             |                |                |                |               |             |                | CI             | CI            | CI          |                | CI             |
| XC3195A  | -2        |                |                |                | CI             |             |                |                |                |               |             |                | CI             | CI            | CI          |                | CI             |
|          | -1        |                |                |                | C              |             |                |                |                |               |             |                | C              | C             | C           |                | C              |
|          | -09       |                |                |                | С              |             |                |                |                |               |             |                | С              | С             | С           |                | С              |