Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|--------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 484 | | Number of Logic Elements/Cells | - | | Total RAM Bits | 94984 | | Number of I/O | 138 | | Number of Gates | 7500 | | Voltage - Supply | 4.25V ~ 5.25V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 160-BQFP | | Supplier Device Package | 160-PQFP (28x28) | | Purchase URL | https://www.e-xfl.com/product-detail/xilinx/xc3195a-09pq160c | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Figure 7: Counter. The modulo-8 binary counter with parallel enable and clock enable uses one combinatorial logic block of each option. #### General Purpose Interconnect General purpose interconnect, as shown in Figure 10, consists of a grid of five horizontal and five vertical metal segments located between the rows and columns of logic and IOBs. Each segment is the height or width of a logic block. Switching matrices join the ends of these segments and allow programmed interconnections between the metal grid segments of adjoining rows and columns. The switches of an unprogrammed device are all non-conducting. The connections through the switch matrix may be established by the automatic routing or by selecting the desired pairs of matrix pins to be connected or disconnected. The legitimate switching matrix combinations for each pin are indicated in Figure 11. Special buffers within the general interconnect areas provide periodic signal isolation and restoration for improved performance of lengthy nets. The interconnect buffers are available to propagate signals in either direction on a given general interconnect segment. These bidirectional (bidi) buffers are found adjacent to the switching matrices, above Figure 8: A Design Editor view of routing resources used to form a typical interconnection network from CLB GA. and to the right. The other PIPs adjacent to the matrices are accessed to or from Longlines. The development system automatically defines the buffer direction based on the location of the interconnection network source. The delay calculator of the development system automatically calculates and displays the block, interconnect and buffer delays for any paths selected. Generation of the simulation netlist with a worst-case delay model is provided. #### Direct Interconnect Direct interconnect, shown in Figure 12, provides the most efficient implementation of networks between adjacent CLBs or I/O Blocks. Signals routed from block to block using the direct interconnect exhibit minimum interconnect propagation and use no general interconnect resources. For each CLB, the X output may be connected directly to the B input of the CLB immediately to its right and to the C input of the CLB to its left. The Y output can use direct interconnect to drive the D input of the block immediately above and the A input of the block below. Direct interconnect should be used to maximize the speed of high-performance portions of logic. Where logic blocks are adjacent to IOBs, direct connect is provided alternately to the IOB inputs (I) and outputs (O) on all four edges of the die. The right edge provides additional direct connects from CLB outputs to adjacent IOBs. Direct interconnections of IOBs with CLBs are shown in Figure 13. a synchronous start-up sequence and become operational. See Figure 22. Two CCLK cycles after the completion of loading configuration data, the user I/O pins are enabled as configured. As selected, the internal user-logic RESET is released either one clock cycle before or after the I/O pins become active. A similar timing selection is programmable for the DONE/PROG output signal. DONE/PROG may also be programmed to be an open drain or include a pull-up resistor to accommodate wired ANDing. The High During Configuration (HDC) and Low During Configuration (LDC) are two user I/O pins which are driven active while an FPGA is in its Initialization, Clear or Configure states. They and DONE/PROG provide signals for control of external logic signals such as RESET, bus enable or PROM enable during configuration. For parallel Master configuration modes, these signals provide PROM enable control and allow the data pins to be shared with user logic signals. User I/O inputs can be programmed to be either TTL or CMOS compatible thresholds. At power-up, all inputs have TTL thresholds and can change to CMOS thresholds at the completion of configuration if the user has selected CMOS thresholds. The threshold of PWRDWN and the direct clock inputs are fixed at a CMOS level. If the crystal oscillator is used, it will begin operation before configuration is complete to allow time for stabilization before it is connected to the internal circuitry. #### **Configuration Data** Configuration data to define the function and interconnection within a Field Programmable Gate Array is loaded from an external storage at power-up and after a re-program signal. Several methods of automatic and controlled loading of the required data are available. Logic levels applied to mode selection pins at the start of configuration time determine the method to be used. See Table 1. The data may be either bit-serial or byte-parallel, depending on the configuration mode. The different FPGAs have different sizes and numbers of data frames. To maintain compatibility between various device types, the Xilinx product families use compatible configuration formats. For the XC3020A, configuration requires 14779 bits for each device, arranged in 197 data frames. An additional 40 bits are used in the header. See Figure 22. The specific data format for each device is produced by the development system and one or more of these files can then be combined and appended to a length count preamble and be transformed into a PROM format file by the development system. A compatibility exception precludes the use of an XC2000-series device as the master for XC3000-series devices if their DONE or RESET are programmed to occur after their outputs become active. The Tie Option defines output levels of unused blocks of a design and connects these to unused routing resources. This prevents indeterminate levels that might produce parasitic supply currents. If unused blocks are not sufficient to complete the tie, the user can indicate nets which must not Figure 22: Configuration and Start-up of One or More FPGAs. #### **XC3000 Series Field Programmable Gate Arrays** #### **RESET Timing** As with DONE timing, the timing of the release of the internal reset can be controlled to occur either a CCLK cycle before, or after, the outputs going active. See Figure 22. This reset keeps all user programmable flip-flops and latches in a zero state during configuration. #### Crystal Oscillator Division A selection allows the user to incorporate a dedicated divide-by-two flip-flop between the crystal oscillator and the alternate clock line. This guarantees a symmetrical clock signal. Although the frequency stability of a crystal oscillator is very good, the symmetry of its waveform can be affected by bias or feedback drive. #### Bitstream Error Checking **Bitstream error checking** protects against erroneous configuration. Each Xilinx FPGA bitstream consists of a 40-bit preamble, followed by a device-specific number of data frames. The number of bits per frame is also device-specific; however, each frame ends with three stop bits (111) followed by a start bit for the next frame (0). All devices in all XC3000 families start reading in a new frame when they find the first 0 after the end of the previous frame. An original XC3000 device does not check for the correct stop bits, but XC3000A, XC3100A, XC3000L, and XC3100L devices check that the last three bits of any frame are actually 111. Under normal circumstances, all these FPGAs behave the same way; however, if the bitstream is corrupted, an XC3000 device will always start a new frame as soon as it finds the first 0 after the end of the previous frame, even if the data is completely wrong or out-of-sync. Given sufficient zeros in the data stream, the device will also go Done, but with incorrect configuration and the possibility of internal contention. An XC3000A/XC3100A/XC3000L/XC3100L device starts any new frame only if the three preceding bits are all ones. If this check fails, it pulls $\overline{\text{INIT}}$ Low and stops the internal configuration, although the Master CCLK keeps running. The user must then start a new configuration by applying a >6 $\mu$ s Low level on RESET. This simple check does not protect against random bit errors, but it offers almost 100 percent protection against erroneous configuration files, defective configuration data sources, synchronization errors between configuration source and FPGA, or PC-board level defects, such as broken lines or solder-bridges. #### Reset Spike Protection A separate modification slows down the RESET input before configuration by using a two-stage shift register driven from the internal clock. It tolerates submicrosecond High spikes on RESET before configuration. The XC3000 master can be connected like an XC4000 master, but with its RESET input used instead of INIT. (On XC3000, INIT is output only). #### Soft Start-up After configuration, the outputs of all FPGAs in a daisy-chain become active simultaneously, as a result of the same CCLK edge. In the original XC3000/3100 devices, each output becomes active in either fast or slew-rate limited mode, depending on the way it is configured. This can lead to large ground-bounce signals. In XC3000A, XC3000L, XC3100A, and XC3100L devices, all outputs become active first in slew-rate limited mode, reducing the ground bounce. After this soft start-up, each individual output slew rate is again controlled by the respective configuration bit. | | Description | S | ymbol | Min | Max | Units | |------|-------------------|------------------|-------|------|-----|-------| | | To DOUT | 3 T <sub>0</sub> | cco | | 100 | ns | | | DIN setup | 1 T <sub>C</sub> | OCC | 60 | | ns | | CCLK | DIN hold | 2 T <sub>0</sub> | CD | 0 | | ns | | | High time | 4 T <sub>0</sub> | СН | 0.05 | | μs | | | Low time (Note 1) | 5 T <sub>0</sub> | CL | 0.05 | 5.0 | μs | | | Frequency | F | CC | | 10 | MHz | Notes: 1. The max limit of CCLK Low time is caused by dynamic circuitry inside the FPGA. 2. Configuration must be delayed until the INIT of all FPGAs is High. Figure 30: Slave Serial Mode Programming Switching Characteristics <sup>3.</sup> At power-up, $V_{CC}$ must rise from 2.0 V to $V_{CC}$ min in less than 25 ms. If this is not possible, configuration can be delayed by holding RESET Low until VCC has reached 4.0 V (2.5 V for the XC3000L). A very long $V_{CC}$ rise time of >100 ms, or a non-monotonically rising $V_{CC}$ may require a >6- $\mu$ s High level on RESET, followed by a >6- $\mu$ s Low level on RESET and D/P after $V_{CC}$ has reached 4.0 V (2.5 V for the XC3000L). #### **Device Performance** The XC3000 families of FPGAs can achieve very high performance. This is the result of - A sub-micron manufacturing process, developed and continuously being enhanced for the production of state-of-the-art CMOS SRAMs. - Careful optimization of transistor geometries, circuit design, and lay-out, based on years of experience with the XC3000 family. - A look-up table based, coarse-grained architecture that can collapse multiple-layer combinatorial logic into a single function generator. One CLB can implement up to four layers of conventional logic in as little as 1.5 ns. Actual system performance is determined by the timing of critical paths, including the delay through the combinatorial and sequential logic elements within CLBs and IOBs, plus the delay in the interconnect routing. The AC-timing specifications state the worst-case timing parameters for the various logic resources available in the XC3000-families architecture. Figure 31 shows a variety of elements involved in determining system performance. Logic block performance is expressed as the propagation time from the interconnect point at the input to the block to the output of the block in the interconnect area. Since combinatorial logic is implemented with a memory lookup table within a CLB, the combinatorial delay through the CLB, called $T_{\rm ILO}$ , is always the same, regardless of the function being implemented. For the combinatorial logic function driving the data input of the storage element, the critical timing is data set-up relative to the clock edge provided to the flip-flop element. The delay from the clock source to the output of the logic block is critical in the timing signals pro- duced by storage elements. Loading of a logic-block output is limited only by the resulting propagation delay of the larger interconnect network. Speed performance of the logic block is a function of supply voltage and temperature. See Figure 32. Interconnect performance depends on the routing resources used to implement the signal path. Direct interconnects to the neighboring CLB provide an extremely fast path. Local interconnects go through switch matrices (magic boxes) and suffer an RC delay, equal to the resistance of the pass transistor multiplied by the capacitance of the driven metal line. Longlines carry the signal across the length or breadth of the chip with only one access delay. Generous on-chip signal buffering makes performance relatively insensitive to signal fan-out; increasing fan-out from 1 to 8 changes the CLB delay by only 10%. Clocks can be distributed with two low-skew clock distribution networks. The tools in the Development System used to place and route a design in an XC3000 FPGA automatically calculate the actual maximum worst-case delays along each signal path. This timing information can be back-annotated to the design's netlist for use in timing simulation or examined with, a static timing analyzer. Actual system performance is applications dependent. The maximum clock rate that can be used in a system is determined by the critical path delays within that system. These delays are combinations of incremental logic and routing delays, and vary from design to design. In a synchronous system, the maximum clock rate depends on the number of combinatorial logic layers between re-synchronizing flip-flops. Figure 33 shows the achievable clock rate as a function of the number of CLB layers. **Figure 31: Primary Block Speed Factors.** Actual timing is a function of various block factors combined with routing factors. Overall performance can be evaluated with the timing calculator or by an optional simulation. #### **Dynamic Power Consumption** | | XC3042A | XC3042L | XC3142A | | |-------------------------------------------|---------|---------|---------|------------| | One CLB driving three local interconnects | 0.25 | 0.17 | 0.25 | mW per MHz | | One global clock buffer and clock line | 2.25 | 1.40 | 1.70 | mW per MHz | | One device output with a 50 pF load | 1.25 | 1.25 | 1.25 | mW per MHz | #### **Power Consumption** The Field Programmable Gate Array exhibits the low power consumption characteristic of CMOS ICs. For any design, the configuration option of TTL chip input threshold requires power for the threshold reference. The power required by the static memory cells that hold the configuration data is very low and may be maintained in a power-down mode. Typically, most of power dissipation is produced by external capacitive loads on the output buffers. This load and frequency dependent power is 25 $\mu$ W/pF/MHz per output. Another component of I/O power is the external dc loading on all output pins. Internal power dissipation is a function of the number and size of the nodes, and the frequency at which they change. In an FPGA, the fraction of nodes changing on a given clock is typically low (10-20%). For example, in a long binary counter, the total activity of all counter flip-flops is equivalent to that of only two CLB outputs toggling at the clock frequency. Typical global clock-buffer power is between 2.0 mW/MHz for the XC3020A and 3.5 mW/MHz for the XC3090A. The internal capacitive load is more a function of interconnect than fan-out. With a typical load of three general interconnect segments, each CLB output requires about 0.25 mW per MHz of its output frequency. Because the control storage of the FPGA is CMOS static memory, its cells require a very low standby current for data retention. In some systems, this low data retention current characteristic can be used as a method of preserving configurations in the event of a primary power loss. The FPGA has built in powerdown logic which, when activated, will disable normal operation of the device and retain only the configuration data. All internal operation is suspended and output buffers are placed in their high-impedance state with no pull-ups. Different from the XC3000 family which can be powered down to a current consumption of a few microamps, the XC3100A draws 5 mA, even in power-down. This makes power-down operation less meaningful. In contrast, I<sub>CCPD</sub> for the XC3000L is only 10 µA. To force the FPGA into the Powerdown state, the user must pull the $\overline{PWRDWN}$ pin Low and continue to supply a retention voltage to the $V_{CC}$ pins. When normal power is restored, $V_{CC}$ is elevated to its normal operating voltage and $\overline{PWRDWN}$ is returned to a High. The FPGA resumes operation with the same internal sequence that occurs at the conclusion of configuration. Internal-I/O and logic-block storage elements will be reset, the outputs will become enabled and the $\overline{DONE/PROG}$ pin will be released. When $V_{CC}$ is shut down or disconnected, some power might unintentionally be supplied from an incoming signal driving an I/O pin. The conventional electrostatic input protection is implemented with diodes to the supply and ground. A positive voltage applied to an input (or output) will cause the positive protection diode to conduct and drive the $V_{CC}$ connection. This condition can produce invalid power conditions and should be avoided. A large series resistor might be used to limit the current or a bipolar buffer may be used to isolate the input signal. ## XC3000 Series Field Programmable Gate Arrays AND of several slave mode devices, a hold-off signal for a master mode device. After configuration this pin becomes a user-programmable I/O pin. #### **BCLKIN** This is a direct CMOS level input to the alternate clock buffer (Auxiliary Buffer) in the lower right corner. #### XTL<sub>1</sub> This user I/O pin can be used to operate as the output of an amplifier driving an external crystal and bias circuitry. #### XTI 2 This user I/O pin can be used as the input of an amplifier connected to an external crystal and bias circuitry. The I/O Block is left unconfigured. The oscillator configuration is activated by routing a net from the oscillator buffer symbol output and by the MakeBits program. #### CS0, CS1, CS2, WS These four inputs represent a set of signals, three active Low and one active High, that are used to control configuration-data entry in the Peripheral mode. Simultaneous assertion of all four inputs generates a Write to the internal data buffer. The removal of any assertion clocks in the D0-D7 data. In Master-Parallel mode, WS and CS2 are the A0 and A1 outputs. After configuration, these pins are user-programmable I/O pins. #### RDY/BUSY During Peripheral Parallel mode configuration this pin indicates when the chip is ready for another byte of data to be written to it. After configuration is complete, this pin becomes a user-programmed I/O pin. #### RCLK During Master Parallel mode configuration, each change on the A0-15 outputs is preceded by a rising edge on RCLK, a redundant output signal. After configuration is complete, this pin becomes a user-programmed I/O pin. #### D0-D7 This set of eight pins represents the parallel configuration byte for the parallel Master and Peripheral modes. After configuration is complete, they are user-programmed I/O pins. #### A0-A15 During Master Parallel mode, these 16 pins present an address output for a configuration EPROM. After configuration, they are user-programmable I/O pins. #### DIN During Slave or Master Serial configuration, this pin is used as a serial-data input. In the Master or Peripheral configuration, this is the Data 0 input. After configuration is complete, this pin becomes a user-programmed I/O pin. #### **DOUT** During configuration this pin is used to output serial-configuration data to the DIN pin of a daisy-chained slave. After configuration is complete, this pin becomes a user-programmed I/O pin. #### **TCLKIN** This is a direct CMOS-level input to the global clock buffer. This pin can also be configured as a user programmable I/O pin. However, since TCLKIN is the preferred input to the global clock net, and the global clock net should be used as the primary clock source, this pin is usually the clock input to the chip. #### **Unrestricted User I/O Pins** #### 1/0 An I/O pin may be programmed by the user to be an Input or an Output pin following configuration. All unrestricted I/O pins, plus the special pins mentioned on the following page, have a weak pull-up resistor that becomes active as soon as the device powers up, and stays active until the end of configuration. **Note:** Before and during configuration, all outputs that are not used for the configuration process are 3-stated with a weak pull-up resistor. ### **XC3000 Series Field Programmable Gate Arrays** ### **Pin Functions During Configuration** | | Connigur | ation Mode <m< th=""><th>4.ifi i .iviU&gt;</th><th></th><th>***</th><th></th><th></th><th>**</th><th></th><th>ı</th><th>1</th><th>ļ.,</th><th></th><th></th><th></th><th></th><th>****</th><th></th></m<> | 4.ifi i .iviU> | | *** | | | ** | | ı | 1 | ļ., | | | | | **** | | |----------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---------------------------|------------|------------|------------|------------|-----------|-------------|---------------------|------------|-------------|-------------|------------|-------------|-------------|---------------------| | SLAVE<br>SERIAL<br><1:1:1> | MASTER-<br>SERIAL<br><0:0:0> | PERIPH<br><1:0:1> | MASTER-<br>HIGH<br><1:1:0> | MASTER-<br>LOW<br><1:0:0> | 44<br>PLCC | 64<br>VQFP | 68<br>PLCC | 84<br>PLCC | 84<br>PGA | 100<br>PQFP | 100<br>VQFP<br>TQFP | 132<br>PGA | 144<br>TQFP | 160<br>PQFP | 175<br>PGA | 176<br>TQFP | 208<br>PQFP | User<br>Function | | POWR<br>DWN<br>(I) | POWER<br>DWN<br>(I) | POWER<br>DWN<br>(I) | POWER<br>DWN<br>(I) | POWER<br>DWN<br>(I) | 7 | 17 | 10 | 12 | B2 | 29 | 26 | A1 | 1 | 159 | B2 | 1 | 3 | POWER<br>DWN<br>(1) | | M1 (HIGH) (I) | M1 (LOW) (I) | M1 (LOW) (I) | M1 (HIGH) (I) | M1 (LOW) (I) | 16 | 31 | 25 | 31 | J2 | 52 | 49 | B13 | 36 | 40 | B14 | 45 | 48 | RDATA | | M0 (HIGH) (I) | M0 (LOW) (I) | M0 (HIGH) (I) | M0 (LOW) (I) | M0 (LOW) (I) | 17 | 32 | 26 | 32 | L1 | 54 | 51 | A14 | 38 | 42 | B15 | 47 | 50 | RTRIG (I) | | M2 (HIGH) (I) | M2 (LOW) (I) | M2 (HIGH) (I) | M2 (HIGH) (I) | M2 (HIGH) (I) | 18 | 33 | 27 | 33 | K2 | 56 | 53 | C13 | 40 | 44 | C15 | 49 | 56 | I/O | | HDC (HIGH) | HDC (HIGH) | HDC (HIGH) | HDC (HIGH) | HDC (HIGH) | 19 | 34 | 28 | 34 | K3 | 57 | 54 | B14 | 41 | 45 | E14 | 50 | 57 | I/O | | LDC (LOW) | LDC (LOW) | LDC (LOW) | LDC (LOW) | LDC (LOW) | 20 | 36 | 30 | 36 | L3 | 59 | 56 | D14 | 45 | 49 | D16 | 54 | 61 | I/O | | INIT* | INIT* | INIT* | INIT* | INIT* | 22 | 40 | 34 | 42 | K6 | 65 | 62 | G14 | 53 | 59 | H15 | 65 | 77 | I/O | | GND | GND | GND | GND | GND | 23 | 41 | 35 | 43 | J6 | 66 | 63 | H12 | 55 | 61 | J14 | 67 | 79 | GND | | | | | | | 26 | 47 | 43 | 53 | L11 | 76 | 73 | M13 | 69 | 76 | P15 | 85 | 100 | XTL2 OR I/0 | | RESET (I) | RESET (I) | RESET (I) | RESET (I) | RESET (I) | 27 | 48 | 44 | 54 | K10 | 78 | 75 | P14 | 71 | 78 | R15 | 87 | 102 | RESET (I) | | DONE | DONE | DONE | DONE | DONE | 28 | 49 | 45 | 55 | J10 | 80 | 77 | N13 | 73 | 80 | R14 | 89 | 107 | PROGRAM | | DONE | BOILE | DATA 7 (I) | DATA 7 (I) | DATA 7 (I) | 20 | 50 | 46 | 56 | K11 | 81 | 78 | M12 | 74 | 81 | N13 | 90 | 109 | 1/0 | | | | 5711717 (1) | 5,(.) | 5,(.) | 30 | 51 | 47 | 57 | J11 | 82 | 79 | P13 | 75 | 82 | T14 | 91 | 110 | XTL1 OR I/0 | | | | DATA 6 (I) | DATA 6 (I) | DATA 6 (I) | | 52 | 48 | 58 | H10 | 83 | 80 | N11 | 78 | 86 | P12 | 96 | 115 | 1/0 | | | | DATA 5 (I) | DATA 5 (I) | DATA 5 (I) | | 53 | 49 | 60 | F10 | 87 | 84 | M9 | 84 | 92 | T11 | 102 | 122 | I/O | | | | CS0 (I) | DATA 3 (I) | DATA 3 (I) | | 54 | 50 | 61 | G10 | 88 | 85 | N9 | 85 | 93 | R10 | 103 | 123 | 1/0 | | | | DATA 4 (I) | DATA 4 (I) | DATA 4 (I) | | 55 | 51 | 62 | G10 | 89 | 86 | N8 | 88 | 96 | R9 | 103 | 123 | 1/0 | | | | DATA 3 (I) | DATA 4 (I) | DATA 3 (I) | | 57 | 53 | 65 | F11 | 92 | 89 | N7 | 92 | 102 | P8 | 112 | 132 | 1/0 | | | | | DATA 3 (I) | DATA 3 (I) | | 58 | | | | | | | | | | | | 1/0 | | | | CS1 (I) | DATA O (II) | DATA O (II) | | | 54 | 66 | E11 | 93 | 90 | P6 | 93 | 103 | R8 | 113 | 133 | 1/0 | | | | DATA 2 (I) | DATA 2 (I) | DATA 2 (I) | | 59 | 55 | 67 | E10 | 94 | 91 | M6 | 96 | 106 | R7 | 118 | 138 | | | | | DATA 1 (I) | DATA 1 (I) | DATA 1 (I) | | 60 | 56 | 70 | D10 | 98 | 95 | M5 | 102 | 114 | R5 | 124 | 145 | 1/0 | | | | RDY/BUSY | RCLK | RCLK | | 61 | 57 | 71 | C11 | 99 | 96 | N4 | 103 | 115 | P5 | 125 | 146 | I/O | | DIN (I) | DIN (I) | DATA 0 (I) | DATA 0 (I) | DATA 0 (I) | 38 | 62 | 58 | 72 | B11 | 100 | 97 | N2 | 106 | 119 | R3 | 130 | 151 | I/O | | DOUT | DOUT | DOUT | DOUT | DOUT | 39 | 63 | 59 | 73 | C10 | 1 | 98 | М3 | 107 | 120 | N4 | 131 | 152 | I/O | | CCLK (I) | CCLK (O) | CCLK (O) | CCLK (O) | CCLK (O) | 40 | 64 | 60 | 74 | A11 | 2 | 99 | P1 | 108 | 121 | R2 | 132 | 153 | CCLK (I) | | | | WS (I) | A0 | A0 | | 1 | 61 | 75 | B10 | 5 | 2 | M2 | 111 | 124 | P2 | 135 | 161 | I/O | | | | CS2 (I) | A1 | A1 | | 2 | 62 | 76 | B9 | 6 | 3 | N1 | 112 | 125 | М3 | 136 | 162 | I/O | | | | | A2 | A2 | | 3 | 63 | 77 | A10 | 8 | 5 | L2 | 115 | 128 | P1 | 140 | 165 | I/O | | | | | A3 | A3 | | 4 | 64 | 78 | A9 | 9 | 6 | L1 | 116 | 129 | N1 | 141 | 166 | I/O | | | | | A15 | A15 | | | 65 | 81 | В6 | 12 | 9 | K1 | 119 | 132 | M1 | 146 | 172 | 5 | | | | | A4 | A4 | | 5 | 66 | 82 | В7 | 13 | 10 | J2 | 120 | 133 | L2 | 147 | 173 | I/O | | | | | A14 | A14 | | 6 | 67 | 83 | A7 | 14 | 11 | H1 | 123 | 136 | K2 | 150 | 178 | I/O | | | | | A5 | A5 | | 7 | 68 | 84 | C7 | 15 | 12 | H2 | 124 | 137 | K1 | 151 | 179 | I/O | | | | | A13 | A13 | | 9 | 2 | 2 | A6 | 17 | 14 | G2 | 128 | 141 | H2 | 156 | 184 | I/O | | | | | A6 | A6 | | 10 | 3 | 3 | A5 | 18 | 15 | G1 | 129 | 142 | H1 | 157 | 185 | I/O | | | | | A12 | A12 | | 11 | 4 | 4 | B5 | 19 | 16 | F2 | 133 | 147 | F2 | 164 | 192 | I/O | | | | | A7 | A7 | | 12 | 5 | 5 | C5 | 20 | 17 | E1 | 134 | 148 | E1 | 165 | 193 | I/O | | | | | A11 | A11 | | 13 | 6 | 8 | А3 | 23 | 20 | D1 | 137 | 151 | D1 | 169 | 199 | I/O | | | | | A8 | A8 | | 14 | 7 | 9 | A2 | 24 | 21 | D2 | 138 | 152 | C1 | 170 | 200 | I/O | | | | | A10 | A10 | | 15 | 8 | 10 | В3 | 25 | 22 | B1 | 141 | 155 | E3 | 173 | 203 | I/O | | | | | A9 | A9 | | 16 | 9 | 11 | A1 | 26 | 26 | C2 | 142 | 156 | C2 | 174 | 204 | I/O | | | | | | | | | | | | | | | | | | | | All Others | | | | | | | | | Х | Х | Х | Х | | | | | - | | | XC3x20A et | | | | | | | Х | Х | X | X | X | X | Х | | | | - | | | XC3x30A et | | | | | | | | | | X | X | X | X | Х | Х | | | | | XC3x42A et | | | | | | | | | | X** | ^ | ^ | ^ | X | X | | | | | XC3x42A e | | | | | | | | | | X** | | | | ^ | X | Х | Х | Х | Х | XC3x90A et | | | | | | | 1 | 1 | 1 | ^ | ĺ. | 1 | 1 | i l | ^ | | | | | I AUSXYUA E | Generic I/O pins are not shown. For a detailed description of the configuration modes, see page 25 through page 34. For pinout details, see page 65 through page 76. Represents a weak pull-up before and during configuration. INIT is an open drain output during configuration. Represents an input. Pin assignment for the XC3064A/XC3090A and XC3195A differ from those shown. Peripheral mode and master parallel mode are not supported in the PC44 package. Pin assignments for the XC3195A PQ208 differ from those shown. Pin assignments of PGA Footprint PLCC sockets and PGA packages are not identical. The information on this page is provided as a convenient summary. For detailed pin descriptions, see the preceding two pages. Note: Before and during configuration, all outputs that are not used for the configuration process are 3-stated with a weak pull-up resistor. ## **XC3000A Absolute Maximum Ratings** | Symbol | Description | | Units | |------------------|-------------------------------------------------|------------------------------|-------| | V <sub>CC</sub> | Supply voltage relative to GND | -0.5 to +7.0 | V | | V <sub>IN</sub> | Input voltage with respect to GND | -0.5 to V <sub>CC</sub> +0.5 | V | | V <sub>TS</sub> | Voltage applied to 3-state output | -0.5 to V <sub>CC</sub> +0.5 | V | | T <sub>STG</sub> | Storage temperature (ambient) | -65 to +150 | °C | | T <sub>SOL</sub> | Maximum soldering temperature (10 s @ 1/16 in.) | +260 | °C | | TJ | Junction temperature plastic | +125 | °C | | ı J | Junction temperature ceramic | +150 | °C | Note: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time may affect device reliability. #### XC3000A Global Buffer Switching Characteristics Guidelines | | Speed Grade | -7 | -6 | | |------------------------------------------------------------|-------------------|------|------|-------| | Description | Symbol | Max | Max | Units | | Global and Alternate Clock Distribution <sup>1</sup> | | | | | | Either: Normal IOB input pad through clock buffer | | | | | | to any CLB or IOB clock input | $T_{PID}$ | 7.5 | 7.0 | ns | | Or: Fast (CMOS only) input pad through clock | | | | | | buffer to any CLB or IOB clock input | $T_{PIDC}$ | 6.0 | 5.7 | ns | | TBUF driving a Horizontal Longline (L.L.) <sup>1</sup> | | | | | | I to L.L. while T is Low (buffer active) | T <sub>IO</sub> | 4.5 | 4.0 | ns | | T↓ to L.L. active and valid with single pull-up resistor | T <sub>ON</sub> | 9.0 | 8.0 | ns | | T↓ to L.L. active and valid with pair of pull-up resistors | $T_{ON}$ | 11.0 | 10.0 | ns | | T↑ to L.L. High with single pull-up resistor | T <sub>PUS</sub> | 16.0 | 14.0 | ns | | T↑ to L.L. High with pair of pull-up resistors | $T_{PUF}$ | 10.0 | 8.0 | ns | | BIDI | | | | | | Bidirectional buffer delay | T <sub>BIDI</sub> | 1.7 | 1.5 | ns | Note: 1. Timing is based on the XC3042A, for other devices see timing calculator. ### **XC3000A IOB Switching Characteristics Guidelines** Testing of the switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100% functionally tested. Since many internal timing parameters cannot be measured directly, they are derived from benchmark timing patterns. The following guidelines reflect worst-case values over the recommended operating conditions. For more detailed, more precise, and more up-to-date timing information, use the values provided by the timing calculator and used in the simulator. | | | Sp | eed Grade | - | 7 | -( | 6 | | |-----------------------------------|----------------------|----|-------------------|-------|------|-------|------|-------| | Description | | S | ymbol | Min | Max | Min | Max | Units | | Propagation Delays (Input) | | | | | | | | | | Pad to Direct In (I) | | 3 | T <sub>PID</sub> | | 4.0 | | 3.0 | ns | | Pad to Registered In (Q) with la | tch transparent | | T <sub>PTG</sub> | | 15.0 | | 14.0 | ns | | Clock (IK) to Registered In (Q) | | 4 | T <sub>IKRI</sub> | | 3.0 | | 2.5 | ns | | Set-up Time (Input) | | | | | | | | | | Pad to Clock (IK) set-up time | | 1 | T <sub>PICK</sub> | 14.0 | | 12.0 | | ns | | Propagation Delays (Output) | | | | | | | | | | Clock (OK) to Pad | (fast) | 7 | T <sub>OKPO</sub> | | 8.0 | | 7.0 | ns | | same | (slew rate limited) | 7 | T <sub>OKPO</sub> | | 18.0 | | 15.0 | ns | | Output (O) to Pad | (fast) | 10 | T <sub>OPF</sub> | | 6.0 | | 5.0 | ns | | same | (slew-rate limited) | 10 | T <sub>OPS</sub> | | 16.0 | | 13.0 | ns | | 3-state to Pad begin hi-Z | (fast) | 9 | T <sub>TSHZ</sub> | | 10.0 | | 9.0 | ns | | same | (slew-rate limited) | 9 | T <sub>TSHZ</sub> | | 20.0 | | 12.0 | ns | | 3-state to Pad active and valid | (fast) | 8 | $T_{TSON}$ | | 11.0 | | 10.0 | ns | | same | (slew -rate limited) | 8 | T <sub>TSON</sub> | | 21.0 | | 18.0 | ns | | Set-up and Hold Times (Output) | | | | | | | | | | Output (O) to clock (OK) set-up | time | 5 | T <sub>OOK</sub> | 8.0 | | 7.0 | | ns | | Output (O) to clock (OK) hold tin | me | 6 | T <sub>OKO</sub> | 0 | | 0 | | ns | | Clock | | | | | | | | | | Clock High time | | 11 | T <sub>IOH</sub> | 4.0 | | 3.5 | | ns | | Clock Low time | | 12 | T <sub>IOL</sub> | 4.0 | | 3.5 | | ns | | Max. flip-flop toggle rate | | | F <sub>CLK</sub> | 113.0 | | 135.0 | | MHz | | Global Reset Delays (based on XC | 3042A) | | | | | | | | | RESET Pad to Registered In | (Q) | 13 | $T_{RRI}$ | | 24.0 | | 23.0 | ns | | RESET Pad to output pad | (fast) | 15 | T <sub>RPO</sub> | | 33.0 | | 29.0 | ns | | | (slew-rate limited) | 15 | T <sub>RPO</sub> | | 43.0 | | 37.0 | ns | - Notes: 1. Timing is measured at pin threshold, with 50 pF external capacitive loads (incl. test fixture). Typical slew rate limited output rise/fall times are approximately four times longer. - 2. Voltage levels of unused (bonded and unbonded) pads must be valid logic levels. Each can be configured with the internal pull-up resistor or alternatively configured as a driven output or driven from an external source. - 3. Input pad set-up time is specified with respect to the internal clock (ik). In order to calculate system set-up time, subtract clock delay (pad to ik) from the input pad set-up time value. Input pad holdtime with respect to the internal clock (ik) is negative. This means that pad level changes immediately before the internal clock edge (ik) will not be recognized. - 4. T<sub>PID</sub>, T<sub>PTG</sub>, and T<sub>PICK</sub> are 3 ns higher for XTL2 when the pin is configured as a user input. ### **XC3000L IOB Switching Characteristics Guidelines** Testing of the switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100% functionally tested. Since many internal timing parameters cannot be measured directly, they are derived from benchmark timing patterns. The following guidelines reflect worst-case values over the recommended operating conditions. For more detailed, more precise, and more up-to-date timing information, use the values provided by the timing calculator and used in the simulator. | | | Sį | eed Grade | - | -8 | | | |-----------------------------------|----------------------|----|-------------------|------|------|-------|--| | Des | scription | 8 | Symbol | Min | Max | Units | | | Propagation Delays (Input) | | | | | | | | | Pad to Direct In (I) | | 3 | $T_{PID}$ | | 5.0 | ns | | | Pad to Registered In (Q) with la | tch transparent | | T <sub>PTG</sub> | | 24.0 | ns | | | Clock (IK) to Registered In (Q) | | 4 | T <sub>IKRI</sub> | | 6.0 | ns | | | Set-up Time (Input) | | | | | | | | | Pad to Clock (IK) set-up time | | 1 | T <sub>PICK</sub> | 22.0 | | ns | | | Propagation Delays (Output) | | | | | | | | | Clock (OK) to Pad | (fast) | 7 | T <sub>OKPO</sub> | | 12.0 | ns | | | same | (slew rate limited) | 7 | T <sub>OKPO</sub> | | 28.0 | ns | | | Output (O) to Pad | (fast) | 10 | T <sub>OPF</sub> | | 9.0 | ns | | | same | (slew-rate limited) | 10 | T <sub>OPS</sub> | | 25.0 | ns | | | 3-state to Pad begin hi-Z | (fast) | 9 | T <sub>TSHZ</sub> | | 12.0 | ns | | | same | (slew-rate limited) | 9 | T <sub>TSHZ</sub> | | 28.0 | ns | | | 3-state to Pad active and valid | (fast) | 8 | T <sub>TSON</sub> | | 16.0 | ns | | | same | (slew -rate limited) | 8 | T <sub>TSON</sub> | | 32.0 | ns | | | Set-up and Hold Times (Output) | | | | | | | | | Output (O) to clock (OK) set-up | time | 5 | T <sub>OOK</sub> | 12.0 | | ns | | | Output (O) to clock (OK) hold tir | me | 6 | T <sub>OKO</sub> | 0 | | ns | | | Clock | | | | | | | | | Clock High time | | 11 | T <sub>IOH</sub> | 5.0 | | ns | | | Clock Low time | | 12 | $T_IOL$ | 5.0 | | ns | | | Max. flip-flop toggle rate | | | F <sub>CLK</sub> | 80.0 | | MHz | | | Global Reset Delays (based on XC | 3042L) | | | | | | | | RESET Pad to Registered In | (Q) | 13 | $T_{RRI}$ | | 25.0 | ns | | | RESET Pad to output pad | (fast) | 15 | $T_RPO$ | | 35.0 | ns | | | | (slew-rate limited) | 15 | $T_RPO$ | | 51.0 | ns | | **Notes:** 1. Timing is measured at pin threshold, with 50 pF external capacitive loads (incl. test fixture). Typical slew rate limited output rise/fall times are approximately four times longer. - 2. Voltage levels of unused (bonded and unbonded) pads must be valid logic levels. Each can be configured with the internal pull-up resistor or alternatively configured as a driven output or driven from an external source. - 3. Input pad set-up time is specified with respect to the internal clock (ik). In order to calculate system set-up time, subtract clock delay (pad to ik) from the input pad set-up time value. Input pad holdtime with respect to the internal clock (ik) is negative. This means that pad level changes immediately before the internal clock edge (ik) will not be recognized. - 4. T<sub>PID</sub>, T<sub>PTG</sub>, and T<sub>PICK</sub> are 3 ns higher for XTL2 when the pin is configured as a user input. ## **XC3100A Switching Characteristics** Xilinx maintains test specifications for each product as controlled documents. To insure the use of the most recently released device performance parameters, please request a copy of the current test-specification revision. #### **XC3100A Operating Conditions** | Symbol | Description | Min | Max | Units | |------------------|--------------------------------------------------------------------|------|-----------------|-----------------| | V <sub>CC</sub> | Supply voltage relative to GND Commercial 0°C to +85°C junction | 4.25 | 5.25 | V | | vcc vcc | Supply voltage relative to GND Industrial -40°C to +100°C junction | 4.5 | 5.5 | V | | V <sub>IHT</sub> | High-level input voltage — TTL configuration | 2.0 | V <sub>CC</sub> | V | | V <sub>ILT</sub> | Low-level input voltage — TTL configuration | 0 | 0.8 | V | | V <sub>IHC</sub> | High-level input voltage — CMOS configuration | 70% | 100% | V <sub>CC</sub> | | $V_{ILC}$ | Low-level input voltage — CMOS configuration | 0 | 20% | $V_{CC}$ | | T <sub>IN</sub> | Input signal transition time | | 250 | ns | Note: At junction temperatures above those listed as Operating Conditions, all delay parameters increase by 0.3% per °C. ### **XC3100A DC Characteristics Over Operating Conditions** | Symbol | Description | | Min | Max | Units | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|----------|----------| | V <sub>OH</sub> | High-level output voltage (@ I <sub>OH</sub> = -8.0 mA, V <sub>CC</sub> min) | Commercial | 3.86 | | V | | V <sub>OL</sub> | Low-level output voltage (@ I <sub>OL</sub> = 8.0 mA, V <sub>CC</sub> min) | Commercial | | 0.40 | V | | V <sub>OH</sub> | High-level output voltage (@ I <sub>OH</sub> = -8.0 mA, V <sub>CC</sub> min) | Industrial | 3.76 | | V | | V <sub>OL</sub> | Low-level output voltage (@ I <sub>OL</sub> = 8.0 mA, V <sub>CC</sub> min) | Industrial | | 0.40 | V | | V <sub>CCPD</sub> | Power-down supply voltage (PWRDWN must be Low) | • | 2.30 | | V | | I <sub>CCO</sub> | Quiescent LCA supply current in addition to I <sub>CCPD</sub> <sup>1</sup> Chip thresholds programmed as CMOS levels Chip thresholds programmed as TTL levels | | | 8<br>14 | mA<br>mA | | I <sub>IL</sub> | Input Leakage Current | | -10 | +10 | μΑ | | 6 | Input capacitance, all packages except PGA175 (sample tested) All Pins except XTL1 and XTL2 XTL1 and XTL2 | | | 10<br>15 | pF<br>pF | | C <sub>IN</sub> | Input capacitance, PGA 175 (sample tested) All Pins except XTL1 and XTL2 XTL1 and XTL2 | | | 15<br>20 | pF<br>pF | | I <sub>RIN</sub> | Pad pull-up (when selected) @ V <sub>IN</sub> = 0 V <sup>3</sup> | | 0.02 | 0.17 | mA | | I <sub>RLL</sub> | Horizontal Longline pull-up (when selected) @ logic Low | | 0.20 | 2.80 | mA | Notes: 1. With no output current loads, no active input or Longline pull-up resistors, all package pins at V<sub>CC</sub> or GND, and the LCA device configured with a tie option. Total continuous output sink current may not exceed 100 mA per ground pin. The number of ground pins varies from two for the XC3120A in the PC84 package, to eight for the XC3195A in the PQ208 package. <sup>3.</sup> Not tested. Allows an undriven pin to float High. For any other purpose, use an external pull-up. ## **XC3000 Series Field Programmable Gate Arrays** #### **XC3100A Absolute Maximum Ratings** | Symbol | Description | | Units | |------------------|-------------------------------------------------|------------------------------|-------| | V <sub>CC</sub> | Supply voltage relative to GND | -0.5 to +7.0 | V | | V <sub>IN</sub> | Input voltage with respect to GND | -0.5 to V <sub>CC</sub> +0.5 | V | | V <sub>TS</sub> | Voltage applied to 3-state output | -0.5 to V <sub>CC</sub> +0.5 | V | | T <sub>STG</sub> | Storage temperature (ambient) | -65 to +150 | °C | | T <sub>SOL</sub> | Maximum soldering temperature (10 s @ 1/16 in.) | +260 | °C | | TJ | Junction temperature plastic | +125 | °C | | ı j | Junction temperature ceramic | +150 | °C | Note: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time may affect device reliability. #### **XC3100A Global Buffer Switching Characteristics Guidelines** | | Speed Grade | -4 | -3 | -2 | -1 | -09 | | |------------------------------------------------------------|-------------------|------|------|------|------|--------|-------| | Description | Symbol | Max | Max | Max | Max | Max | Units | | Global and Alternate Clock Distribution <sup>1</sup> | | | | | | | | | Either: Normal IOB input pad through clock buffer | | | | | | | | | to any CLB or IOB clock input | T <sub>PID</sub> | 6.5 | 5.6 | 4.7 | 4.3 | 3.9 | ns | | Or: Fast (CMOS only) input pad through clock | | | | | | | | | buffer to any CLB or IOB clock input | T <sub>PIDC</sub> | 5.1 | 4.3 | 3.7 | 3.5 | 3.1 | ns | | TBUF driving a Horizontal Longline (L.L.) <sup>1</sup> | | | | | | | | | I to L.L. while T is Low (buffer active) (XC3100) | T <sub>IO</sub> | 3.7 | 3.1 | | | | ns | | (XC3100A) | T <sub>IO</sub> | 3.6 | 3.1 | 3.1 | 2.9 | 2.1 | ns | | T↓ to L.L. active and valid with single pull-up resistor | T <sub>ON</sub> | 5.0 | 4.2 | 4.2 | 4.0 | 3.1 | ns | | T↓ to L.L. active and valid with pair of pull-up resistors | T <sub>ON</sub> | 6.5 | 5.7 | 5.7 | 5.5 | 4.6 | ns | | T↑ to L.L. High with single pull-up resistor | T <sub>PUS</sub> | 13.5 | 11.4 | 11.4 | 10.4 | 8.9 | ns | | T↑ to L.L. High with pair of pull-up resistors | T <sub>PUF</sub> | 10.5 | 8.8 | 8.1 | 7.1 | 5.9 | ns | | BIDI | | | | | | | | | Bidirectional buffer delay | T <sub>BIDI</sub> | 1.2 | 1.0 | 0.9 | 0.85 | 0.75 | ns | | | | | | | | Prelim | | **Note:** 1. Timing is based on the XC3142A, for other devices see timing calculator. The use of two pull-up resistors per longline, available on other XC3000 devices, is not a valid design option for XC3100A ### **XC3100A IOB Switching Characteristics Guidelines (continued)** ## **XC3100L Switching Characteristics** Xilinx maintains test specifications for each product as controlled documents. To insure the use of the most recently released device performance parameters, please request a copy of the current test-specification revision. #### **XC3100L Operating Conditions** | Symbol | Description | Min | Max | Units | |-----------------|-----------------------------------------------------------------|------|----------------|-------| | V <sub>CC</sub> | Supply voltage relative to GND Commercial 0°C to +85°C junction | 3.0 | 3.6 | V | | V <sub>IH</sub> | High-level input voltage | 2.0 | $V_{CC} + 0.3$ | V | | V <sub>IL</sub> | Low-level input voltage | -0.3 | 0.8 | V | | T <sub>IN</sub> | Input signal transition time | | 250 | ns | Notes: 1. At junction temperatures above those listed as Operating Conditions, all delay parameters increase by 0.3% per °C. #### **XC3100L DC Characteristics Over Operating Conditions** | Symbol | Description | Min | Max | Units | |------------------|--------------------------------------------------------------------------------|----------------------|------|-------| | V | High-level output voltage (@ I <sub>OH</sub> = -4.0 mA, V <sub>CC</sub> min) | 2.4 | | V | | $V_{OH}$ | High-level output voltage (@ I <sub>OH</sub> = -100.0 μA, V <sub>CC</sub> min) | V <sub>CC</sub> -0.2 | | V | | V | Low-level output voltage (@ I <sub>OH</sub> = 4.0 mA, V <sub>CC</sub> min) | | 0.40 | V | | $V_{OL}$ | Low-level output voltage (@ I <sub>OH</sub> = +100.0 μA, V <sub>CC</sub> min) | | 0.2 | V | | $V_{CCPD}$ | Power-down supply voltage (PWRDWN must be Low) | 2.30 | | V | | I <sub>CCO</sub> | Quiescent FPGA supply current | | 1.5 | mA | | | Chip thresholds programmed as CMOS levels <sup>1</sup> | | | | | I <sub>IL</sub> | Input Leakage Current | -10 | +10 | μΑ | | | Input capacitance | | | | | $C_{IN}$ | (sample tested) | | | | | CIN | All pins except XTL1 and XTL2 | | 10 | pF | | | XTL1 and XTL2 | | 15 | pF | | I <sub>RIN</sub> | Pad pull-up (when selected) @ V <sub>IN</sub> = 0 V <sup>3</sup> | 0.02 | 0.17 | mA | | I <sub>RLL</sub> | Horizontal long line pull-up (when selected) @ logic Low | 0.20 | 2.80 | mA | Notes: 1. With no output current loads, no active input or long line pull-up resistors, all package pins at V<sub>CC</sub> or GND, and the FPGA configured with a tie option. <sup>2.</sup> Although the present (1996) devices operate over the full supply voltage range from 3.0 V to 5.25 V, Xilinx reserves the right to restrict operation to the 3.0 and 3.6 V range later, when smaller device geometries might preclude operation @ 5 V. Operating conditions are guaranteed in the 3.0 – 3.6 V V<sub>CC</sub> range. <sup>2.</sup> Total continuous output sink current may not exceed 100 mA per ground pin. Total continuous output source current may not exceed 100 mA per V<sub>CC</sub> pin. The number of ground pins varies from the XC3142L to the XC3190L. 3. Not tested. Allows undriven pins to float High. For any other purpose, use an external pull-up. ## **XC3100L IOB Switching Characteristics Guidelines (continued)** ## **XC3000 Series Field Programmable Gate Arrays** ### XC3000 Series 64-Pin Plastic VQFP Pinouts XC3000A, XC3000L, and XC3100A families have identical pinouts | Pin No. | XC3030A | |---------|------------| | 1 | A0-WS-I/O | | 2 | A1-CS2-I/O | | 3 | A2-I/O | | 4 | A3-I/O | | 5 | A4-I/O | | 6 | A14-I/O | | 7 | A5-I/O | | 8 | GND | | 9 | A13-I/O | | 10 | A6-I/O | | 11 | A12-I/O | | 12 | A7-I/O | | 13 | A11-I/O | | 14 | A8-I/O | | 15 | A10-I/O | | 16 | A9-I/O | | 17 | PWRDN | | 18 | TCLKIN-I/O | | 19 | I/O | | 20 | I/O | | 21 | I/O | | 22 | I/O | | 23 | I/O | | 24 | VCC | | 25 | I/O | | 26 | I/O | | 27 | I/O | | 28 | I/O | | 29 | I/O | | 30 | I/O | | 31 | M1-RDATA | | 32 | M0-RTRIG | | Pin No. | XC3030A | | | | | | |---------|-----------------------|--|--|--|--|--| | 33 | M2-I/O | | | | | | | 34 | HDC-I/O | | | | | | | 35 | I/O | | | | | | | 36 | LDC-I/O | | | | | | | 37 | I/O | | | | | | | 38 | I/O | | | | | | | 39 | I/O | | | | | | | 40 | INIT-I/O | | | | | | | 41 | GND | | | | | | | 42 | I/O | | | | | | | 43 | I/O | | | | | | | 44 | I/O | | | | | | | 45 | I/O | | | | | | | 46 | I/O | | | | | | | 47 | XTAL2(IN)-I/O | | | | | | | 48 | RESET | | | | | | | 49 | DONE-PG | | | | | | | 50 | D7-I/O | | | | | | | 51 | XTAL1(OUT)-BCLKIN-I/O | | | | | | | 52 | D6-I/O | | | | | | | 53 | D5-I/O | | | | | | | 54 | CS0-I/O | | | | | | | 55 | D4-I/O | | | | | | | 56 | VCC | | | | | | | 57 | D3-I/O | | | | | | | 58 | CS1-I/O | | | | | | | 59 | D2-I/O | | | | | | | 60 | D1-I/O | | | | | | | 61 | RDY/BUSY-RCLK-I/O | | | | | | | 62 | D0-DIN-I/O | | | | | | | 63 | DOUT-I/O | | | | | | | 64 | CCLK | | | | | | #### XC3000 Series 68-Pin PLCC, 84-Pin PLCC and PGA Pinouts XC3000A, XC3000L, XC3100A, and XC3100L families have identical pinouts | 68 P | LCC | XC3020A, XC3030A, | | | | |-----------------|-----|-------------------|---------|--|--| | XC3030A XC3020A | | XC3042A | 84 PLCC | | | | 10 | 10 | PWRDN | 12 | | | | 11 | 11 | TCLKIN-I/O | 13 | | | | 12 | _ | I/O* | 14 | | | | 13 | 12 | I/O | 15 | | | | 14 | 13 | I/O | 16 | | | | _ | _ | I/O | 17 | | | | 15 | 14 | I/O | 18 | | | | 16 | 15 | I/O | 19 | | | | _ | 16 | I/O | 20 | | | | 17 | 17 | I/O | 21 | | | | 18 | 18 | VCC | 22 | | | | 19 | 19 | I/O | 23 | | | | _ | _ | I/O | 24 | | | | 20 | 20 | I/O | 25 | | | | _ | 21 | I/O | 26 | | | | 21 | 22 | I/O | 27 | | | | 22 | _ | I/O | 28 | | | | 23 | 23 | I/O | 29 | | | | 24 | 24 | I/O | 30 | | | | 25 | 25 | M1-RDATA | 31 | | | | 26 | 26 | M0-RTRIG | 32 | | | | 27 | 27 | M2-I/O | 33 | | | | 28 | 28 | HDC-I/O | 34 | | | | 29 | 29 | I/O | 35 | | | | 30 | 30 | LDC-I/O | 36 | | | | _ | 31 | I/O | 37 | | | | _ | | I/O* | 38 | | | | 31 | 32 | I/O | 39 | | | | 32 | 33 | I/O | 40 | | | | 33 | _ | I/O* | 41 | | | | 34 | 34 | INIT-I/O | 42 | | | | 35 | 35 | GND | 43 | | | | 36 | 36 | I/O | 44 | | | | 37 | 37 | I/O | 45 | | | | 38 | 38 | I/O | 46 | | | | 39 | 39 | I/O | 47 | | | | | 40 | I/O | 48 | | | | | 41 | I/O | 49 | | | | 40 | | I/O* | 50 | | | | 41 | | I/O* | 51 | | | | 42 | 42 | I/O | 52 | | | | 43 | 43 | XTL2(IN)-I/O | 53 | | | | 68 PLCC | | XC3020A, XC3030A, | | |---------|---------|----------------------|---------| | XC3030A | XC3020A | XC3042A | 84 PLCC | | 44 | 44 | RESET | 54 | | 45 | 45 | DONE-PG | 55 | | 46 | 46 | D7-I/O | 56 | | 47 | 47 | XTL1(OUT)-BCLKIN-I/O | 57 | | 48 | 48 | D6-I/O | 58 | | _ | _ | I/O | 59 | | 49 | 49 | D5-I/O | 60 | | 50 | 50 | CS0-I/O | 61 | | 51 | 51 | D4-I/O | 62 | | _ | _ | I/O | 63 | | 52 | 52 | VCC | 64 | | 53 | 53 | D3-I/O | 65 | | 54 | 54 | CS1-I/O | 66 | | 55 | 55 | D2-I/O | 67 | | _ | _ | I/O | 68 | | _ | _ | I/O* | 69 | | 56 | 56 | D1-I/O | 70 | | 57 | 57 | RDY/BUSY-RCLK-I/O | 71 | | 58 | 58 | D0-DIN-I/O | 72 | | 59 | 59 | DOUT-I/O | 73 | | 60 | 60 | CCLK | 74 | | 61 | 61 | A0-WS-I/O | 75 | | 62 | 62 | A1-CS2-I/O | 76 | | 63 | 63 | A2-I/O | 77 | | 64 | 64 | A3-I/O | 78 | | _ | _ | I/O* | 79 | | _ | _ | I/O* | 80 | | 65 | 65 | A15-I/O | 81 | | 66 | 66 | A4-I/O | 82 | | 67 | 67 | A14-I/O | 83 | | 68 | 68 | A5-I/O | 84 | | 1 | 1 | GND | 1 | | 2 | 2 | A13-I/O | 2 | | 3 | 3 | A6-I/O | 3 | | 4 | 4 | A12-I/O | 4 | | 5 | 5 | A7-I/O | 5 | | _ | _ | I/O* | 6 | | _ | _ | I/O* | 7 | | 6 | 6 | A11-I/O | 8 | | 7 | 7 | A8-I/O | 9 | | 8 | 8 | A10-I/O | 10 | | 9 | 9 | A9-I/O | 11 | | | 1 | | | Unprogrammed IOBs have a default pull-up. This prevents an undefined pad level for unbonded or unused IOBs. Programmed outputs are default slew-rate limited. This table describes the pinouts of three different chips in three different packages. The pin-description column lists 84 of the 118 pads on the XC3042A (and 84 of the 98 pads on the XC3030A) that are connected to the 84 package pins. Ten pads, indicated by an asterisk, do not exist on the XC3020A, which has 74 pads; therefore the corresponding pins on the 84-pin packages have no connections to an XC3020A. Six pads on the XC3020A and 16 pads on the XC3030A, indicated by a dash (—) in the 68 PLCC column, have no connection to the 68 PLCC, but are connected to the 84-pin packages. ## **XC3000 Series Field Programmable Gate Arrays** ### **XC3000 Series 176-Pin TQFP Pinouts** XC3000A, XC3000L, XC3100A, and XC3100L families have identical pinouts | Pin<br>Number | XC3090A | Pin<br>Number | XC3090A | Pin<br>Number | | | XC3090A | |---------------|------------|---------------|----------------------|---------------|-----------------------------|------------|-------------------| | 1 | PWRDWN | 45 | M1-RDATA | 89 | DONE-PG | 133 | VCC | | 2 | TCLKIN-I/O | 46 | GND | 90 | D7-I/O | 134 | GND | | 3 | I/O | 47 | M0-RTRIG | 91 | XTAL1(OUT)-BCLKIN-I/O | 135 | A0-WS-I/O | | 4 | I/O | 48 | VCC | 92 | I/O | 136 | A1-CS2-I/O | | 5 | I/O | 49 | M2-I/O | 93 | I/O | 137 | - | | 6 | I/O | 50 | HDC-I/O | 94 | I/O | 138 | I/O | | 7 | I/O | 51 | I/O | 95 | I/O | 139 | I/O | | 8 | I/O | 52 | I/O | 96 | D6-I/O | 140 | A2-I/O | | 9 | I/O | 53 | I/O | 97 | I/O | 141 | A3-I/O | | 10 | I/O | 54 | LDC-I/O | 98 | I/O | 142 | i | | 11 | I/O | 55 | - | 99 | I/O | 143 | - | | 12 | I/O | 56 | I/O | 100 | I/O | 144 | I/O | | 13 | I/O | 57 | I/O | 101 | I/O | 145 | I/O | | 14 | I/O | 58 | I/O | 102 | D5-I/O | 146 | A15-I/O | | 15 | I/O | 59 | I/O | 103 | CS0-I/O | 147 | A4-I/O | | 16 | I/O | 60 | I/O | 104 | I/O | 148 | I/O | | 17 | I/O | 61 | I/O | 105 | I/O | 149 | I/O | | 18 | I/O | 62 | I/O | 106 | I/O | 150 | A14-I/O | | 19 | I/O | 63 | I/O | 107 | I/O | 151 | A5-I/O | | 20 | I/O | 64 | I/O | 108 | D4-I/O | 152 | I/O | | 21 | I/O | 65 | ĪNIT-I/O | 109 | I/O | 153 | I/O | | 22 | GND | 66 | VCC | 110 | VCC | 154 | GND | | 23 | VCC | 67 | GND | 111 | GND | 155 | VCC | | 24 | I/O | 68 | I/O | 112 | D3-I/O | 156 | A13-I/O | | 25 | I/O | 69 | I/O | 113 | CS1-I/O | 157 | A6-I/O | | 26 | I/O | 70 | I/O | 114 | I/O | 158 | I/O | | 27 | I/O | 71 | I/O | 115 | I/O | 159 | I/O | | 28 | I/O | 72 | I/O | 116 | I/O | 160 | - | | 29 | I/O | 73 | I/O | 117 | I/O | 161 | - | | 30 | I/O | 74 | I/O | 118 | D2-I/O | 162 | 1/0 | | 31 | 1/0 | 75 | I/O | 119 | 1/0 | 163 | 1/0 | | 32 | 1/0 | 76 | I/O | 120 | 1/0 | 164 | A12-I/O | | 33 | 1/0 | 77 | I/O | 121 | 1/0 | 165 | A7-I/O | | 34 | 1/0 | 78 | I/O | 122 | I/O<br>I/O | 166 | 1/0 | | 35 | 1/0 | 79 | I/O | 123 | | 167 | I/O<br>_ | | 36<br>37 | I/O<br>I/O | 80 | I/O<br>I/O | 124 | D1-I/O<br>RDY/BUSY-RCLK-I/O | 168 | | | | | 81 | | 125 | | 169 | A11-I/O | | 38 | I/O<br>I/O | 82<br>83 | - | 126<br>127 | I/O<br>I/O | 170<br>171 | A8-I/O<br>I/O | | 39<br>40 | 1/0 | 83 | -<br>I/O | 127 | 1/0 | 171 | 1/0 | | 40 | 1/0 | 84<br>85 | | 128 | 1/0 | 172 | 1/O<br>A10-I/O | | 41 | 1/0 | 86 | XTAL2(IN)-I/O<br>GND | 130 | D0-DIN-I/O | 173 | A10-I/O<br>A9-I/O | | 42 | 1/0 | 87 | RESET | 131 | DO-DIN-I/O<br>DOUT-I/O | 174 | VCC | | 43 | 1/O<br>- | 88 | VCC | | CCLK | | | | 44 | _ | 00 | VUU | 132 | COLK | 176 | GND | Unprogrammed IOBs have a default pull-up. This prevents an undefined pad level for unbonded or unused IOBs. Programmed outputs are default slew-rate limited. ## **XC3000 Series Field Programmable Gate Arrays** | Pins | 44 | 64 | 68 | 8 | 4 | | 100 | | 13 | 32 | 144 | 160 | 17 | 75 | 176 | 208 | |---------|----------------|----------------|----------------|----------------|-------------|----------------|----------------|----------------|---------------|-------------|----------------|----------------|---------------|-------------|----------------|----------------| | Туре | Plast.<br>PLCC | Plast.<br>VQFP | Plast.<br>PLCC | Plast.<br>PLCC | Cer.<br>PGA | Plast.<br>PQFP | Plast.<br>TQFP | Plast.<br>VQFP | Plast.<br>PGA | Cer.<br>PGA | Plast.<br>TQFP | Plast.<br>PQFP | Plast.<br>PGA | Cer.<br>PGA | Plast.<br>TQFP | Plast.<br>PQFP | | Code | PC44 | VQ64 | PC68 | PC84 | PG84 | PQ100 | TQ100 | VQ100 | PP132 | PG132 | TQ144 | PQ160 | PP175 | PG175 | TQ176 | PQ208 | | XC3142L | | | | С | | | | С | | | С | | | | | | | A03142L | | | | С | | | | С | | | С | | | | | | | XC3190L | | | | С | | | | | | | С | | | | С | | | AC3190L | | | | С | | | | | | | С | | | | С | | Notes: C = Commercial, $T_J = 0^\circ$ to +85°C I = Industrial, $T_J = -40^{\circ}$ to $+100^{\circ}$ C ### **Number of Available I/O Pins** | | | | Number of Package Pins | | | | | | | | | | |-----------------|---------|----|------------------------|----|----|-----|-----|-----|-----|-----|-----|-----| | | Max I/O | 44 | 64 | 68 | 84 | 100 | 132 | 144 | 160 | 175 | 176 | 208 | | XC3020A/XC3120A | 64 | | | 58 | 64 | 64 | | | | | | | | XC3030A/XC3130A | 80 | 34 | 54 | 58 | 74 | 80 | | | | | | | | XC3042A/3142A | 96 | | | | 74 | 82 | 96 | 96 | | | | | | XC2064A/XC3164A | 120 | | | | 70 | | 110 | 120 | 120 | | | | | XC3090A/XC3190A | 144 | | | | 70 | | | 122 | 138 | 144 | 144 | 144 | | XC3195A | 176 | | | | 70 | | | | 138 | 144 | | 176 | ## **Ordering Information** #### **Revision History** | Date | Revision | |-------|---------------------------------------------------------------------| | 11/98 | Revised version number to 3.1, removed XC3100A-5 obsolete packages. | | | |