# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                                |
|---------------------------------|-------------------------------------------------------------------------|
| Core Processor                  | PowerPC e300c3                                                          |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                          |
| Speed                           | 333MHz                                                                  |
| Co-Processors/DSP               | -                                                                       |
| RAM Controllers                 | DDR, DDR2                                                               |
| Graphics Acceleration           | No                                                                      |
| Display & Interface Controllers | -                                                                       |
| Ethernet                        | 10/100/1000Mbps (2)                                                     |
| SATA                            | -                                                                       |
| USB                             | USB 2.0 + PHY (1)                                                       |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                        |
| Operating Temperature           | -40°C ~ 105°C (TA)                                                      |
| Security Features               | -                                                                       |
| Package / Case                  | 516-BBGA Exposed Pad                                                    |
| Supplier Device Package         | 516-TEPBGA (27x27)                                                      |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc8313cvraffb |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## 1.2 Serial Interfaces

The following interfaces are supported in the MPC8313E: dual UART, dual I<sup>2</sup>C, and an SPI interface.

## 1.3 Security Engine

The security engine is optimized to handle all the algorithms associated with IPSec, IEEE Std 802.11i®, and iSCSI. The security engine contains one crypto-channel, a controller, and a set of crypto execution units (EUs). The execution units are as follows:

- Data encryption standard execution unit (DEU), supporting DES and 3DES
- Advanced encryption standard unit (AESU), supporting AES
- Message digest execution unit (MDEU), supporting MD5, SHA1, SHA-224, SHA-256, and HMAC with any algorithm
- One crypto-channel supporting multi-command descriptor chains

# 1.4 DDR Memory Controller

The MPC8313E DDR1/DDR2 memory controller includes the following features:

- Single 16- or 32-bit interface supporting both DDR1 and DDR2 SDRAM
- Support for up to 333 MHz
- Support for two physical banks (chip selects), each bank independently addressable
- 64-Mbit to 2-Gbit (for DDR1) and to 4-Gbit (for DDR2) devices with x8/x16/x32 data ports (no direct x4 support)
- Support for one 16-bit device or two 8-bit devices on a 16-bit bus, or one 32-bit device or two 16-bit devices on a 32-bit bus
- Support for up to 16 simultaneous open pages
- Supports auto refresh
- On-the-fly power management using CKE
- 1.8-/2.5-V SSTL2 compatible I/O

# 1.5 PCI Controller

The MPC8313E PCI controller includes the following features:

- PCI specification revision 2.3 compatible
- Single 32-bit data PCI interface operates at up to 66 MHz
- PCI 3.3-V compatible (not 5-V compatible)
- Support for host and agent modes
- On-chip arbitration, supporting three external masters on PCI
- Selectable hardware-enforced coherency



# 1.6 USB Dual-Role Controller

The MPC8313E USB controller includes the following features:

- Supports USB on-the-go mode, which includes both device and host functionality, when using an external ULPI (UTMI + low-pin interface) PHY
- Compatible with Universal Serial Bus Specification, Rev. 2.0
- Supports operation as a stand-alone USB device
  - Supports one upstream facing port
  - Supports three programmable USB endpoints
- Supports operation as a stand-alone USB host controller
  - Supports USB root hub with one downstream-facing port
  - Enhanced host controller interface (EHCI) compatible
- Supports high-speed (480 Mbps), full-speed (12 Mbps), and low-speed (1.5 Mbps) operation. Low-speed operation is supported only in host mode.
- Supports UTMI + low pin interface (ULPI) or on-chip USB 2.0 full-speed/high-speed PHY

# 1.7 Dual Enhanced Three-Speed Ethernet Controllers (eTSECs)

The MPC8313E eTSECs include the following features:

- Two RGMII/SGMII/MII/RMII/RTBI interfaces
- Two controllers designed to comply with IEEE Std 802.3®, 802.3u®, 802.3x®, 802.3z®, 802.3au®, and 802.3ab®
- Support for Wake-on-Magic Packet<sup>™</sup>, a method to bring the device from standby to full operating mode
- MII management interface for external PHY control and status
- Three-speed support (10/100/1000 Mbps)
- On-chip high-speed serial interface to external SGMII PHY interface
- Support for IEEE Std 1588<sup>TM</sup>
- Support for two full-duplex FIFO interface modes
- Multiple PHY interface configuration
- TCP/IP acceleration and QoS features available
- IP v4 and IP v6 header recognition on receive
- IP v4 header checksum verification and generation
- TCP and UDP checksum verification and generation
- Per-packet configurable acceleration
- Recognition of VLAN, stacked (queue in queue) VLAN, IEEE Std 802.2<sup>®</sup>, PPPoE session, MPLS stacks, and ESP/AH IP-security headers
- Transmission from up to eight physical queues.
- Reception to up to eight physical queues



- Full and half-duplex Ethernet support (1000 Mbps supports only full-duplex):
  - IEEE 802.3 full-duplex flow control (automatic PAUSE frame generation or software-programmed PAUSE frame generation and recognition)
  - Programmable maximum frame length supports jumbo frames (up to 9.6 Kbytes) and IEEE 802.1 virtual local area network (VLAN) tags and priority
  - VLAN insertion and deletion
    - Per-frame VLAN control word or default VLAN for each eTSEC
    - Extracted VLAN control word passed to software separately
  - Retransmission following a collision
  - CRC generation and verification of inbound/outbound packets
  - Programmable Ethernet preamble insertion and extraction of up to 7 bytes
  - MAC address recognition:
    - Exact match on primary and virtual 48-bit unicast addresses
      - VRRP and HSRP support for seamless router fail-over
    - Up to 16 exact-match MAC addresses supported
    - Broadcast address (accept/reject)
    - Hash table match on up to 512 multicast addresses
    - Promiscuous mode
- Buffer descriptors backward compatible with MPC8260 and MPC860T 10/100 Ethernet programming models
- RMON statistics support
- 10-Kbyte internal transmit and 2-Kbyte receive FIFOs
- MII management interface for control and status

# **1.8 Programmable Interrupt Controller (PIC)**

The programmable interrupt controller (PIC) implements the necessary functions to provide a flexible solution for general-purpose interrupt control. The PIC programming model supports 5 external and 34 internal discrete interrupt sources. Interrupts can also be redirected to an external interrupt controller.

# 1.9 Power Management Controller (PMC)

The MPC8313E power management controller includes the following features:

- Provides power management when the device is used in both host and agent modes
- Supports PCI power management 1.2 D0, D1, D2, D3hot, and D3cold states
- On-chip split power supply controlled through external power switch for minimum standby power
- Support for PME generation in PCI agent mode, PME detection in PCI host mode
- Supports wake-up from Ethernet (Magic Packet), USB, GPIO, and PCI (PME input as host)



# 1.10 Serial Peripheral Interface (SPI)

The serial peripheral interface (SPI) allows the MPC8313E to exchange data between other PowerQUICC family chips, Ethernet PHYs for configuration, and peripheral devices such as EEPROMs, real-time clocks, A/D converters, and ISDN devices.

The SPI is a full-duplex, synchronous, character-oriented channel that supports a four-wire interface (receive, transmit, clock, and slave select). The SPI block consists of transmitter and receiver sections, an independent baud-rate generator, and a control unit.

# 1.11 DMA Controller, Dual I<sup>2</sup>C, DUART, Local Bus Controller, and Timers

The MPC8313E provides an integrated four-channel DMA controller with the following features:

- Allows chaining (both extended and direct) through local memory-mapped chain descriptors (accessible by local masters)
- Supports misaligned transfers

There are two I<sup>2</sup>C controllers. These synchronous, multi-master buses can be connected to additional devices for expansion and system development.

The DUART supports full-duplex operation and is compatible with the PC16450 and PC16550 programming models. The 16-byte FIFOs are supported for both the transmitter and the receiver.

The MPC8313E local bus controller (LBC) port allows connections with a wide variety of external DSPs and ASICs. Three separate state machines share the same external pins and can be programmed separately to access different types of devices. The general-purpose chip select machine (GPCM) controls accesses to asynchronous devices using a simple handshake protocol. The three user programmable machines (UPMs) can be programmed to interface to synchronous devices or custom ASIC interfaces. Each chip select can be configured so that the associated chip interface can be controlled by the GPCM or UPM controller. The FCM provides a glueless interface to parallel-bus NAND Flash E2PROM devices. The FCM contains three basic configuration register groups—BR*n*, OR*n*, and FMR. Both may exist in the same system. The local bus can operate at up to 66 MHz.

The MPC8313E system timers include the following features: periodic interrupt timer, real time clock, software watchdog timer, and two general-purpose timer blocks.

# 2 Electrical Characteristics

This section provides the AC and DC electrical specifications and thermal characteristics for the MPC8313E. The MPC8313E is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications.



| Characteristic                                    | Symbol                                      | Recommended Value <sup>1</sup>                                                                                        | Unit | Current<br>Requirement |
|---------------------------------------------------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------|------------------------|
| Core supply voltage                               | V <sub>DD</sub>                             | 1.0 V ± 50 mV                                                                                                         | V    | 469 mA                 |
| Internal core logic constant power                | V <sub>DDC</sub>                            | 1.0 V ± 50 mV                                                                                                         | V    | 377 mA                 |
| SerDes internal digital power                     | XCOREV <sub>DD</sub>                        | 1.0                                                                                                                   | V    | 170 mA                 |
| SerDes internal digital ground                    | XCOREV <sub>SS</sub>                        | 0.0                                                                                                                   | V    | —                      |
| SerDes I/O digital power                          | XPADV <sub>DD</sub>                         | 1.0                                                                                                                   | V    | 10 mA                  |
| SerDes I/O digital ground                         | XPADV <sub>SS</sub>                         | 0.0                                                                                                                   | V    | _                      |
| SerDes analog power for PLL                       | SDAV <sub>DD</sub>                          | 1.0 V ± 50 mV                                                                                                         | V    | 10 mA                  |
| SerDes analog ground for PLL                      | SDAV <sub>SS</sub>                          | 0.0                                                                                                                   | V    | —                      |
| Dedicated 3.3 V analog power for USB PLL          | USB_PLL_PWR3                                | 3.3 V ± 300 mV                                                                                                        | V    | 2–3 mA                 |
| Dedicated 1.0 V analog power for USB PLL          | USB_PLL_PWR1                                | 1.0 V ± 50 mV                                                                                                         | V    | 2–3 mA                 |
| Dedicated analog ground for USB PLL               | USB_PLL_GND                                 | 0.0                                                                                                                   | V    | —                      |
| Dedicated USB power for USB bias circuit          | USB_VDDA_BIAS                               | 3.3 V ± 300 mV                                                                                                        | V    | 4–5 mA                 |
| Dedicated USB ground for USB bias circuit         | USB_VSSA_BIAS                               | 0.0                                                                                                                   | V    | —                      |
| Dedicated power for USB transceiver               | USB_VDDA                                    | 3.3 V ± 300 mV                                                                                                        | V    | 75 mA                  |
| Dedicated ground for USB transceiver              | USB_VSSA                                    | 0.0                                                                                                                   | V    |                        |
| Analog power for e300 core APLL                   | AV <sub>DD1</sub> <sup>6</sup>              | 1.0 V ± 50 mV                                                                                                         | V    | 2–3 mA                 |
| Analog power for system APLL                      | AV <sub>DD2</sub> <sup>6</sup>              | 1.0 V ± 50 mV                                                                                                         | V    | 2–3 mA                 |
| DDR1 DRAM I/O voltage (333 MHz, 32-bit operation) | GV <sub>DD</sub>                            | 2.5 V ± 125 mV                                                                                                        | V    | 131 mA                 |
| DDR2 DRAM I/O voltage (333 MHz, 32-bit operation) | GV <sub>DD</sub>                            | 1.8 V ± 80 mV                                                                                                         | V    | 140 mA                 |
| Differential reference voltage for DDR controller | MV <sub>REF</sub>                           | $\begin{array}{c} \mbox{1/2 DDR supply} \\ \mbox{(0.49 \times GV_{DD} to} \\ \mbox{0.51 \times GV_{DD})} \end{array}$ | V    | _                      |
| Standard I/O voltage                              | NV <sub>DD</sub>                            | $3.3 \text{ V} \pm 300 \text{ mV}^2$                                                                                  | V    | 74 mA                  |
| eTSEC2 I/O supply                                 | LV <sub>DDA</sub>                           | 2.5 V ± 125 mV/<br>3.3 V ± 300 mV                                                                                     | V    | 22 mA                  |
| eTSEC1/USB DR I/O supply                          | LV <sub>DDB</sub>                           | 2.5 V ± 125 mV/<br>3.3 V ± 300 mV                                                                                     | V    | 44 mA                  |
| Supply for eLBC IOs                               | LV <sub>DD</sub>                            | 3.3 V ± 300 mV                                                                                                        | V    | 16 mA                  |
| Analog and digital ground                         | V <sub>SS</sub>                             | 0.0                                                                                                                   | V    | _                      |
| Junction temperature range                        | T <sub>A</sub> /T <sub>J</sub> <sup>3</sup> | 0 to 105                                                                                                              | °C   |                        |

#### Table 2. Recommended Operating Conditions



# 4.2 AC Electrical Characteristics

The primary clock source for the MPC8313E can be one of two inputs, SYS\_CLK\_IN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. This table provides the system clock input (SYS\_CLK\_IN/PCI\_CLK) AC timing specifications for the MPC8313E.

| Parameter/Condition           | Symbol                                    | Min | Тур | Мах   | Unit | Note |
|-------------------------------|-------------------------------------------|-----|-----|-------|------|------|
| SYS_CLK_IN/PCI_CLK frequency  | fsys_clk_in                               | 24  | _   | 66.67 | MHz  | 1    |
| SYS_CLK_IN/PCI_CLK cycle time | <sup>t</sup> SYS_CLK_IN                   | 15  | _   | _     | ns   | —    |
| SYS_CLK_IN rise and fall time | t <sub>KH</sub> , t <sub>KL</sub>         | 0.6 | 0.8 | 4     | ns   | 2    |
| PCI_CLK rise and fall time    | t <sub>PCH</sub> , t <sub>PCL</sub>       | 0.6 | 0.8 | 1.2   | ns   | 2    |
| SYS_CLK_IN/PCI_CLK duty cycle | t <sub>KHK</sub> /t <sub>SYS_CLK_IN</sub> | 40  | _   | 60    | %    | 3    |
| SYS_CLK_IN/PCI_CLK jitter     | _                                         | _   | _   | ±150  | ps   | 4, 5 |

#### Table 8. SYS\_CLK\_IN AC Timing Specifications

Notes:

1. Caution: The system, core, security block must not exceed their respective maximum or minimum operating frequencies.

2. Rise and fall times for SYS\_CLK\_IN/PCI\_CLK are measured at 0.4 and 2.4 V.

3. Timing is guaranteed by design and characterization.

4. This represents the total input jitter-short term and long term-and is guaranteed by design.

5. The SYS\_CLK\_IN/PCI\_CLK driver's closed loop jitter bandwidth should be <500 kHz at -20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track SYS\_CLK\_IN drivers with the specified jitter.

# 5 **RESET** Initialization

This section describes the DC and AC electrical specifications for the reset initialization timing and electrical requirements of the MPC8313E.

### 5.1 **RESET DC Electrical Characteristics**

This table provides the DC electrical characteristics for the RESET pins.

| Table 9. RESET Pins DC Electrical Characteristic |
|--------------------------------------------------|
|--------------------------------------------------|

| Characteristic      | Symbol          | Condition                      | Min  | Мах                    | Unit |
|---------------------|-----------------|--------------------------------|------|------------------------|------|
| Input high voltage  | V <sub>IH</sub> | —                              | 2.1  | NV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> | —                              | -0.3 | 0.8                    | V    |
| Input current       | I <sub>IN</sub> | $0~V \leq V_{IN} \leq NV_{DD}$ | —    | ±5                     | μA   |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -8.0 mA      | 2.4  | —                      | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA       | —    | 0.5                    | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA       | —    | 0.4                    | V    |



### 6.2.2 DDR and DDR2 SDRAM Output AC Timing Specifications

Table 20. DDR and DDR2 SDRAM Output AC Timing Specifications for Rev. 1.0 Silicon

| Parameter                                                              | Symbol <sup>1</sup>                         | Min                             | Мах                        | Unit | Note |
|------------------------------------------------------------------------|---------------------------------------------|---------------------------------|----------------------------|------|------|
| MCK[ <i>n</i> ] cycle time, MCK[ <i>n</i> ]/MCK[ <i>n</i> ] crossing   | t <sub>MCK</sub>                            | 6                               | 10                         | ns   | 2    |
| ADDR/CMD output setup with respect to MCK<br>333 MHz<br>266 MHz        | <sup>t</sup> DDKHAS                         | 2.1<br>2.5                      | _                          | ns   | 3    |
| ADDR/CMD output hold with respect to MCK<br>333 MHz<br>266 MHz         | <sup>t</sup> ddkhax                         | 2.4<br>3.15                     |                            | ns   | 3    |
| MCS[ <i>n</i> ] output setup with respect to MCK<br>333 MHz<br>266 MHz | t <sub>DDKHCS</sub>                         | 2.4<br>3.15                     |                            | ns   | 3    |
| MCS[ <i>n</i> ] output hold with respect to MCK<br>333 MHz<br>266 MHz  | <sup>t</sup> DDKHCX                         | 2.4<br>3.15                     | _                          | ns   | 3    |
| MCK to MDQS Skew                                                       | t <sub>DDKHMH</sub>                         | -0.6                            | 0.6                        | ns   | 4    |
| MDQ//MDM output setup with respect to<br>MDQS<br>333 MHz<br>266 MHz    | <sup>t</sup> DDKHDS,<br><sup>t</sup> DDKLDS | 800<br>900                      | —                          | ps   | 5    |
| MDQ//MDM output hold with respect to MDQS<br>333 MHz<br>266 MHz        | <sup>t</sup> DDKHDX,<br><sup>t</sup> DDKLDX | 900<br>1100                     |                            | ps   | 5    |
| MDQS preamble start                                                    | t <sub>DDKHMP</sub>                         | $-0.5\times t_{\text{MCK}}-0.6$ | $-0.5 	imes t_{MCK}$ + 0.6 | ns   | 6    |
| MDQS epilogue end                                                      | t <sub>DDKHME</sub>                         | -0.6                            | 0.6                        | ns   | 6    |

#### Notes:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.
  </sub>
- 2. All MCK/MCK referenced measurements are made from the crossing of the two signals ±0.1 V.
- 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ//MDM/MDQS.
- 4. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK[n] clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the DQSS override bits in the TIMING\_CFG\_2 register. This is typically set to the same delay as the clock adjust in the CLK\_CNTL register. The timing parameters listed in the table assume that these 2 parameters have been set to the same adjustment value. See the MPC8313E PowerQUICC II Pro Integrated Processor Family Reference Manual, for a description and understanding of the timing modifications enabled by use of these bits.
- Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the microprocessor.
- 6. All outputs are referenced to the rising edge of MCK[n] at the pins of the microprocessor. Note that t<sub>DDKHMP</sub> follows the symbol conventions described in note 1.



| Parameter                                                              | Symbol <sup>1</sup>                         | Min                      | Max                                | Unit | Note |
|------------------------------------------------------------------------|---------------------------------------------|--------------------------|------------------------------------|------|------|
| MCK[ <i>n</i> ] cycle time, MCK[ <i>n</i> ]/MCK[ <i>n</i> ] crossing   | t <sub>MCK</sub>                            | 6                        | 10                                 | ns   | 2    |
| ADDR/CMD output setup with respect to MCK<br>333 MHz<br>266 MHz        | t <sub>DDKHAS</sub>                         | 2.1<br>2.5               | _                                  | ns   | 3    |
| ADDR/CMD output hold with respect to MCK<br>333 MHz<br>266 MHz         | t <sub>DDKHAX</sub>                         | 2.0<br>2.7               | _                                  | ns   | 3    |
| MCS[ <i>n</i> ] output setup with respect to MCK<br>333 MHz<br>266 MHz | t <sub>DDKHCS</sub>                         | 2.1<br>3.15              | _                                  | ns   | 3    |
| MCS[ <i>n</i> ] output hold with respect to MCK<br>333 MHz<br>266 MHz  | t <sub>DDKHCX</sub>                         | 2.0<br>2.7               | _                                  | ns   | 3    |
| MCK to MDQS Skew                                                       | t <sub>DDKHMH</sub>                         | -0.6                     | 0.6                                | ns   | 4    |
| MDQ//MDM output setup with respect to<br>MDQS<br>333 MHz<br>266 MHz    | <sup>t</sup> DDKHDS,<br><sup>t</sup> DDKLDS | 800<br>900               |                                    | ps   | 5    |
| MDQ//MDM output hold with respect to MDQS<br>333 MHz<br>266 MHz        | <sup>t</sup> DDKHDX,<br><sup>t</sup> DDKLDX | 750<br>1000              |                                    | ps   | 5    |
| MDQS preamble start                                                    | t <sub>DDKHMP</sub>                         | $-0.5\times t_{MCK}-0.6$ | $-0.5 \times t_{\text{MCK}} + 0.6$ | ns   | 6    |
| MDQS epilogue end                                                      | t <sub>DDKHME</sub>                         | -0.6                     | 0.6                                | ns   | 6    |

#### Table 21. DDR and DDR2 SDRAM Output AC Timing Specifications for Silicon Rev 2.x or Later

#### Notes:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.
  </sub>
- 2. All MCK/MCK referenced measurements are made from the crossing of the two signals ±0.1 V.
- 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ//MDM/MDQS.
- 4. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK[n] clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the DQSS override bits in the TIMING\_CFG\_2 register. This is typically set to the same delay as the clock adjust in the CLK\_CNTL register. The timing parameters listed in the table assume that these 2 parameters have been set to the same adjustment value. See the MPC8313E PowerQUICC II Pro Integrated Processor Family Reference Manual, for a description and understanding of the timing modifications enabled by use of these bits.
- Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the microprocessor.
- 6. All outputs are referenced to the rising edge of MCK[n] at the pins of the microprocessor. Note that t<sub>DDKHMP</sub> follows the symbol conventions described in note 1.



| Parameters          | Symbol          | Conditions                                   |                                   | Min                   | Мах                                                      | Unit |
|---------------------|-----------------|----------------------------------------------|-----------------------------------|-----------------------|----------------------------------------------------------|------|
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -1.0 mA                    | $LV_{DDA}$ or $LV_{DDB} = Min$    | 2.00                  | LV <sub>DDA</sub> + 0.3<br>or<br>LV <sub>DDB</sub> + 0.3 | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 1.0 mA                     | $LV_{DDA}$ or $LV_{DDB} = Min$    | V <sub>SS</sub> – 0.3 | 0.40                                                     | V    |
| Input high voltage  | V <sub>IH</sub> | _                                            | $LV_{DDA}$ or $LV_{DDB} = Min$    | 1.7                   | LV <sub>DDA</sub> + 0.3<br>or<br>LV <sub>DDB</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> | —                                            | $LV_{DDA}$ or $LV_{DDB}$ = Min    | -0.3                  | 0.70                                                     | V    |
| Input high current  | Ι <sub>ΙΗ</sub> | $V_{IN}^{1} = LV_{DDA} \text{ or } LV_{DDB}$ |                                   | —                     | 10                                                       | μA   |
| Input low current   | ١ <sub>IL</sub> | N                                            | $V_{\rm IN}^{1} = V_{\rm SS}^{1}$ | -15                   | _                                                        | μA   |

Table 25. RGMII/RTBI DC Electrical Characteristics (continued)

Note:

1. Note that the symbol V<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> symbol referenced in Table 1 and Table 2.

# 8.2 MII, RGMII, and RTBI AC Timing Specifications

The AC timing specifications for MII, RMII, RGMII, and RTBI are presented in this section.

### 8.2.1 MII AC Timing Specifications

This section describes the MII transmit and receive AC timing specifications.

### 8.2.1.1 MII Transmit AC Timing Specifications

This table provides the MII transmit AC timing specifications.

#### Table 26. MII Transmit AC Timing Specifications

At recommended operating conditions with  $LV_{DDA}/LV_{DDB}/NV_{DD}$  of 3.3 V ± 0.3 V.

| Parameter/Condition                                                   | Symbol <sup>1</sup>                 | Min | Тур | Мах | Unit |
|-----------------------------------------------------------------------|-------------------------------------|-----|-----|-----|------|
| TX_CLK clock period 10 Mbps                                           | t <sub>MTX</sub>                    | _   | 400 | —   | ns   |
| TX_CLK clock period 100 Mbps                                          | t <sub>MTX</sub>                    | _   | 40  | —   | ns   |
| TX_CLK duty cycle                                                     | t <sub>MTXH</sub> /t <sub>MTX</sub> | 35  | _   | 65  | %    |
| TX_CLK to MII data TXD[3:0], TX_ER, TX_EN delay                       | t <sub>MTKHDX</sub>                 | 1   | 5   | 15  | ns   |
| TX_CLK data clock rise V <sub>IL</sub> (min) to V <sub>IH</sub> (max) | t <sub>MTXR</sub>                   | 1.0 | _   | 4.0 | ns   |
| TX_CLK data clock fall $V_{IH}(max)$ to $V_{IL}(min)$                 | t <sub>MTXF</sub>                   | 1.0 |     | 4.0 | ns   |

Note:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>MTKHDX</sub> symbolizes MII transmit timing (MT) for the time t<sub>MTX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>MTX</sub> represents the MII(M) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
</sub></sub>



This figure shows the MII receive AC timing diagram.



Figure 10. MII Receive AC Timing Diagram RMII AC Timing Specifications

### 8.2.1.3 RMII Transmit AC Timing Specifications

This table provides the RMII transmit AC timing specifications.

#### Table 28. RMII Transmit AC Timing Specifications

At recommended operating conditions with NV<sub>DD</sub> of 3.3 V  $\pm$  0.3 V.

| Parameter/Condition                                    | Symbol <sup>1</sup>                 | Min | Тур | Max | Unit |
|--------------------------------------------------------|-------------------------------------|-----|-----|-----|------|
| REF_CLK clock                                          | t <sub>RMX</sub>                    | _   | 20  | _   | ns   |
| REF_CLK duty cycle                                     | t <sub>RMXH/</sub> t <sub>RMX</sub> | 35  | _   | 65  | %    |
| REF_CLK to RMII data TXD[1:0], TX_EN delay             | t <sub>RMTKHDX</sub>                | 2   | _   | 10  | ns   |
| REF_CLK data clock rise $V_{IL}(min)$ to $V_{IH}(max)$ | t <sub>RMXR</sub>                   | 1.0 | _   | 4.0 | ns   |
| REF_CLK data clock fall $V_{IH}(max)$ to $V_{IL}(min)$ | t <sub>RMXF</sub>                   | 1.0 |     | 4.0 | ns   |

Note:

The symbols used for timing specifications follow the pattern of t<sub>(first three letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>RMTKHDX</sub> symbolizes RMII transmit timing (RMT) for the time t<sub>RMX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>RMX</sub> represents the RMII(RM) reference (X) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
</sub>

This figure shows the RMII transmit AC timing diagram.



Figure 11. RMII Transmit AC Timing Diagram



#### Table 36. eTSEC IEEE 1588 AC Timing Specifications (continued)

At recommended operating conditions with L/TV\_{DD} of 3.3 V  $\pm$  5%.

| Parameter/Condition                   | Symbol                                                 | Min                         | Тур | Мах | Unit | Note |
|---------------------------------------|--------------------------------------------------------|-----------------------------|-----|-----|------|------|
| TSEC_1588_CLK peak-to-peak jitter     | t <sub>T1588</sub> CLKINJ                              | —                           | _   | 250 | ps   |      |
| Rise time eTSEC_1588_CLK<br>(20%-80%) | t <sub>T1588</sub> CLKINR                              | 1.0                         | _   | 2.0 | ns   |      |
| Fall time eTSEC_1588_CLK<br>(80%–20%) | t <sub>T1588</sub> CLKINF                              | 1.0                         | _   | 2.0 | ns   |      |
| TSEC_1588_CLK_OUT clock period        | t <sub>T1588</sub> CLKOUT                              | $2 \times t_{T1588CLK}$     | _   | _   | ns   |      |
| TSEC_1588_CLK_OUT duty cycle          | <sup>t</sup> t1588CLKOTH<br>/t <sub>T1588</sub> CLKOUT | 30                          | 50  | 70  | %    |      |
| TSEC_1588_PULSE_OUT                   | t <sub>T1588OV</sub>                                   | 0.5                         | _   | 3.0 | ns   |      |
| TSEC_1588_TRIG_IN pulse width         | t <sub>T1588</sub> TRIGH                               | $2 \times t_{T1588CLK_MAX}$ | _   | —   | ns   | 2    |

Notes:

1. T<sub>RX\_CLK</sub> is the max clock period of eTSEC receiving clock selected by TMR\_CTRL[CKSEL]. See the *MPC8313E PowerQUICC II Pro Integrated Processor Family Reference Manual,* for a description of TMR\_CTRL registers.

2. It need to be at least two times of clock period of clock selected by TMR\_CTRL[CKSEL]. See the MPC8313E PowerQUICC II Pro Integrated Processor Family Reference Manual, for a description of TMR\_CTRL registers.

The maximum value of t<sub>T1588CLK</sub> is not only defined by the value of T<sub>RX\_CLK</sub>, but also defined by the recovered clock. For example, for 10/100/1000 Mbps modes, the maximum value of t<sub>T1588CLK</sub> is 3600, 280, and 56 ns, respectively.

### 8.5 Ethernet Management Interface Electrical Characteristics

The electrical characteristics specified here apply to MII management interface signals MDIO (management data input/output) and MDC (management data clock). The electrical characteristics for MII, RMII, RGMII, SGMII, and RTBI are specified in Section 8.1, "Enhanced Three-Speed Ethernet Controller (eTSEC) (10/100/1000 Mbps)—MII/RMII/RGMII/SGMII/RTBI Electrical Characteristics."

### 8.5.1 MII Management DC Electrical Characteristics

The MDC and MDIO are defined to operate at a supply voltage of 3.3 V. Table 37 provide the DC electrical characteristics for MDIO and MDC.

| Parameter              | Symbol           | Conditions                                      |                         |                 | Мах                    | Unit |
|------------------------|------------------|-------------------------------------------------|-------------------------|-----------------|------------------------|------|
| Supply voltage (3.3 V) | NV <sub>DD</sub> |                                                 | 2.97                    | 3.63            | V                      |      |
| Output high voltage    | V <sub>OH</sub>  | I <sub>OH</sub> = -1.0 mA                       | NV <sub>DD</sub> = Min  | 2.10            | NV <sub>DD</sub> + 0.3 | V    |
| Output low voltage     | V <sub>OL</sub>  | I <sub>OL</sub> = 1.0 mA NV <sub>DD</sub> = Min |                         | V <sub>SS</sub> | 0.50                   | V    |
| Input high voltage     | V <sub>IH</sub>  |                                                 | 2.0                     | _               | V                      |      |
| Input low voltage      | V <sub>IL</sub>  |                                                 | -                       |                 | 0.80                   | V    |
| Input high current     | I <sub>IH</sub>  | NV <sub>DD</sub> = Max                          | $V_{IN}^{1} = 2.1 V$    | —               | 40                     | μA   |
| Input low current      | Ι <sub>IL</sub>  | NV <sub>DD</sub> = Max                          | V <sub>IN</sub> = 0.5 V | -600            | —                      | μΑ   |

 Table 37. MII Management DC Electrical Characteristics When Powered at 3.3 V





Figure 32. Single-Ended Measurement Points for Rise and Fall Time Matching

The other detailed AC requirements of the SerDes reference clocks is defined by each interface protocol based on application usage. Refer to the following section for detailed information:

• Section 8.3.2, "AC Requirements for SGMII SD\_REF\_CLK and SD\_REF\_CLK"

### 9.2.4.1 Spread Spectrum Clock

SD\_REF\_CLK/SD\_REF\_CLK are not intended to be used with, and should not be clocked by, a spread spectrum clock source.

### 9.3 SerDes Transmitter and Receiver Reference Circuits

This figure shows the reference circuits for the SerDes data lane's transmitter and receiver.



Figure 33. SerDes Transmitter and Receiver Reference Circuits

The SerDes data lane's DC and AC specifications are defined in the interface protocol section listed below (SGMII) based on the application usage:

• Section 8.3, "SGMII Interface Electrical Characteristics"

Please note that a external AC-coupling capacitor is required for the above serial transmission protocol with the capacitor value defined in the specifications of the protocol section.



Figure 37 through Figure 40 show the local bus signals.





# **15.2 Timers AC Timing Specifications**

This table provides the Timers input and output AC timing specifications.

Table 54. Timers Input AC Timing Specifications<sup>1</sup>

| Characteristic                    | Symbol <sup>2</sup> | Min | Unit |
|-----------------------------------|---------------------|-----|------|
| Timers inputs—minimum pulse width | t <sub>TIWID</sub>  | 20  | ns   |

#### Notes:

1. Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of SYS\_CLK\_IN. Timings are measured at the pin.

2. Timers inputs and outputs are asynchronous to any visible clock. Timers outputs should be synchronized before use by any external synchronous logic. Timers inputs are required to be valid for at least t<sub>TIWID</sub> ns to ensure proper operation

This figure provides the AC test load for the Timers.



Figure 51. Timers AC Test Load

# 16 GPIO

This section describes the DC and AC electrical specifications for the GPIO.

### **16.1 GPIO DC Electrical Characteristics**

This table provides the DC electrical characteristics for the GPIO when the GPIO pins are operating from a 3.3-V supply.

| Characteristic      | Symbol          | Condition                      | Min  | Мах                    | Unit |
|---------------------|-----------------|--------------------------------|------|------------------------|------|
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -8.0 mA      | 2.4  | _                      | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA       | _    | 0.5                    | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA       | _    | 0.4                    | V    |
| Input high voltage  | V <sub>IH</sub> | —                              | 2.0  | NV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> | —                              | -0.3 | 0.8                    | V    |
| Input current       | I <sub>IN</sub> | $0~V \leq V_{IN} \leq NV_{DD}$ | —    | ±5                     | μΑ   |

 Table 55. GPIO (When Operating at 3.3 V) DC Electrical Characteristics

Note:

1. This specification only applies to GPIO pins that are operating from a 3.3-V supply. See Table 62 for the power supply listed for the individual GPIO signal.



| Characteristic     | Symbol          | Condition                      | Min  | Max                    | Unit |
|--------------------|-----------------|--------------------------------|------|------------------------|------|
| Input high voltage | V <sub>IH</sub> | —                              | 2.1  | NV <sub>DD</sub> + 0.3 | V    |
| Input low voltage  | V <sub>IL</sub> | —                              | -0.3 | 0.8                    | V    |
| Input current      | I <sub>IN</sub> | $0~V \leq V_{IN} \leq NV_{DD}$ | —    | ±5                     | μA   |

# **18.2 SPI AC Timing Specifications**

This table and provide the SPI input and output AC timing specifications.

| Table 61 | SPL          | AC.       | Timina  | Specifications <sup>1</sup> |
|----------|--------------|-----------|---------|-----------------------------|
|          | <b>U</b>   1 | <b>-U</b> | IIIIIII | opecifications              |

| Characteristic                                           | Symbol <sup>2</sup> | Min | Мах | Unit |
|----------------------------------------------------------|---------------------|-----|-----|------|
| SPI outputs—master mode (internal clock) delay           | t <sub>NIKHOV</sub> | 0.5 | 6   | ns   |
| SPI outputs—slave mode (external clock) delay            | t <sub>NEKHOV</sub> | 2   | 8   | ns   |
| SPI inputs—master mode (internal clock) input setup time | t <sub>NIIVKH</sub> | 6   | -   | ns   |
| SPI inputs—master mode (internal clock) input hold time  | t <sub>NIIXKH</sub> | 0   | -   | ns   |
| SPI inputs—slave mode (external clock) input setup time  | t <sub>NEIVKH</sub> | 4   | -   | ns   |
| SPI inputs—slave mode (external clock) input hold time   | t <sub>NEIXKH</sub> | 2   | —   | ns   |

Note:

1. Output specifications are measured from the 50% level of the rising edge of SYS\_CLK\_IN to the 50% level of the signal. Timings are measured at the pin.

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>NIKHOV</sub> symbolizes the NMSI outputs internal timing (NI) for the time t<sub>SPI</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are valid (V).
</sub>

This figure provides the AC test load for the SPI.



Figure 53. SPI AC Test Load

Figure 54 and Figure 55 represent the AC timing from Table 61. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge.



| Table 62. MPC8313E T | <b>FEPBGAll Pinout</b> | Listing (continued) |
|----------------------|------------------------|---------------------|
|----------------------|------------------------|---------------------|

| Signal                                     | Package Pin Number | Pin Type | Power<br>Supply   | Note  |
|--------------------------------------------|--------------------|----------|-------------------|-------|
| TSEC1_TXD1/TSEC_1588_PP2                   | AD6                | 0        | LV <sub>DDB</sub> |       |
| TSEC1_TXD0/USBDR_STP/TSEC_1588_PP3         | AD5                | 0        | LV <sub>DDB</sub> | _     |
| TSEC1_TX_EN/TSEC_1588_ALARM1               | AB7                | 0        | LV <sub>DDB</sub> | _     |
| TSEC1_TX_ER/TSEC_1588_ALARM2               | AB8                | 0        | LV <sub>DDB</sub> | _     |
| TSEC1_GTX_CLK125                           | AE1                | I        | LV <sub>DDB</sub> |       |
| TSEC1_MDC/LB_POR_CFG_BOOT_ECC_DIS          | AF6                | 0        | NV <sub>DD</sub>  | 9, 11 |
| TSEC1_MDIO                                 | AB9                | I/O      | _                 |       |
|                                            | ETSEC2             |          |                   |       |
| TSEC2_COL/GTM1_TIN4/GTM2_TIN3/GPIO15       | AB4                | I/O      | LV <sub>DDA</sub> | _     |
| TSEC2_CRS/GTM1_TGATE4/GTM2_TGATE3/GPIO16   | AB3                | I/O      | LV <sub>DDA</sub> |       |
| TSEC2_GTX_CLK/GTM1_TOUT4/GTM2_TOUT3/GPIO17 | AC1                | I/O      | LV <sub>DDA</sub> | 12    |
| TSEC2_RX_CLK/GTM1_TIN2/GTM2_TIN1/GPIO18    | AC2                | I/O      | LV <sub>DDA</sub> |       |
| TSCE2_RX_DV/GTM1_TGATE2/GTM2_TGATE1/GPIO19 | AA3                | I/O      | LV <sub>DDA</sub> |       |
| TSEC2_RXD3/GPIO20                          | Y5                 | I/O      | LV <sub>DDA</sub> |       |
| TSEC2_RXD2/GPIO21                          | AA4                | I/O      | LV <sub>DDA</sub> |       |
| TSEC2_RXD1/GPIO22                          | AB2                | I/O      | LV <sub>DDA</sub> |       |
| TSEC2_RXD0/GPIO23                          | AA5                | I/O      | LV <sub>DDA</sub> | _     |
| TSEC2_RX_ER/GTM1_TOUT2/GTM2_TOUT1/GPIO24   | AA2                | I/O      | LV <sub>DDA</sub> | _     |
| TSEC2_TX_CLK/GPIO25                        | AB1                | I/O      | LV <sub>DDA</sub> |       |
| TSEC2_TXD3/CFG_RESET_SOURCE0               | W3                 | I/O      | LV <sub>DDA</sub> |       |
| TSEC2_TXD2/CFG_RESET_SOURCE1               | Y1                 | I/O      | LV <sub>DDA</sub> | _     |
| TSEC2_TXD1/CFG_RESET_SOURCE2               | W5                 | I/O      | LV <sub>DDA</sub> |       |
| TSEC2_TXD0/CFG_RESET_SOURCE3               | Y3                 | I/O      | LV <sub>DDA</sub> |       |
| TSEC2_TX_EN/GPIO26                         | AA1                | I/O      | LV <sub>DDA</sub> |       |
| TSEC2_TX_ER/GPIO27                         | W1                 | I/O      | LV <sub>DDA</sub> |       |
|                                            | SGMII PHY          |          |                   |       |
| ТХА                                        | U3                 | 0        |                   | _     |
| TXA                                        | V3                 | 0        |                   | _     |
| RXA                                        | U1                 | Ι        |                   |       |
| RXA                                        | V1                 | I        |                   |       |
| ТХВ                                        | P4                 | 0        |                   |       |
| ТХВ                                        | N4                 | 0        |                   | —     |



| Signal               | Package Pin Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Pin Type                                         | Power<br>Supply | Note |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-----------------|------|
| V <sub>SS</sub>      | B1,B2,B8,B9,B16,B17,C1,<br>C2,C3,C4,C5,C24,C25,<br>C26,D3,D4,D12,D13,D20,<br>D21,F8,F11,F13,F16,F17,<br>F21,G2,G25,H2,H6,H21,<br>H25,L4,L6,L11,L12,L13,<br>L14,L15,L16,L21,L23,M4,<br>M11,M12,M13,M14,M15,<br>M16,M23,N6,N11,N12,<br>N13,N14,N15,N16,<br>N21,N23,P11,P12,P13,<br>P14,P15,P16,P23,P25,<br>R11,R12,R13,R14,R15,<br>R16,R25,T6,T11,T12,T13,<br>T14,T15,T16,T21,T25,U5,<br>U6,U21,W4,W23,Y4,Y23,<br>AA8,AA11,AA13,AA16,<br>AA17,AA21,AC4,AC5,<br>AC12,AC13,AC20,AC21,<br>AD1,AE2,AE8,AE9,AE16,<br>AE17,AF2 |                                                  |                 |      |
| XCOREV <sub>DD</sub> | T1,U2,V2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Core power for<br>SerDes<br>transceivers (1.0 V) | _               | _    |
| XCOREV <sub>SS</sub> | P2,R2,T3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | —                                                |                 |      |
| XPADV <sub>DD</sub>  | P5,U4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Pad power for<br>SerDes<br>transceivers (1.0 V)  |                 |      |
| XPADV <sub>SS</sub>  | P3,V4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                  | —               |      |

#### Table 62. MPC8313E TEPBGAII Pinout Listing (continued)

Notes:

- 1. This pin is an open drain signal. A weak pull-up resistor (1 k $\Omega$ ) should be placed on this pin to NV<sub>DD</sub>.
- 2. This pin is an open drain signal. A weak pull-up resistor (2–10 k $\Omega$ ) should be placed on this pin to  $NV_{DD}$ .
- 3. This output is actively driven during reset rather than being three-stated during reset.
- 4. These JTAG pins have weak internal pull-up P-FETs that are always enabled.
- 5. This pin should have a weak pull up if the chip is in PCI host mode. Follow PCI specifications recommendation.
- 6. This pin must always be tied to V<sub>SS</sub>.
- 7. Internal thermally sensitive resistor, resistor value varies linearly with temperature. Useful for determining the junction temperature.
- 8. 1588 signals are available on these pins only in MPC8313 Rev 2.x or later.
- 9. LB\_POR\_CFG\_BOOT\_ECC\_DIS is available only in MPC8313 Rev 2.x or later.
- 10. This pin has an internal pull-up.
- 11. This pin has an internal pull-down.
- 12. In MII mode, GTX\_CLK should be pulled down by  $300\Omega$  to V<sub>SS</sub>.



# 20.2 Core PLL Configuration

RCWL[COREPLL] selects the ratio between the internal coherent system bus clock (*csb\_clk*) and the e300 core clock (*core\_clk*). This table shows the encodings for RCWL[COREPLL]. COREPLL values that are not listed in this table should be considered as reserved.

#### NOTE

Core VCO frequency = core frequency  $\times$  VCO divider. The VCO divider, which is determined by RCWLR[COREPLL], must be set properly so that the core VCO frequency is in the range of 400–800 MHz.

| RCWL[COREPLL] |      | LL] | cora alk: ach alk Patia <sup>1</sup>                           | VCO Divider (VCOD) <sup>3</sup>                                |  |  |
|---------------|------|-----|----------------------------------------------------------------|----------------------------------------------------------------|--|--|
| 0–1           | 2–5  | 6   |                                                                |                                                                |  |  |
| nn            | 0000 | 0   | PLL bypassed<br>(PLL off, <i>csb_clk</i> clocks core directly) | PLL bypassed<br>(PLL off, <i>csb_clk</i> clocks core directly) |  |  |
| 11            | nnnn | n   | n/a                                                            | n/a                                                            |  |  |
| 00            | 0001 | 0   | 1:1                                                            | 2                                                              |  |  |
| 01            | 0001 | 0   | 1:1                                                            | 4                                                              |  |  |
| 10            | 0001 | 0   | 1:1                                                            | 8                                                              |  |  |
| 00            | 0001 | 1   | 1.5:1                                                          | 2                                                              |  |  |
| 01            | 0001 | 1   | 1.5:1                                                          | 4                                                              |  |  |
| 10            | 0001 | 1   | 1.5:1                                                          | 8                                                              |  |  |
| 00            | 0010 | 0   | 2:1                                                            | 2                                                              |  |  |
| 01            | 0010 | 0   | 2:1                                                            | 4                                                              |  |  |
| 10            | 0010 | 0   | 2:1                                                            | 8                                                              |  |  |
| 00            | 0010 | 1   | 2.5:1                                                          | 2                                                              |  |  |
| 01            | 0010 | 1   | 2.5:1                                                          | 4                                                              |  |  |
| 10            | 0010 | 1   | 2.5:1                                                          | 8                                                              |  |  |
| 00            | 0011 | 0   | 3:1                                                            | 2                                                              |  |  |
| 01            | 0011 | 0   | 3:1                                                            | 4                                                              |  |  |
| 10            | 0011 | 0   | 3:1                                                            | 8                                                              |  |  |

#### Table 67. e300 Core PLL Configuration

Note:

1. For core\_clk:csb\_clk ratios of 2.5:1 and 3:1, the core\_clk must not exceed its maximum operating frequency of 333 MHz.

2. Core VCO frequency = core frequency × VCO divider. Note that VCO divider has to be set properly so that the core VCO frequency is in the range of 400–800 MHz.



# 21.3 Heat Sink Attachment

When attaching heat sinks to these devices, an interface material is required. The best method is to use thermal grease and a spring clip. The spring clip should connect to the printed-circuit board, either to the board itself, to hooks soldered to the board, or to a plastic stiffener. Avoid attachment forces which would lift the edge of the package or peel the package from the board. Such peeling forces reduce the solder joint lifetime of the package. Recommended maximum force on the top of the package is 10 lb (4.5 kg) force. If an adhesive attachment is planned, the adhesive should be intended for attachment to painted or plastic surfaces and its performance verified under the application requirements.

# 21.3.1 Experimental Determination of the Junction Temperature with a Heat Sink

When heat sink is used, the junction temperature is determined from a thermocouple inserted at the interface between the case of the package and the interface material. A clearance slot or hole is normally required in the heat sink. Minimizing the size of the clearance is important to minimize the change in thermal performance caused by removing part of the thermal interface to the heat sink. Because of the experimental difficulties with this technique, many engineers measure the heat sink temperature and then back calculate the case temperature using a separate measurement of the thermal resistance of the interface. From this case temperature, the junction temperature is determined from the junction to case thermal resistance.

where:

 $T_J$  = junction temperature (°C)  $T_C$  = case temperature of the package  $R_{\theta JC}$  = junction-to-case thermal resistance  $P_D$  = power dissipation

 $T_I = T_C + (R_{\theta IC} x P_D)$ 

# 22 System Design Information

This section provides electrical and thermal design recommendations for successful application of the MPC8313E SYS\_CLK\_IN

### 22.1 System Clocking

The MPC8313E includes three PLLs.

- 1. The platform PLL (AV<sub>DD2</sub>) generates the platform clock from the externally supplied SYS\_CLK\_IN input in PCI host mode or SYS\_CLK\_IN/PCI\_SYNC\_IN in PCI agent mode. The frequency ratio between the platform and SYS\_CLK\_IN is selected using the platform PLL ratio configuration bits as described in Section 20.1, "System PLL Configuration."
- 2. The e300 core PLL (AV<sub>DD1</sub>) generates the core clock as a slave to the platform clock. The frequency ratio between the e300 core clock and the platform clock is selected using the e300 PLL ratio configuration bits as described in Section 20.2, "Core PLL Configuration."
- 3. There is a PLL for the SerDes block.



• Third, between the device and any SerDes voltage regulator there should be a  $10-\mu$ F, low equivalent series resistance (ESR) SMT tantalum chip capacitor and a  $100-\mu$ F, low ESR SMT tantalum chip capacitor. This should be done for all SerDes supplies.

## 22.5 Connection Recommendations

To ensure reliable operation, it is highly recommended to connect unused inputs to an appropriate signal level. Unused active low inputs should be tied to  $NV_{DD}$ ,  $GV_{DD}$ ,  $LV_{DD}$ ,  $LV_{DDA}$ , or  $LV_{DDB}$  as required. Unused active high inputs should be connected to  $V_{SS}$ . All NC (no-connect) signals must remain unconnected.

Power and ground connections must be made to all external  $V_{DD}$ ,  $NV_{DD}$ ,  $GV_{DD}$ ,  $LV_{DD}$ ,  $LV_{DDA}$ ,  $LV_{DDB}$ , and  $V_{SS}$  pins of the device.

## 22.6 Output Buffer DC Impedance

The MPC8313E drivers are characterized over process, voltage, and temperature. For all buses, the driver is a push-pull single-ended driver type (open drain for  $I^2C$ ).

To measure  $Z_0$  for the single-ended drivers, an external resistor is connected from the chip pad to  $NV_{DD}$  or  $V_{SS}$ . Then, the value of each resistor is varied until the pad voltage is  $NV_{DD}/2$  (see Figure 60). The output impedance is the average of two components, the resistances of the pull-up and pull-down devices. When data is held high, SW1 is closed (SW2 is open), and  $R_p$  is trimmed until the voltage at the pad equals  $NV_{DD}/2$ .  $R_p$  then becomes the resistance of the pull-up devices.  $R_p$  and  $R_N$  are designed to be close to each other in value. Then,  $Z_0 = (R_p + R_N)/2$ .



Figure 60. Driver Impedance Measurement

The value of this resistance and the strength of the driver's current source can be found by making two measurements. First, the output voltage is measured while driving logic 1 without an external differential termination resistor. The measured voltage is  $V_1 = R_{source} \times I_{source}$ . Second, the output voltage is measured while driving logic 1 with an external precision differential termination resistor of value  $R_{term}$ . The measured voltage is  $V_2 = (1/(1/R_1 + 1/R_2)) \times I_{source}$ . Solving for the output impedance gives  $R_{source} = R_{term} \times (V_1/V_2 - 1)$ . The drive current is then  $I_{source} = V_1/R_{source}$ .