# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                                |
|---------------------------------|-------------------------------------------------------------------------|
| Core Processor                  | PowerPC e300c3                                                          |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                          |
| Speed                           | 267MHz                                                                  |
| Co-Processors/DSP               | Security; SEC 2.2                                                       |
| RAM Controllers                 | DDR, DDR2                                                               |
| Graphics Acceleration           | No                                                                      |
| Display & Interface Controllers | -                                                                       |
| Ethernet                        | 10/100/1000Mbps (2)                                                     |
| SATA                            | -                                                                       |
| USB                             | USB 2.0 + PHY (1)                                                       |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                        |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                        |
| Security Features               | Cryptography                                                            |
| Package / Case                  | 516-BBGA Exposed Pad                                                    |
| Supplier Device Package         | 516-TEPBGA (27x27)                                                      |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc8313evraddb |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## 1 Overview

The MPC8313E incorporates the e300c3 core, which includes 16 Kbytes of L1 instruction and data caches and on-chip memory management units (MMUs). The MPC8313E has interfaces to dual enhanced three-speed 10/100/1000 Mbps Ethernet controllers, a DDR1/DDR2 SDRAM memory controller, an enhanced local bus controller, a 32-bit PCI controller, a dedicated security engine, a USB 2.0 dual-role controller and an on-chip high-speed PHY, a programmable interrupt controller, dual I<sup>2</sup>C controllers, a 4-channel DMA controller, and a general-purpose I/O port. This figure shows a block diagram of the MPC8313E.



#### Figure 1. MPC8313E Block Diagram

The MPC8313E security engine (SEC 2.2) allows CPU-intensive cryptographic operations to be offloaded from the main CPU core. The security-processing accelerator provides hardware acceleration for the DES, 3DES, AES, SHA-1, and MD-5 algorithms.

### 1.1 MPC8313E Features

The following features are supported in the MPC8313E:

- Embedded PowerPC<sup>TM</sup> e300 processor core built on Power Architecture<sup>TM</sup> technology; operates at up to 333 MHz.
- High-performance, low-power, and cost-effective host processor
- DDR1/DDR2 memory controller—one 16-/32-bit interface at up to 333 MHz supporting both DDR1 and DDR2
- 16-Kbyte instruction cache and 16-Kbyte data cache, a floating point unit, and two integer units
- Peripheral interfaces such as 32-bit PCI interface with up to 66-MHz operation, 16-bit enhanced local bus interface with up to 66-MHz operation, and USB 2.0 (high speed) with an on-chip PHY.
- Security engine provides acceleration for control and data plane security protocols
- Power management controller for low-power consumption
- High degree of software compatibility with previous-generation PowerQUICC processor-based designs for backward compatibility and easier software migration



## 1.2 Serial Interfaces

The following interfaces are supported in the MPC8313E: dual UART, dual I<sup>2</sup>C, and an SPI interface.

## 1.3 Security Engine

The security engine is optimized to handle all the algorithms associated with IPSec, IEEE Std 802.11i®, and iSCSI. The security engine contains one crypto-channel, a controller, and a set of crypto execution units (EUs). The execution units are as follows:

- Data encryption standard execution unit (DEU), supporting DES and 3DES
- Advanced encryption standard unit (AESU), supporting AES
- Message digest execution unit (MDEU), supporting MD5, SHA1, SHA-224, SHA-256, and HMAC with any algorithm
- One crypto-channel supporting multi-command descriptor chains

## 1.4 DDR Memory Controller

The MPC8313E DDR1/DDR2 memory controller includes the following features:

- Single 16- or 32-bit interface supporting both DDR1 and DDR2 SDRAM
- Support for up to 333 MHz
- Support for two physical banks (chip selects), each bank independently addressable
- 64-Mbit to 2-Gbit (for DDR1) and to 4-Gbit (for DDR2) devices with x8/x16/x32 data ports (no direct x4 support)
- Support for one 16-bit device or two 8-bit devices on a 16-bit bus, or one 32-bit device or two 16-bit devices on a 32-bit bus
- Support for up to 16 simultaneous open pages
- Supports auto refresh
- On-the-fly power management using CKE
- 1.8-/2.5-V SSTL2 compatible I/O

## 1.5 PCI Controller

The MPC8313E PCI controller includes the following features:

- PCI specification revision 2.3 compatible
- Single 32-bit data PCI interface operates at up to 66 MHz
- PCI 3.3-V compatible (not 5-V compatible)
- Support for host and agent modes
- On-chip arbitration, supporting three external masters on PCI
- Selectable hardware-enforced coherency



## 2.1 **Overall DC Electrical Characteristics**

This section covers the ratings, conditions, and other characteristics.

### 2.1.1 Absolute Maximum Ratings

This table provides the absolute maximum ratings.

| Table | 1. Absolute | Maximum | Ratings <sup>1</sup> |
|-------|-------------|---------|----------------------|
|-------|-------------|---------|----------------------|

|                                       | Characteristic                                                                                         | Symbol                               | Max Value                                                                    | Unit | Note |
|---------------------------------------|--------------------------------------------------------------------------------------------------------|--------------------------------------|------------------------------------------------------------------------------|------|------|
| Core supply volta                     | age                                                                                                    | V <sub>DD</sub>                      | -0.3 to 1.26                                                                 | V    |      |
| PLL supply voltage                    | ge                                                                                                     | AV <sub>DD</sub>                     | -0.3 to 1.26                                                                 | V    | —    |
| Core power supp                       | ly for SerDes transceivers                                                                             | XCOREV <sub>DD</sub>                 | -0.3 to 1.26                                                                 | V    | —    |
| Pad power supply                      | y for SerDes transceivers                                                                              | XPADV <sub>DD</sub>                  | -0.3 to 1.26                                                                 | V    | —    |
| DDR and DDR2                          | DRAM I/O voltage                                                                                       | GV <sub>DD</sub>                     | -0.3 to 2.75<br>-0.3 to 1.98                                                 | V    | _    |
| PCI, local bus, D<br>and JTAG I/O vol | UART, system control and power management, I <sup>2</sup> C, tage                                      | NV <sub>DD</sub> /LV <sub>DD</sub>   | -0.3 to 3.6                                                                  | V    | —    |
| eTSEC, USB                            |                                                                                                        | LV <sub>DDA</sub> /LV <sub>DDB</sub> | -0.3 to 3.6                                                                  | V    |      |
| Input voltage                         | DDR DRAM signals                                                                                       | MV <sub>IN</sub>                     | –0.3 to (GV <sub>DD</sub> + 0.3)                                             | V    | 2, 5 |
|                                       | DDR DRAM reference                                                                                     | MV <sub>REF</sub>                    | –0.3 to (GV <sub>DD</sub> + 0.3)                                             | V    | 2, 5 |
|                                       | Enhanced three-speed Ethernet signals                                                                  | LV <sub>IN</sub>                     | -0.3 to (LV <sub>DDA</sub> + 0.3)<br>or<br>-0.3 to (LV <sub>DDB</sub> + 0.3) | V    | 4, 5 |
|                                       | Local bus, DUART, SYS_CLK_IN, system control, and power management, I <sup>2</sup> C, and JTAG signals | NV <sub>IN</sub>                     | –0.3 to (NV <sub>DD</sub> + 0.3)                                             | V    | 3, 5 |
|                                       | PCI                                                                                                    | NV <sub>IN</sub>                     | –0.3 to (NV <sub>DD</sub> + 0.3)                                             | V    | 6    |
| Storage tempera                       | ture range                                                                                             | T <sub>STG</sub>                     | –55 to 150                                                                   | °C   |      |

Notes:

- 1. Functional and tested operating conditions are given in Table 2. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.
- Caution: MV<sub>IN</sub> must not exceed GV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 3. **Caution:** NV<sub>IN</sub> must not exceed NV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- Caution: LV<sub>IN</sub> must not exceed LV<sub>DDA</sub>/LV<sub>DDB</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.

## 2.1.2 Power Supply Voltage Specification

This table provides the recommended operating conditions for the MPC8313E. Note that the values in this table are the recommended and tested operating conditions. If a particular block is given a voltage falling within the range in the Recommended Value column, the MPC8313E is capable of delivering the amount of current listed in the Current Requirement column; this is the maximum current possible. Proper device operation outside of these conditions is not guaranteed.



| Interface                     | Parameter | GV <sub>DD</sub><br>(1.8 V) | GV <sub>DD</sub><br>(2.5 V) | NV <sub>DD</sub><br>(3.3 V) | LV <sub>DDA</sub> /<br>LV <sub>DDB</sub><br>(3.3 V) | LV <sub>DDA</sub> /<br>LV <sub>DDB</sub><br>(2.5 V) | LV <sub>DD</sub><br>(3.3 V) | Unit | Comments |
|-------------------------------|-----------|-----------------------------|-----------------------------|-----------------------------|-----------------------------------------------------|-----------------------------------------------------|-----------------------------|------|----------|
| USBDR controller load = 20 pF | 60 MHz    |                             |                             |                             | 0.078                                               |                                                     | _                           | W    | _        |
| Other I/O                     | —         | _                           | _                           | 0.015                       |                                                     |                                                     | _                           | W    | —        |

Table 5. MPC8313E Typical I/O Power Dissipation (continued)

This table shows the estimated core power dissipation of the MPC8313E while transitioning into the D3 warm low-power state.

|--|

| 333-MHz Core, 167-MHz CSB <sup>2</sup> | Rev. 1.0 <sup>3</sup> | Rev. 2.x or Later <sup>3</sup> | Unit |
|----------------------------------------|-----------------------|--------------------------------|------|
| D3 warm                                | 400                   | 425                            | mW   |

Note:

- 1. All interfaces are enabled. For further power savings, disable the clocks to unused blocks.
- The interfaces are run at the following frequencies: DDR: 333 MHz, eLBC 83 MHz, PCI 33 MHz, eTSEC1 and TSEC2: 167 MHz, SEC: 167 MHz, USB: 167 MHz. See the SCCR register for more information.
- 3. This is maximum power in D3 Warm based on a voltage of 1.05 V and a junction temperature of 105°C.

## 4 Clock Input Timing

This section provides the clock input DC and AC electrical characteristics for the MPC8313E.

## 4.1 DC Electrical Characteristics

This table provides the system clock input (SYS\_CLK\_IN/PCI\_SYNC\_IN) DC timing specifications for the MPC8313E.

| Parameter                 | Condition                                                                                                         | Symbol          | Min  | Max                    | Unit |
|---------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------|------|------------------------|------|
| Input high voltage        | _                                                                                                                 | V <sub>IH</sub> | 2.4  | NV <sub>DD</sub> + 0.3 | V    |
| Input low voltage         | —                                                                                                                 | V <sub>IL</sub> | -0.3 | 0.4                    | V    |
| SYS_CLK_IN input current  | $0 \ V \ \leq V_{IN} \leq NV_{DD}$                                                                                | I <sub>IN</sub> | —    | ±10                    | μA   |
| PCI_SYNC_IN input current | $\begin{array}{c} 0 \ V \leq V_{IN} \leq 0.5 \ V \\ or \\ NV_{DD} - 0.5 \ V \leq V_{IN} \leq NV_{DD} \end{array}$ | I <sub>IN</sub> | _    | ±10                    | μΑ   |
| PCI_SYNC_IN input current | $0.5~\text{V} \leq \text{V}_{\text{IN}} \leq \text{NV}_{\text{DD}} - 0.5~\text{V}$                                | I <sub>IN</sub> | —    | ±50                    | μΑ   |

Table 7. SYS\_CLK\_IN DC Electrical Characteristics



## 5.2 **RESET AC Electrical Characteristics**

This table provides the reset initialization AC timing specifications.

| Parameter/Condition                                                                                                                                               | Min | Мах | Unit                     | Note |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------------------------|------|
| Required assertion time of HRESET or SRESET (input) to activate reset flow                                                                                        | 32  | _   | t <sub>PCI_SYNC_IN</sub> | 1    |
| Required assertion time of PORESET with stable clock and power applied to SYS_CLK_IN when the device is in PCI host mode                                          | 32  |     | tsys_clk_in              | 2    |
| Required assertion time of PORESET with stable clock and power applied to PCI_SYNC_IN when the device is in PCI agent mode                                        | 32  | _   | t <sub>PCI_SYNC_IN</sub> | 1    |
| HRESET assertion (output)                                                                                                                                         | 512 | _   | t <sub>PCI_SYNC_IN</sub> | 1    |
| Input setup time for POR configuration signals (CFG_RESET_SOURCE[0:3] and CFG_CLK_IN_DIV) with respect to negation of PORESET when the device is in PCI host mode | 4   | _   | t <sub>SYS_CLK_IN</sub>  | 2    |
| Input setup time for POR configuration signals (CFG_RESET_SOURCE[0:2] and CFG_CLKIN_DIV) with respect to negation of PORESET when the device is in PCI agent mode | 4   | _   | <sup>t</sup> PCI_SYNC_IN | 1    |
| Input hold time for POR configuration signals with respect to negation of HRESET                                                                                  | 0   | _   | ns                       | _    |
| Time for the device to turn off POR configuration signal drivers with respect to the assertion of $\overrightarrow{\text{HRESET}}$                                | _   | 4   | ns                       | 3    |
| Time for the device to turn on POR configuration signal drivers with respect to the negation of $\overline{\text{HRESET}}$                                        | 1   | -   | t <sub>PCI_SYNC_IN</sub> | 1, 3 |

#### Notes:

1. t<sub>PCI\_SYNC\_IN</sub> is the clock period of the input clock applied to PCI\_SYNC\_IN. When the device is In PCI host mode the

primary clock is applied to the SYS\_CLK\_IN input, and PCI\_SYNC\_IN period depends on the value of CFG\_CLKIN\_DIV. 2. t<sub>SYS\_CLK\_IN</sub> is the clock period of the input clock applied to SYS\_CLK\_IN. It is only valid when the device is in PCI host mode.

POR configuration signals consists of CFG\_RESET\_SOURCE[0:2] and CFG\_CLKIN\_DIV.

This table provides the PLL lock times.

#### Table 11. PLL Lock Times

| Parameter/Condition | Min | Мах | Unit | Note |
|---------------------|-----|-----|------|------|
| PLL lock times      | _   | 100 | μs   |      |

## 6 DDR and DDR2 SDRAM

This section describes the DC and AC electrical specifications for the DDR SDRAM interface. Note that DDR SDRAM is  $GV_{DD}(typ) = 2.5 \text{ V}$  and DDR2 SDRAM is  $GV_{DD}(typ) = 1.8 \text{ V}$ .



## 6.1 DDR and DDR2 SDRAM DC Electrical Characteristics

This table provides the recommended operating conditions for the DDR2 SDRAM component(s) when  $GV_{DD}(typ) = 1.8 \text{ V}.$ 

| Parameter/Condition                              | Symbol            | Min                       | Мах                       | Unit | Note |
|--------------------------------------------------|-------------------|---------------------------|---------------------------|------|------|
| I/O supply voltage                               | GV <sub>DD</sub>  | 1.7                       | 1.9                       | V    | 1    |
| I/O reference voltage                            | MV <sub>REF</sub> | $0.49 	imes GV_{DD}$      | $0.51 \times GV_{DD}$     | V    | 2    |
| I/O termination voltage                          | V <sub>TT</sub>   | MV <sub>REF</sub> – 0.04  | MV <sub>REF</sub> + 0.04  | V    | 3    |
| Input high voltage                               | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.125 | GV <sub>DD</sub> + 0.3    | V    | _    |
| Input low voltage                                | V <sub>IL</sub>   | -0.3                      | MV <sub>REF</sub> – 0.125 | V    | _    |
| Output leakage current                           | I <sub>OZ</sub>   | -9.9                      | 9.9                       | μΑ   | 4    |
| Output high current (V <sub>OUT</sub> = 1.420 V) | I <sub>OH</sub>   | -13.4                     | —                         | mA   |      |
| Output low current (V <sub>OUT</sub> = 0.280 V)  | I <sub>OL</sub>   | 13.4                      | _                         | mA   | _    |

Table 12. DDR2 SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 1.8 V

Notes:

1.  $GV_{DD}$  is expected to be within 50 mV of the DRAM  $GV_{DD}$  at all times.

2.  $MV_{REF}$  is expected to be equal to  $0.5 \times GV_{DD}$ , and to track  $GV_{DD}$  DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}$  may not exceed ±2% of the DC value.

3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub>. This rail should track variations in the DC level of MV<sub>REF</sub>.

4. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.

This table provides the DDR2 capacitance when  $GV_{DD}(typ) = 1.8$  V.

| Table 13. | DDR2 SD | RAM Capa | citance for | GV <sub>DD</sub> (tvp) =                | 1.8 V |
|-----------|---------|----------|-------------|-----------------------------------------|-------|
|           |         |          |             | ~ ` ``````````````````````````````````` |       |

| Parameter/Condition                          | Symbol           | Min | Max | Unit | Note |
|----------------------------------------------|------------------|-----|-----|------|------|
| Input/output capacitance: DQ, DQS, DQS       | CIO              | 6   | 8   | pF   | 1    |
| Delta input/output capacitance: DQ, DQS, DQS | C <sub>DIO</sub> | _   | 0.5 | pF   | 1    |

Note:

1. This parameter is sampled.  $GV_{DD}$  = 1.8 V ± 0.090 V, f = 1 MHz,  $T_A$  = 25°C,  $V_{OUT}$  =  $GV_{DD}/2$ ,  $V_{OUT}$  (peak-to-peak) = 0.2 V.

This table provides the recommended operating conditions for the DDR SDRAM component(s) when  $GV_{DD}(typ) = 2.5 \text{ V}.$ 

Table 14. DDR SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 2.5 V

| Parameter/Condition     | Symbol            | Min                      | Мах                      | Unit | Note |
|-------------------------|-------------------|--------------------------|--------------------------|------|------|
| I/O supply voltage      | GV <sub>DD</sub>  | 2.3                      | 2.7                      | V    | 1    |
| I/O reference voltage   | MV <sub>REF</sub> | $0.49 	imes GV_{DD}$     | $0.51 	imes GV_{DD}$     | V    | 2    |
| I/O termination voltage | V <sub>TT</sub>   | MV <sub>REF</sub> – 0.04 | MV <sub>REF</sub> + 0.04 | V    | 3    |
| Input high voltage      | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.15 | GV <sub>DD</sub> + 0.3   | V    | —    |
| Input low voltage       | V <sub>IL</sub>   | -0.3                     | MV <sub>REF</sub> – 0.15 | V    | —    |



#### NOTE

For the ADDR/CMD setup and hold specifications in Table 21, it is assumed that the clock control register is set to adjust the memory clocks by 1/2 applied cycle.

This figure shows the DDR SDRAM output timing for the MCK to MDQS skew measurement  $(t_{DDKHMH})$ .



Figure 5. Timing Diagram for t<sub>DDKHMH</sub>

This figure shows the DDR and DDR2 SDRAM output timing diagram.





This figure provides the AC test load for the DDR bus.



Figure 7. DDR AC Test Load

## 7 DUART

This section describes the DC and AC electrical specifications for the DUART interface.

## 7.1 DUART DC Electrical Characteristics

This table provides the DC electrical characteristics for the DUART interface.

| Parameter                                                           | Symbol          | Min             | Max                    | Unit |
|---------------------------------------------------------------------|-----------------|-----------------|------------------------|------|
| High-level input voltage                                            | V <sub>IH</sub> | 2.0             | NV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage NV <sub>DD</sub>                            | V <sub>IL</sub> | -0.3            | 0.8                    | V    |
| High-level output voltage, $I_{OH} = -100 \ \mu A$                  | V <sub>OH</sub> | $NV_{DD} - 0.2$ | —                      | V    |
| Low-level output voltage, I <sub>OL</sub> = 100 μA                  | V <sub>OL</sub> | —               | 0.2                    | V    |
| Input current (0 V $\leq$ V <sub>IN</sub> $\leq$ NV <sub>DD</sub> ) | I <sub>IN</sub> | —               | ±5                     | μA   |

## 7.2 DUART AC Electrical Specifications

This table provides the AC timing parameters for the DUART interface.

#### Table 23. DUART AC Timing Specifications

| Parameter         | Value       | Unit | Note |
|-------------------|-------------|------|------|
| Minimum baud rate | 256         | baud |      |
| Maximum baud rate | > 1,000,000 | baud | 1    |
| Oversample rate   | 16          | _    | 2    |

Notes:

1. Actual attainable baud rate is limited by the latency of interrupt processing.

2. The middle of a start bit is detected as the 8<sup>th</sup> sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample.

## 8 Ethernet: Three-Speed Ethernet, MII Management

This section provides the AC and DC electrical characteristics for three-speed, 10/100/1000, and MII management.



| Parameters          | Symbol          | Conditions                                                      |                                               | Min                   | Мах                                                      | Unit |
|---------------------|-----------------|-----------------------------------------------------------------|-----------------------------------------------|-----------------------|----------------------------------------------------------|------|
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -1.0 mA                                       | $LV_{DDA}$ or $LV_{DDB} = Min$                | 2.00                  | LV <sub>DDA</sub> + 0.3<br>or<br>LV <sub>DDB</sub> + 0.3 | V    |
| Output low voltage  | V <sub>OL</sub> | $I_{OL} = 1.0 \text{ mA}$ $LV_{DDA} \text{ or } LV_{DDB} = Min$ |                                               | V <sub>SS</sub> – 0.3 | 0.40                                                     | V    |
| Input high voltage  | V <sub>IH</sub> | _                                                               | $ \qquad LV_{DDA} \text{ or } LV_{DDB} = Min$ |                       | LV <sub>DDA</sub> + 0.3<br>or<br>LV <sub>DDB</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> | —                                                               | $ \qquad LV_{DDA} \text{ or } LV_{DDB} = Min$ |                       | 0.70                                                     | V    |
| Input high current  | Ι <sub>ΙΗ</sub> | $V_{IN}^{1} = LV_{DDA} \text{ or } LV_{DDB}$                    |                                               | —                     | 10                                                       | μA   |
| Input low current   | ۱ <sub>IL</sub> | N                                                               | $V_{\rm IN}^{1} = V_{\rm SS}^{1}$             | -15                   | _                                                        | μA   |

Table 25. RGMII/RTBI DC Electrical Characteristics (continued)

Note:

1. Note that the symbol V<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> symbol referenced in Table 1 and Table 2.

## 8.2 MII, RGMII, and RTBI AC Timing Specifications

The AC timing specifications for MII, RMII, RGMII, and RTBI are presented in this section.

### 8.2.1 MII AC Timing Specifications

This section describes the MII transmit and receive AC timing specifications.

### 8.2.1.1 MII Transmit AC Timing Specifications

This table provides the MII transmit AC timing specifications.

#### Table 26. MII Transmit AC Timing Specifications

At recommended operating conditions with  $LV_{DDA}/LV_{DDB}/NV_{DD}$  of 3.3 V ± 0.3 V.

| Parameter/Condition                                                   | Symbol <sup>1</sup>                 | Min | Тур | Мах | Unit |
|-----------------------------------------------------------------------|-------------------------------------|-----|-----|-----|------|
| TX_CLK clock period 10 Mbps                                           | t <sub>MTX</sub>                    | _   | 400 | —   | ns   |
| TX_CLK clock period 100 Mbps                                          | t <sub>MTX</sub>                    | _   | 40  | —   | ns   |
| TX_CLK duty cycle                                                     | t <sub>MTXH</sub> /t <sub>MTX</sub> | 35  | _   | 65  | %    |
| TX_CLK to MII data TXD[3:0], TX_ER, TX_EN delay                       | t <sub>MTKHDX</sub>                 | 1   | 5   | 15  | ns   |
| TX_CLK data clock rise V <sub>IL</sub> (min) to V <sub>IH</sub> (max) | t <sub>MTXR</sub>                   | 1.0 | _   | 4.0 | ns   |
| TX_CLK data clock fall $V_{IH}(max)$ to $V_{IL}(min)$                 | t <sub>MTXF</sub>                   | 1.0 |     | 4.0 | ns   |

Note:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>MTKHDX</sub> symbolizes MII transmit timing (MT) for the time t<sub>MTX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>MTX</sub> represents the MII(M) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
</sub></sub>



## 8.2.1.4 RMII Receive AC Timing Specifications

This table provides the RMII receive AC timing specifications.

#### Table 29. RMII Receive AC Timing Specifications

At recommended operating conditions with NV<sub>DD</sub> of 3.3 V  $\pm$  0.3 V.

| Parameter/Condition                                               | Symbol <sup>1</sup>                 | Min | Тур | Мах | Unit |
|-------------------------------------------------------------------|-------------------------------------|-----|-----|-----|------|
| REF_CLK clock period                                              | t <sub>RMX</sub>                    | _   | 20  | —   | ns   |
| REF_CLK duty cycle                                                | t <sub>RMXH</sub> /t <sub>RMX</sub> | 35  | —   | 65  | %    |
| RXD[1:0], CRS_DV, RX_ER setup time to REF_CLK                     | t <sub>RMRDVKH</sub>                | 4.0 | —   | —   | ns   |
| RXD[1:0], CRS_DV, RX_ER hold time to REF_CLK                      | t <sub>RMRDXKH</sub>                | 2.0 | —   | —   | ns   |
| REF_CLK clock rise V <sub>IL</sub> (min) to V <sub>IH</sub> (max) | t <sub>RMXR</sub>                   | 1.0 | —   | 4.0 | ns   |
| REF_CLK clock fall time $V_{IH}(max)$ to $V_{IL}(min)$            | t <sub>RMXF</sub>                   | 1.0 | —   | 4.0 | ns   |

#### Note:

1. The symbols used for timing specifications follow the pattern of t<sub>(first three letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>RMRDVKH</sub> symbolizes RMII receive timing (RMR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>RMX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>RMRDXKL</sub> symbolizes RMII receive timing (RMR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>RMX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>RMX</sub> represents the RMII (RM) reference (X) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>

This table provides the AC test load.



Figure 12. AC Test Load

This table shows the RMII receive AC timing diagram.



Figure 13. RMII Receive AC Timing Diagram





Figure 18. SGMII AC Test/Measurement Load

## 8.4 eTSEC IEEE 1588 AC Specifications

This figure provides the data and command output timing diagram.



**Note:** The output delay is count starting rising edge if t<sub>T1588CLKOUT</sub> is non-inverting. Otherwise, it is count starting falling edge.

Figure 19. eTSEC IEEE 1588 Output AC Timing

This figure provides the data and command input timing diagram.



Figure 20. eTSEC IEEE 1588 Input AC Timing

This table lists the IEEE 1588 AC timing specifications.

#### Table 36. eTSEC IEEE 1588 AC Timing Specifications

At recommended operating conditions with L/TV\_DD of 3.3 V  $\pm$  5%.

| Parameter/Condition        | Symbol                                        | Min | Тур | Max                    | Unit | Note |
|----------------------------|-----------------------------------------------|-----|-----|------------------------|------|------|
| TSEC_1588_CLK clock period | t <sub>T1588CLK</sub>                         | 3.8 |     | $T_{RX\_CLK} \times 9$ | ns   | 1, 3 |
| TSEC_1588_CLK duty cycle   | t <sub>T1588CLKH</sub> /t <sub>T1588CLK</sub> | 40  | 50  | 60                     | %    |      |



### 9.2.4 AC Requirements for SerDes Reference Clocks

The clock driver selected should provide a high quality reference clock with low-phase noise and cycle-to-cycle jitter. Phase noise less than 100 kHz can be tracked by the PLL and data recovery loops and is less of a problem. Phase noise above 15 MHz is filtered by the PLL. The most problematic phase noise occurs in the 1–15 MHz range. The source impedance of the clock driver should be 50  $\Omega$  to match the transmission line and reduce reflections which are a source of noise to the system.

This table describes some AC parameters for SGMII protocol.

#### Table 39. SerDes Reference Clock Common AC Parameters

At recommended operating conditions with  $XV_{DD\_SRDS1}$  or  $XV_{DD\_SRDS2}$  = 1.0 V ± 5%.

| Parameter                                                                  | Symbol             | Min  | Max  | Unit | Note |
|----------------------------------------------------------------------------|--------------------|------|------|------|------|
| Rising edge rate                                                           | Rise edge rate     | 1.0  | 4.0  | V/ns | 2, 3 |
| Falling edge rate                                                          | Fall edge rate     | 1.0  | 4.0  | V/ns | 2, 3 |
| Differential input high voltage                                            | V <sub>IH</sub>    | +200 | —    | mV   | 2    |
| Differential input low voltage                                             | V <sub>IL</sub>    | _    | -200 | mV   | 2    |
| Rising edge rate (SDn_REF_CLK) to falling edge rate (SDn_REF_CLK) matching | Rise-fall matching | _    | 20   | %    | 1, 4 |

#### Notes:

- 1. Measurement taken from single-ended waveform.
- 2. Measurement taken from differential waveform.
- 3. Measured from –200 to +200 mV on the differential waveform (derived from SD*n*\_REF\_CLK minus SD*n*\_REF\_CLK). The signal must be monotonic through the measurement region for rise and fall time. The 400 mV measurement window is centered on the differential zero crossing. See Figure 31.
- 4. Matching applies to rising edge rate for SDn\_REF\_CLK and falling edge rate for SDn\_REF\_CLK. It is measured using a 200 mV window centered on the median cross point, where SDn\_REF\_CLK rising meets SDn\_REF\_CLK falling. The median cross point is used to calculate the voltage thresholds the oscilloscope is to use for the edge rate calculations. The rise edge rate of SDn\_REF\_CLK should be compared to the fall edge rate of SDn\_REF\_CLK, the maximum allowed difference should not exceed 20% of the slowest edge rate. See Figure 32.



Figure 31. Differential Measurement Points for Rise and Fall Time



#### Table 49. I<sup>2</sup>C AC Electrical Specifications (continued)

All values refer to  $V_{IH}$  (min) and  $V_{IL}$  (max) levels (see Table 48).

| Parameter                                                                       | Symbol <sup>1</sup> | Min                                | Max | Unit |
|---------------------------------------------------------------------------------|---------------------|------------------------------------|-----|------|
| Data hold time:<br>CBUS compatible masters<br>I <sup>2</sup> C bus devices      | t <sub>I2DXKL</sub> | $\overline{0^2}$                   |     | μs   |
| Fall time of both SDA and SCL signals <sup>5</sup>                              | t <sub>I2CF</sub>   | —                                  | 300 | ns   |
| Setup time for STOP condition                                                   | t <sub>I2PVKH</sub> | 0.6                                | _   | μs   |
| Bus free time between a STOP and START condition                                | t <sub>I2KHDX</sub> | 1.3                                | _   | μs   |
| Noise margin at the LOW level for each connected device (including hysteresis)  | V <sub>NL</sub>     | $0.1 \times NV_{DD}$               | _   | V    |
| Noise margin at the HIGH level for each connected device (including hysteresis) | V <sub>NH</sub>     | $0.2 \times \text{NV}_{\text{DD}}$ | _   | V    |

#### Notes:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>12DVKH</sub> symbolizes I<sup>2</sup>C timing (I2) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>12C</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>12SXKL</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the start condition (S) went invalid (X) relative to the t<sub>12C</sub> clock reference (K) going to the bigh (H) state or hold time. Also, t<sub>12PVKH</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the start condition (S) went invalid (X) relative to the t<sub>12C</sub> clock reference (K) going to the stop condition (P) reaching the valid state (V) relative to the t<sub>12C</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
  </sub>
- The MPC8313E provides a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- 3. The maximum  $t_{12DVKH}$  has only to be met if the device does not stretch the LOW period ( $t_{12CL}$ ) of the SCL signal.
- 4.  $C_B$  = capacitance of one bus line in pF.
- 5. The MPC8313E does not follow the  $l^2C$ -BUS Specifications, Version 2.1, regarding the t<sub>I2CF</sub> AC parameter.

This figure provides the AC test load for the  $I^2C$ .



Figure 46. I<sup>2</sup>C AC Test Load



| Parameter                      | Symbol <sup>1</sup> | Min | Мах | Unit | Note |
|--------------------------------|---------------------|-----|-----|------|------|
| Clock to output high impedance | t <sub>PCKHOZ</sub> | _   | 14  | ns   | 2, 3 |
| Input setup to clock           | t <sub>PCIVKH</sub> | 3.0 | —   | ns   | 2, 4 |
| Input hold from clock          | t <sub>PCIXKH</sub> | 0   | —   | ns   | 2, 4 |

#### Table 51. PCI AC Timing Specifications at 66 MHz (continued)

#### Notes:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the PCI\_SYNC\_IN clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state.
</sub></sub>

2. See the timing measurement conditions in the PCI 2.3 Local Bus Specifications.

- 3. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 4. Input timings are measured at the pin.

#### This table shows the PCI AC timing specifications at 33 MHz.

#### Table 52. PCI AC Timing Specifications at 33 MHz

| Parameter                      | Symbol <sup>1</sup> | Min | Мах | Unit | Note |
|--------------------------------|---------------------|-----|-----|------|------|
| Clock to output valid          | <sup>t</sup> PCKHOV | —   | 11  | ns   | 2    |
| Output hold from clock         | t <sub>PCKHOX</sub> | 2   | —   | ns   | 2    |
| Clock to output high impedance | t <sub>PCKHOZ</sub> | —   | 14  | ns   | 2, 3 |
| Input setup to clock           | <sup>t</sup> PCIVKH | 3.0 | —   | ns   | 2, 4 |
| Input hold from clock          | t <sub>PCIXKH</sub> | 0   | —   | ns   | 2, 4 |

#### Notes:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the PCI\_SYNC\_IN clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state.
</sub>

- 2. See the timing measurement conditions in the PCI 2.3 Local Bus Specifications.
- 3. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 4. Input timings are measured at the pin.

This figure provides the AC test load for PCI.



Figure 48. PCI AC Test Load



## 19.2 Mechanical Dimensions of the MPC8313E TEPBGAII

This figure shows the mechanical dimensions and bottom surface nomenclature of the 516-TEPBGAII package.



#### Notes:

- 1. All dimensions are in millimeters.
- 2. Dimensions and tolerances per ASME Y14.5M-1994.
- 3. Maximum solder ball diameter measured parallel to datum A.
- 4. Datum A, the seating plane, is determined by the spherical crowns of the solder balls.
- 5. Package code 5368 is to account for PGE and the built-in heat spreader.

#### Figure 56. Mechanical Dimension and Bottom Surface Nomenclature of the MPC8313E TEPBGAII



## **19.3 Pinout Listings**

This table provides the pin-out listing for the MPC8313E, TEPBGAII package.

| Signal                          | Package Pin Number | Pin Type | Power<br>Supply  | Note |  |  |
|---------------------------------|--------------------|----------|------------------|------|--|--|
| DDR Memory Controller Interface |                    |          |                  |      |  |  |
| MEMC_MDQ0                       | A8                 | I/O      | GV <sub>DD</sub> | —    |  |  |
| MEMC_MDQ1                       | A9                 | I/O      | GV <sub>DD</sub> | —    |  |  |
| MEMC_MDQ2                       | C10                | I/O      | GV <sub>DD</sub> | —    |  |  |
| MEMC_MDQ3                       | C9                 | I/O      | GV <sub>DD</sub> | —    |  |  |
| MEMC_MDQ4                       | E9                 | I/O      | GV <sub>DD</sub> | —    |  |  |
| MEMC_MDQ5                       | E11                | I/O      | GV <sub>DD</sub> | _    |  |  |
| MEMC_MDQ6                       | E10                | I/O      | GV <sub>DD</sub> | —    |  |  |
| MEMC_MDQ7                       | C8                 | I/O      | GV <sub>DD</sub> | —    |  |  |
| MEMC_MDQ8                       | E8                 | I/O      | GV <sub>DD</sub> | —    |  |  |
| MEMC_MDQ9                       | A6                 | I/O      | GV <sub>DD</sub> | —    |  |  |
| MEMC_MDQ10                      | B6                 | I/O      | GV <sub>DD</sub> | —    |  |  |
| MEMC_MDQ11                      | C6                 | I/O      | GV <sub>DD</sub> | —    |  |  |
| MEMC_MDQ12                      | C7                 | I/O      | GV <sub>DD</sub> | —    |  |  |
| MEMC_MDQ13                      | D7                 | I/O      | GV <sub>DD</sub> | —    |  |  |
| MEMC_MDQ14                      | D6                 | I/O      | GV <sub>DD</sub> | —    |  |  |
| MEMC_MDQ15                      | A5                 | I/O      | GV <sub>DD</sub> | —    |  |  |
| MEMC_MDQ16                      | A19                | I/O      | GV <sub>DD</sub> | —    |  |  |
| MEMC_MDQ17                      | D18                | I/O      | GV <sub>DD</sub> | —    |  |  |
| MEMC_MDQ18                      | A17                | I/O      | GV <sub>DD</sub> | —    |  |  |
| MEMC_MDQ19                      | E17                | I/O      | GV <sub>DD</sub> | —    |  |  |
| MEMC_MDQ20                      | E16                | I/O      | GV <sub>DD</sub> | —    |  |  |
| MEMC_MDQ21                      | C18                | I/O      | GV <sub>DD</sub> | —    |  |  |
| MEMC_MDQ22                      | D19                | I/O      | GV <sub>DD</sub> | —    |  |  |
| MEMC_MDQ23                      | C19                | I/O      | GV <sub>DD</sub> | —    |  |  |
| MEMC_MDQ24                      | E19                | I/O      | GV <sub>DD</sub> | _    |  |  |
| MEMC_MDQ25                      | A22                | I/O      | GV <sub>DD</sub> | —    |  |  |
| MEMC_MDQ26                      | C21                | I/O      | GV <sub>DD</sub> | —    |  |  |
| MEMC_MDQ27                      | C20                | I/O      | GV <sub>DD</sub> | —    |  |  |
| MEMC_MDQ28                      | A21                | I/O      | GV <sub>DD</sub> | —    |  |  |

#### Table 62. MPC8313E TEPBGAII Pinout Listing



#### Table 62. MPC8313E TEPBGAII Pinout Listing (continued)

| Signal                                           | Package Pin Number                                                                                                     | Pin Type                                                      | Power<br>Supply  | Note |  |  |
|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|------------------|------|--|--|
| SPI                                              |                                                                                                                        |                                                               |                  |      |  |  |
| SPIMOSI/GTM1_TIN3/GTM2_TIN4/GPIO28/LSRCID4       | H1                                                                                                                     | I/O                                                           | NV <sub>DD</sub> | _    |  |  |
| SPIMISO/GTM1_TGATE3/GTM2_TGATE4/GPIO29/<br>LDVAL | НЗ                                                                                                                     | I/O                                                           | $NV_{DD}$        | _    |  |  |
| SPICLK/GTM1_TOUT3/GPIO30                         | G1                                                                                                                     | I/O                                                           | NV <sub>DD</sub> |      |  |  |
| SPISEL/GPIO31                                    | G3                                                                                                                     | I/O                                                           | NV <sub>DD</sub> | _    |  |  |
| Power ar                                         | Power and Ground Supplies                                                                                              |                                                               |                  |      |  |  |
| AV <sub>DD1</sub>                                | F14                                                                                                                    | Power for e300 core<br>APLL<br>(1.0 V)                        | _                |      |  |  |
| AV <sub>DD2</sub>                                | P21                                                                                                                    | Power for system<br>APLL (1.0 V)                              | —                | _    |  |  |
| GV <sub>DD</sub>                                 | A2,A3,A4,A24,A25,B3,<br>B4,B5,B12,B13,B20,B21,<br>B24,B25,B26,D1,D2,D8,<br>D9,D16,D17                                  | Power for DDR1<br>and DDR2 DRAM<br>I/O voltage<br>(1.8/2.5 V) | _                | _    |  |  |
| LV <sub>DD</sub>                                 | D24,D25,G23,H23,R23,<br>T23,W25,Y25,AA22,AC23                                                                          | Power for local bus<br>(3.3 V)                                | —                | _    |  |  |
| LV <sub>DDA</sub>                                | W2,Y2                                                                                                                  | Power for eTSEC2<br>(2.5 V, 3.3 V)                            | —                | _    |  |  |
| LV <sub>DDB</sub>                                | AC8,AC9,AE4,AE5                                                                                                        | Power for eTSEC1/<br>USB DR<br>(2.5 V, 3.3 V)                 | _                | _    |  |  |
| MV <sub>REF</sub>                                | C14,D14                                                                                                                | Reference voltage signal for DDR                              | —                | _    |  |  |
| NV <sub>DD</sub>                                 | G4,H4,L2,M2,AC16,AC17,<br>AD25,AD26,AE12,AE13,<br>AE20,AE21,AE24,AE25,<br>AE26,AF24,AF25                               | Standard I/O<br>voltage (3.3 V)                               | _                | _    |  |  |
| V <sub>DD</sub>                                  | K11,K12,K13,K14,K15,<br>K16,L10,L17,M10,M17,<br>N10,N17,U12,U13,                                                       | Power for core (1.0<br>V)                                     | _                | _    |  |  |
| V <sub>DDC</sub>                                 | F6,F10,F19,K6,K10,K17,<br>K21,P6,P10,P17,R10,R17,<br>T10,T17,U10,U11,U14,<br>U15,U16,U17,W6,W21,<br>AA6,AA10,AA14,AA19 | Internal core logic<br>constant power (1.0<br>V)              | _                | _    |  |  |



(edge) of the package is approximately the same as the local air temperature near the device. Specifying the local ambient conditions explicitly as the board temperature provides a more precise description of the local ambient conditions that determine the temperature of the device.

At a known board temperature, the junction temperature is estimated using the following equation:

$$T_J = T_B + (R_{\theta JB} \times P_D)$$

where:

 $T_J$  = junction temperature (°C)  $T_B$  = board temperature at the package perimeter (°C)  $R_{\theta JB}$  = junction-to-board thermal resistance (°C/W) per JESD51–8  $P_D$  = power dissipation in the package (W)

When the heat loss from the package case to the air can be ignored, acceptable predictions of junction temperature can be made. The application board should be similar to the thermal test condition: the component is soldered to a board with internal planes.

### 21.2.3 Experimental Determination of Junction Temperature

To determine the junction temperature of the device in the application after prototypes are available, the thermal characterization parameter ( $\Psi_{JT}$ ) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using the following equation:

where:

 $T_I$  = junction temperature (°C)

 $T_I = T_T + (\Psi_{IT} \times P_D)$ 

 $T_T$  = thermocouple temperature on top of package (°C)

 $\Psi_{JT}$  = thermal characterization parameter (°C/W)

 $P_D$  = power dissipation in the package (W)

The thermal characterization parameter is measured per JESD51-2 specification using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire.

### 21.2.4 Heat Sinks and Junction-to-Case Thermal Resistance

In some application environments, a heat sink is required to provide the necessary thermal management of the device. When a heat sink is used, the thermal resistance is expressed as the sum of a junction to case thermal resistance and a case to ambient thermal resistance:

$$R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$$

where:

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)  $R_{\theta JC}$  = junction-to-case thermal resistance (°C/W)  $R_{\theta CA}$  = case-to- ambient thermal resistance (°C/W)



- Output signals on the SerDes interface are fed from the XPADV<sub>DD</sub> power plane. Input signals and sensitive transceiver analog circuits are on the XCOREV<sub>DD</sub> supply.
- Power: XPADV<sub>DD</sub> consumes less than 300 mW; XCOREV<sub>DD</sub> + SDAV<sub>DD</sub> consumes less than 750 mW.

## 22.3 Decoupling Recommendations

Due to large address and data buses, and high operating frequencies, the device can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the MPC8313E system, and the MPC8313E itself requires a clean, tightly regulated source of power. Therefore, it is recommended that the system designer place at least one decoupling capacitor at each  $V_{DD}$ ,  $NV_{DD}$ ,  $GV_{DD}$ ,  $LV_{DD}$ ,  $LV_{DDA}$ , and  $LV_{DDB}$  pin of the device. These decoupling capacitors should receive their power from separate  $V_{DD}$ ,  $NV_{DD}$ ,  $GV_{DD}$ ,  $LV_{DDA}$ ,  $LV_{DDB}$ , and VSS power planes in the PCB, utilizing short traces to minimize inductance. Capacitors may be placed directly under the device using a standard escape pattern. Others may surround the part.

These capacitors should have a value of 0.01 or 0.1  $\mu$ F. Only ceramic SMT (surface mount technology) capacitors should be used to minimize lead inductance, preferably 0402 or 0603 sizes.

In addition, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the  $V_{DD}$ ,  $NV_{DD}$ ,  $GV_{DD}$ ,  $LV_{DD}$ ,  $LV_{DDA}$ , and  $LV_{DDB}$  planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They should also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors—100 to 330  $\mu$ F (AVX TPS tantalum or Sanyo OSCON). However, customers should work directly with their power regulator vendor for best values and types of bulk capacitors.

## 22.4 SerDes Block Power Supply Decoupling Recommendations

The SerDes block requires a clean, tightly regulated source of power (XCOREV<sub>DD</sub> and XPADV<sub>DD</sub>) to ensure low jitter on transmit and reliable recovery of data in the receiver. An appropriate decoupling scheme is outlined below.

Only SMT capacitors should be used to minimize inductance. Connections from all capacitors to power and ground should be done with multiple vias to further reduce inductance.

- First, the board should have at least 10 × 10-nF SMT ceramic chip capacitors as close as possible to the supply balls of the device. Where the board has blind vias, these capacitors should be placed directly below the chip supply and ground connections. Where the board does not have blind vias, these capacitors should be placed in a ring around the device as close to the supply and ground connections as possible.
- Second, there should be a 1-µF ceramic chip capacitor from each SerDes supply (XCOREV<sub>DD</sub> and XPADV<sub>DD</sub>) to the board ground plane on each side of the device. This should be done for all SerDes supplies.



| Rev.<br>Number | Date    | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2              | 10/2008 | <ul> <li>Added Note "The information in this document is accurate for revision 1.0, and 2.x and later. See Section 24.1, "Part Numbers Fully Addressed by this Document," before Section 1, "Overview."</li> <li>Added part numbering details for all the silicon revisions in Table 74.</li> <li>Changed V<sub>IH</sub> from 2.7 V to 2.4 V in Table 7.</li> <li>Added a row for V<sub>IH</sub> level for Rev 2.x or later in Table 45.</li> <li>Added a column for maximum power dissipation in low power mode for Rev 2.x or later silicon in Table 6.</li> <li>Added a column for Power Nos for Rev 2.x or later silicon and added a row for 400 MHz in Table 4.</li> <li>Added Table 21 for DDR AC Specs on Rev 2.x or later silicon.</li> <li>Added Section 9, "High-Speed Serial Interfaces (HSSI),"</li> <li>Added LFWE, LFCLE, LFALE, LOE, LFRE, LFWP, LGTA, LUPWAIT, and LFRB in Table 63.</li> <li>In Table 39, added note 2: "This parameter is dependent on the csb_clk speed. (The MIIMCFG[Mgmt Clock Select] field determines the clock frequency of the Mgmt Clock EC_MDC.)"</li> <li>Removed mentions of SGMII (SGMII has separate specs) from Section 8.1, "Enhanced Three-Speed Ethernet Controller (eTSEC) (10/100/1000 Mbps)—MII/RMII/RGMII/SGMII/RTBI Electrical Characteristics."</li> <li>Corrected Section 8.1, "Enhanced Three-Speed Ethernet Controller (eTSEC) (10/100/1000 Mbps)—MII/RGMII/SGMII/RTBI Electrical Characteristics."</li> <li>Corrected Section 8.1, "Enhanced Three-Speed Ethernet Controller (eTSEC) (10/100/1000 Mbps)—MII/RGMII/SGMII/RTBI Electrical Characteristics." to state that RGMII/RTBI interfaces only operate at 2.5 V, not 3.3 V.</li> <li>Added ZQ package to ordering information In Table 74 and Section 19.1, "Package Parameters for the MPC8313E TEPBGAII" (applicable to both silicon rev. 1.0 and 2.1)</li> <li>Removed footnotes 5 and 6 from Table 1 (left over when the PCI undershoot/overshoot voltages and maximum AC waveforms were removed from Section 2.1.2, "Power Supply Voltage Specification").</li> <li>Removed SD_PLL_TPD (T2) and SD_PLL_TPA_ANA (R4) from T</li></ul> |
|                |         | • Auueu Section 24.2, Fait Marking, and Figure 62.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

#### Table 73. Document Revision History (continued)

-