# E·XFL

### NXP USA Inc. - MPC8313CVRAFFC Datasheet



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Active                                                                 |
|---------------------------------|------------------------------------------------------------------------|
| Core Processor                  | PowerPC e300c3                                                         |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                         |
| Speed                           | 333MHz                                                                 |
| Co-Processors/DSP               | -                                                                      |
| RAM Controllers                 | DDR, DDR2                                                              |
| Graphics Acceleration           | No                                                                     |
| Display & Interface Controllers | -                                                                      |
| Ethernet                        | 10/100/1000Mbps (2)                                                    |
| SATA                            | -                                                                      |
| USB                             | USB 2.0 + PHY (1)                                                      |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                       |
| Operating Temperature           | -40°C ~ 105°C (TA)                                                     |
| Security Features               | -                                                                      |
| Package / Case                  | 516-BBGA Exposed Pad                                                   |
| Supplier Device Package         | 516-TEPBGA (27x27)                                                     |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8313cvraffc |
|                                 |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



### 1.2 Serial Interfaces

The following interfaces are supported in the MPC8313E: dual UART, dual I<sup>2</sup>C, and an SPI interface.

### 1.3 Security Engine

The security engine is optimized to handle all the algorithms associated with IPSec, IEEE Std 802.11i®, and iSCSI. The security engine contains one crypto-channel, a controller, and a set of crypto execution units (EUs). The execution units are as follows:

- Data encryption standard execution unit (DEU), supporting DES and 3DES
- Advanced encryption standard unit (AESU), supporting AES
- Message digest execution unit (MDEU), supporting MD5, SHA1, SHA-224, SHA-256, and HMAC with any algorithm
- One crypto-channel supporting multi-command descriptor chains

# 1.4 DDR Memory Controller

The MPC8313E DDR1/DDR2 memory controller includes the following features:

- Single 16- or 32-bit interface supporting both DDR1 and DDR2 SDRAM
- Support for up to 333 MHz
- Support for two physical banks (chip selects), each bank independently addressable
- 64-Mbit to 2-Gbit (for DDR1) and to 4-Gbit (for DDR2) devices with x8/x16/x32 data ports (no direct x4 support)
- Support for one 16-bit device or two 8-bit devices on a 16-bit bus, or one 32-bit device or two 16-bit devices on a 32-bit bus
- Support for up to 16 simultaneous open pages
- Supports auto refresh
- On-the-fly power management using CKE
- 1.8-/2.5-V SSTL2 compatible I/O

# 1.5 PCI Controller

The MPC8313E PCI controller includes the following features:

- PCI specification revision 2.3 compatible
- Single 32-bit data PCI interface operates at up to 66 MHz
- PCI 3.3-V compatible (not 5-V compatible)
- Support for host and agent modes
- On-chip arbitration, supporting three external masters on PCI
- Selectable hardware-enforced coherency



| Driver Type                                        | Output Impedance ( $\Omega$ ) | Supply Voltage                      |
|----------------------------------------------------|-------------------------------|-------------------------------------|
| DDR2 signal                                        | 18                            | GV <sub>DD</sub> = 1.8 V            |
| DUART, system control, I <sup>2</sup> C, JTAG, SPI | 42                            | NV <sub>DD</sub> = 3.3 V            |
| GPIO signals                                       | 42                            | NV <sub>DD</sub> = 3.3 V            |
| eTSEC signals                                      | 42                            | $LV_{DDA}$ , $LV_{DDB}$ = 2.5/3.3 V |
| USB signals                                        | 42                            | LV <sub>DDB</sub> = 2.5/3.3 V       |

Table 3. Output Drive Capability (continued)

# 2.2 Power Sequencing

The MPC8313E does not require the core supply voltage ( $V_{DD}$  and  $V_{DDC}$ ) and I/O supply voltages ( $GV_{DD}$ ,  $LV_{DD}$ , and  $NV_{DD}$ ) to be applied in any particular order. Note that during power ramp-up, before the power supplies are stable and if the I/O voltages are supplied before the core voltage, there might be a period of time that all input and output pins are actively driven and cause contention and excessive current. In order to avoid actively driving the I/O pins and to eliminate excessive current draw, apply the core voltage ( $V_{DD}$  and  $V_{DDC}$ ) before the I/O voltage ( $GV_{DD}$ ,  $LV_{DD}$ , and  $NV_{DD}$ ) and assert PORESET before the power supplies fully ramp up. In the case where the core voltage is applied first, the core voltage supply must rise to 90% of its nominal value before the I/O supplies reach 0.7 V; see Figure 3. Once both the power supplies (I/O voltage and core voltage) are stable, wait for a minimum of 32 clock cycles before negating PORESET.

Note that there is no specific power down sequence requirement for the MPC8313E. I/O voltage supplies  $(GV_{DD}, LV_{DD}, and NV_{DD})$  do not have any ordering requirements with respect to one another.



Figure 3. Power-Up Sequencing Example



| Interface                     | Parameter | GV <sub>DD</sub><br>(1.8 V) | GV <sub>DD</sub><br>(2.5 V) | NV <sub>DD</sub><br>(3.3 V) | LV <sub>DDA</sub> /<br>LV <sub>DDB</sub><br>(3.3 V) | LV <sub>DDA</sub> /<br>LV <sub>DDB</sub><br>(2.5 V) | LV <sub>DD</sub><br>(3.3 V) | Unit | Comments |
|-------------------------------|-----------|-----------------------------|-----------------------------|-----------------------------|-----------------------------------------------------|-----------------------------------------------------|-----------------------------|------|----------|
| USBDR controller load = 20 pF | 60 MHz    |                             |                             |                             | 0.078                                               |                                                     | _                           | W    | _        |
| Other I/O                     | —         | _                           | _                           | 0.015                       |                                                     |                                                     | _                           | W    | —        |

Table 5. MPC8313E Typical I/O Power Dissipation (continued)

This table shows the estimated core power dissipation of the MPC8313E while transitioning into the D3 warm low-power state.

|--|

| 333-MHz Core, 167-MHz CSB <sup>2</sup> | Rev. 1.0 <sup>3</sup> | Rev. 2.x or Later <sup>3</sup> | Unit |
|----------------------------------------|-----------------------|--------------------------------|------|
| D3 warm                                | 400                   | 425                            | mW   |

Note:

- 1. All interfaces are enabled. For further power savings, disable the clocks to unused blocks.
- The interfaces are run at the following frequencies: DDR: 333 MHz, eLBC 83 MHz, PCI 33 MHz, eTSEC1 and TSEC2: 167 MHz, SEC: 167 MHz, USB: 167 MHz. See the SCCR register for more information.
- 3. This is maximum power in D3 Warm based on a voltage of 1.05 V and a junction temperature of 105°C.

# 4 Clock Input Timing

This section provides the clock input DC and AC electrical characteristics for the MPC8313E.

### 4.1 DC Electrical Characteristics

This table provides the system clock input (SYS\_CLK\_IN/PCI\_SYNC\_IN) DC timing specifications for the MPC8313E.

| Parameter                 | Condition                                                                                                         | Symbol          | Min  | Max                    | Unit |
|---------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------|------|------------------------|------|
| Input high voltage        | _                                                                                                                 | V <sub>IH</sub> | 2.4  | NV <sub>DD</sub> + 0.3 | V    |
| Input low voltage         | —                                                                                                                 | V <sub>IL</sub> | -0.3 | 0.4                    | V    |
| SYS_CLK_IN input current  | $0 \ V \ \leq V_{IN} \leq NV_{DD}$                                                                                | I <sub>IN</sub> | —    | ±10                    | μA   |
| PCI_SYNC_IN input current | $\begin{array}{c} 0 \ V \leq V_{IN} \leq 0.5 \ V \\ or \\ NV_{DD} - 0.5 \ V \leq V_{IN} \leq NV_{DD} \end{array}$ | I <sub>IN</sub> | _    | ±10                    | μΑ   |
| PCI_SYNC_IN input current | $0.5~\text{V} \leq \text{V}_{\text{IN}} \leq \text{NV}_{\text{DD}} - 0.5~\text{V}$                                | I <sub>IN</sub> | —    | ±50                    | μΑ   |

Table 7. SYS\_CLK\_IN DC Electrical Characteristics



### 6.2.2 DDR and DDR2 SDRAM Output AC Timing Specifications

Table 20. DDR and DDR2 SDRAM Output AC Timing Specifications for Rev. 1.0 Silicon

| Parameter                                                              | Symbol <sup>1</sup>                         | Min                             | Мах                        | Unit | Note |
|------------------------------------------------------------------------|---------------------------------------------|---------------------------------|----------------------------|------|------|
| MCK[ <i>n</i> ] cycle time, MCK[ <i>n</i> ]/MCK[ <i>n</i> ] crossing   | t <sub>MCK</sub>                            | 6                               | 10                         | ns   | 2    |
| ADDR/CMD output setup with respect to MCK<br>333 MHz<br>266 MHz        | <sup>t</sup> DDKHAS                         | 2.1<br>2.5                      | _                          | ns   | 3    |
| ADDR/CMD output hold with respect to MCK<br>333 MHz<br>266 MHz         | <sup>t</sup> ddkhax                         | 2.4<br>3.15                     |                            | ns   | 3    |
| MCS[ <i>n</i> ] output setup with respect to MCK<br>333 MHz<br>266 MHz | t <sub>DDKHCS</sub>                         | 2.4<br>3.15                     |                            | ns   | 3    |
| MCS[ <i>n</i> ] output hold with respect to MCK<br>333 MHz<br>266 MHz  | <sup>t</sup> DDKHCX                         | 2.4<br>3.15                     | _                          | ns   | 3    |
| MCK to MDQS Skew                                                       | t <sub>DDKHMH</sub>                         | -0.6                            | 0.6                        | ns   | 4    |
| MDQ//MDM output setup with respect to<br>MDQS<br>333 MHz<br>266 MHz    | <sup>t</sup> DDKHDS,<br><sup>t</sup> DDKLDS | 800<br>900                      | —                          | ps   | 5    |
| MDQ//MDM output hold with respect to MDQS<br>333 MHz<br>266 MHz        | <sup>t</sup> DDKHDX,<br><sup>t</sup> DDKLDX | 900<br>1100                     |                            | ps   | 5    |
| MDQS preamble start                                                    | t <sub>DDKHMP</sub>                         | $-0.5\times t_{\text{MCK}}-0.6$ | $-0.5 	imes t_{MCK}$ + 0.6 | ns   | 6    |
| MDQS epilogue end                                                      | t <sub>DDKHME</sub>                         | -0.6                            | 0.6                        | ns   | 6    |

#### Notes:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.
  </sub>
- 2. All MCK/MCK referenced measurements are made from the crossing of the two signals ±0.1 V.
- 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ//MDM/MDQS.
- 4. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK[n] clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the DQSS override bits in the TIMING\_CFG\_2 register. This is typically set to the same delay as the clock adjust in the CLK\_CNTL register. The timing parameters listed in the table assume that these 2 parameters have been set to the same adjustment value. See the MPC8313E PowerQUICC II Pro Integrated Processor Family Reference Manual, for a description and understanding of the timing modifications enabled by use of these bits.
- Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the microprocessor.
- 6. All outputs are referenced to the rising edge of MCK[n] at the pins of the microprocessor. Note that t<sub>DDKHMP</sub> follows the symbol conventions described in note 1.



This figure provides the AC test load for the DDR bus.



Figure 7. DDR AC Test Load

# 7 DUART

This section describes the DC and AC electrical specifications for the DUART interface.

## 7.1 DUART DC Electrical Characteristics

This table provides the DC electrical characteristics for the DUART interface.

| Parameter                                                           | Symbol          | Min             | Max                    | Unit |
|---------------------------------------------------------------------|-----------------|-----------------|------------------------|------|
| High-level input voltage                                            | V <sub>IH</sub> | 2.0             | NV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage NV <sub>DD</sub>                            | V <sub>IL</sub> | -0.3            | 0.8                    | V    |
| High-level output voltage, $I_{OH} = -100 \ \mu A$                  | V <sub>OH</sub> | $NV_{DD} - 0.2$ | —                      | V    |
| Low-level output voltage, I <sub>OL</sub> = 100 μA                  | V <sub>OL</sub> | —               | 0.2                    | V    |
| Input current (0 V $\leq$ V <sub>IN</sub> $\leq$ NV <sub>DD</sub> ) | I <sub>IN</sub> | —               | ±5                     | μA   |

## 7.2 DUART AC Electrical Specifications

This table provides the AC timing parameters for the DUART interface.

### Table 23. DUART AC Timing Specifications

| Parameter         | Value       | Unit | Note |
|-------------------|-------------|------|------|
| Minimum baud rate | 256         | baud |      |
| Maximum baud rate | > 1,000,000 | baud | 1    |
| Oversample rate   | 16          | _    | 2    |

Notes:

1. Actual attainable baud rate is limited by the latency of interrupt processing.

2. The middle of a start bit is detected as the 8<sup>th</sup> sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample.

# 8 Ethernet: Three-Speed Ethernet, MII Management

This section provides the AC and DC electrical characteristics for three-speed, 10/100/1000, and MII management.



This figure shows the MII transmit AC timing diagram.



Figure 8. MII Transmit AC Timing Diagram

### 8.2.1.2 MII Receive AC Timing Specifications

This table provides the MII receive AC timing specifications.

Table 27. MII Receive AC Timing Specifications

At recommended operating conditions with  $\text{LV}_{\text{DDA}}/\text{LV}_{\text{DDB}}/\text{NV}_{\text{DD}}$  of 3.3 V  $\pm$  0.3 V.

| Parameter/Condition                                                   | Symbol <sup>1</sup>                 | Min  | Тур | Max | Unit |
|-----------------------------------------------------------------------|-------------------------------------|------|-----|-----|------|
| RX_CLK clock period 10 Mbps                                           | t <sub>MRX</sub>                    | —    | 400 | —   | ns   |
| RX_CLK clock period 100 Mbps                                          | t <sub>MRX</sub>                    | —    | 40  | —   | ns   |
| RX_CLK duty cycle                                                     | t <sub>MRXH</sub> /t <sub>MRX</sub> | 35   | —   | 65  | %    |
| RXD[3:0], RX_DV, RX_ER setup time to RX_CLK                           | t <sub>MRDVKH</sub>                 | 10.0 | —   | —   | ns   |
| RXD[3:0], RX_DV, RX_ER hold time to RX_CLK                            | t <sub>MRDXKH</sub>                 | 10.0 | —   | —   | ns   |
| RX_CLK clock rise V <sub>IL</sub> (min) to V <sub>IH</sub> (max)      | t <sub>MRXR</sub>                   | 1.0  | —   | 4.0 | ns   |
| RX_CLK clock fall time V <sub>IH</sub> (max) to V <sub>IL</sub> (min) | t <sub>MRXF</sub>                   | 1.0  | —   | 4.0 | ns   |

Note:

- 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MRDVKH</sub> symbolizes MII receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>MRDXKL</sub> symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>MRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>MRX</sub> represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>
- 2. The frequency of RX\_CLK should not exceed the TX\_CLK by more than 300 ppm

This figure provides the AC test load for TSEC.



Figure 9. TSEC AC Test Load



### 8.2.1.4 RMII Receive AC Timing Specifications

This table provides the RMII receive AC timing specifications.

### Table 29. RMII Receive AC Timing Specifications

At recommended operating conditions with NV<sub>DD</sub> of 3.3 V  $\pm$  0.3 V.

| Parameter/Condition                                               | Symbol <sup>1</sup>                 | Min | Тур | Мах | Unit |
|-------------------------------------------------------------------|-------------------------------------|-----|-----|-----|------|
| REF_CLK clock period                                              | t <sub>RMX</sub>                    | _   | 20  | —   | ns   |
| REF_CLK duty cycle                                                | t <sub>RMXH</sub> /t <sub>RMX</sub> | 35  | —   | 65  | %    |
| RXD[1:0], CRS_DV, RX_ER setup time to REF_CLK                     | t <sub>RMRDVKH</sub>                | 4.0 | —   | —   | ns   |
| RXD[1:0], CRS_DV, RX_ER hold time to REF_CLK                      | t <sub>RMRDXKH</sub>                | 2.0 | —   | —   | ns   |
| REF_CLK clock rise V <sub>IL</sub> (min) to V <sub>IH</sub> (max) | t <sub>RMXR</sub>                   | 1.0 | —   | 4.0 | ns   |
| REF_CLK clock fall time $V_{IH}(max)$ to $V_{IL}(min)$            | t <sub>RMXF</sub>                   | 1.0 | —   | 4.0 | ns   |

#### Note:

1. The symbols used for timing specifications follow the pattern of t<sub>(first three letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>RMRDVKH</sub> symbolizes RMII receive timing (RMR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>RMX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>RMRDXKL</sub> symbolizes RMII receive timing (RMR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>RMX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>RMX</sub> represents the RMII (RM) reference (X) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>

This table provides the AC test load.



Figure 12. AC Test Load

This table shows the RMII receive AC timing diagram.



Figure 13. RMII Receive AC Timing Diagram



#### 8.3.2 AC Requirements for SGMII SD REF CLK and SD REF CLK

This table lists the SGMII SerDes reference clock AC requirements. Note that SD\_REF\_CLK and SD REF CLK are not intended to be used with, and should not be clocked by, a spread spectrum clock source.

| Symbol             | Parameter Description                                                                    | Min | Тур | Мах | Unit |
|--------------------|------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>REF</sub>   | REFCLK cycle time                                                                        | —   | 8   | —   | ns   |
| t <sub>REFCJ</sub> | REFCLK cycle-to-cycle jitter. Difference in the period of any two adjacent REFCLK cycles | _   | —   | 100 | ps   |
| t <sub>REFPJ</sub> | Phase jitter. Deviation in edge location with respect to mean edge location              | -50 | _   | 50  | ps   |

### Table 31. SD\_REF\_CLK and SD\_REF\_CLK AC Requirements

#### 8.3.3 SGMII Transmitter and Receiver DC Electrical Characteristics

Table 32 and Table 33 describe the SGMII SerDes transmitter and receiver AC-coupled DC electrical characteristics. Transmitter DC characteristics are measured at the transmitter outputs (SD TX[n] and SD\_TX[*n*]) as depicted in Figure 16.

| Parameter                                   | Symbol                            | Min                                                                    | Тур | Max                                                                    | Unit | Note                       |
|---------------------------------------------|-----------------------------------|------------------------------------------------------------------------|-----|------------------------------------------------------------------------|------|----------------------------|
| Supply voltage                              | XCOREV <sub>DD</sub>              | 0.95                                                                   | 1.0 | 1.05                                                                   | V    |                            |
| Output high voltage                         | V <sub>OH</sub>                   | —                                                                      | —   | XCOREV <sub>DD-Typ</sub> /2<br>+  V <sub>OD</sub>   <sub>-max</sub> /2 | mV   | 1                          |
| Output low voltage                          | V <sub>OL</sub>                   | XCOREV <sub>DD-Typ</sub> /2<br>-  V <sub>OD</sub>   <sub>-max</sub> /2 | —   | —                                                                      | mV   | 1                          |
| Output ringing                              | V <sub>RING</sub>                 | —                                                                      | _   | 10                                                                     | %    |                            |
| Output differential voltage <sup>2, 3</sup> | V <sub>OD</sub>                   | 323                                                                    | 500 | 725                                                                    | mV   | Equalization setting: 1.0x |
| Output offset voltage                       | V <sub>OS</sub>                   | 425                                                                    | 500 | 575                                                                    | mV   | 1, 4                       |
| Output impedance<br>(single-ended)          | R <sub>O</sub>                    | 40                                                                     | —   | 60                                                                     | Ω    |                            |
| Mismatch in a pair                          | ΔR <sub>O</sub>                   | —                                                                      | —   | 10                                                                     | %    |                            |
| Change in V <sub>OD</sub> between 0 and 1   | $\Delta  V_{OD} $                 | —                                                                      | —   | 25                                                                     | mV   |                            |
| Change in V <sub>OS</sub> between 0 and 1   | ΔV <sub>OS</sub>                  | —                                                                      | —   | 25                                                                     | mV   |                            |
| Output current on short to GND              | I <sub>SA</sub> , I <sub>SB</sub> | _                                                                      | _   | 40                                                                     | mA   |                            |

Table 32. SGMII DC Transmitter Electrical Characteristics

### Notes:

- 1. This will not align to DC-coupled SGMII. XCOREV<sub>DD-Typ</sub> = 1.0 V. 2.  $|V_{OD}| = |V_{TXn} V_{\overline{TXn}}|$ .  $|V_{OD}|$  is also referred as output differential peak voltage.  $V_{TX-DIFFp-p} = 2^*|V_{OD}|$ .
- 3. The  $|V_{OD}|$  value shown in the Typ column is based on the condition of  $XCOREV_{DD-Typ} = 1.0$  V, no common mode offset variation ( $V_{OS}$  = 500 mV), SerDes transmitter is terminated with 100- $\Omega$  differential load between TX[*n*] and TX[*n*].
- 4. V<sub>OS</sub> is also referred to as output common mode voltage.



This figure shows the SerDes reference clock connection reference circuits for HCSL type clock driver. It assumes that the DC levels of the clock driver chip is compatible with MPC8313E SerDes reference clock input's DC requirement.



Figure 27. DC-Coupled Differential Connection with HCSL Clock Driver (Reference Only)

This figure shows the SerDes reference clock connection reference circuits for LVDS type clock driver. Since LVDS clock driver's common mode voltage is higher than the MPC8313E SerDes reference clock input's allowed range (100 to 400 mV), the AC-coupled connection scheme must be used. It assumes the LVDS output driver features a 50- $\Omega$  termination resistor. It also assumes that the LVDS transmitter establishes its own common mode level without relying on the receiver or other external component.



Figure 28. AC-Coupled Differential Connection with LVDS Clock Driver (Reference Only)

This figure shows the SerDes reference clock connection reference circuits for LVPECL type clock driver. Since LVPECL driver's DC levels (both common mode voltages and output swing) are incompatible with the MPC8313E SerDes reference clock input's DC requirement, AC coupling has to be used. Figure 29





### 10.2 On-Chip USB PHY

This section describes the DC and AC electrical specifications for the on-chip USB PHY of the MPC8313E. See Chapter 7 in the *USB Specifications Rev. 2*, for more information.

This table provides the USB clock input (USB\_CLK\_IN) DC timing specifications.

| Table 42. l | USB | CLK | IN DC | Electrical | Characteristics |
|-------------|-----|-----|-------|------------|-----------------|
|             |     |     |       |            |                 |

| Parameter          | Symbol          | Min  | Мах                    | Unit |
|--------------------|-----------------|------|------------------------|------|
| Input high voltage | V <sub>IH</sub> | 2.7  | NV <sub>DD</sub> + 0.3 | V    |
| Input low voltage  | V <sub>IL</sub> | -0.3 | 0.4                    | V    |

This table provides the USB clock input (USB\_CLK\_IN) AC timing specifications.

| Table 43. USB_CLK | _IN AC Timing | <b>J</b> Specifications |
|-------------------|---------------|-------------------------|
|-------------------|---------------|-------------------------|

| Parameter/Condition                       | Conditions                                                                            | Symbol                  | Min    | Тур | Мах   | Unit |
|-------------------------------------------|---------------------------------------------------------------------------------------|-------------------------|--------|-----|-------|------|
| Frequency range                           | —                                                                                     | f <sub>USB_CLK_IN</sub> | _      | 24  | 48    | MHz  |
| Clock frequency tolerance                 | _                                                                                     | <sup>t</sup> CLK_TOL    | -0.005 | 0   | 0.005 | %    |
| Reference clock duty cycle                | Measured at 1.6 V                                                                     | t <sub>CLK_DUTY</sub>   | 40     | 50  | 60    | %    |
| Total input jitter/time interval<br>error | Peak-to-peak value measured with a second order high-pass filter of 500 kHz bandwidth | t <sub>CLK_PJ</sub>     | —      | _   | 200   | ps   |



# 11 Enhanced Local Bus

This section describes the DC and AC electrical specifications for the local bus interface.

# **11.1 Local Bus DC Electrical Characteristics**

This table provides the DC electrical characteristics for the local bus interface.

| Table 44. Local Bus DC Electrical Chara | cteristics at 3.3 V |
|-----------------------------------------|---------------------|
|-----------------------------------------|---------------------|

| Parameter                                                                  | Symbol          | Min                    | Мах                    | Unit |
|----------------------------------------------------------------------------|-----------------|------------------------|------------------------|------|
| High-level input voltage for Rev 1.0                                       | V <sub>IH</sub> | 2.0                    | LV <sub>DD</sub> + 0.3 | V    |
| High-level input voltage for Rev 2.x or later                              | V <sub>IH</sub> | 2.1                    | LV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage                                                    | V <sub>IL</sub> | -0.3                   | 0.8                    | V    |
| Input current, $(V_{IN}^{1} = 0 V \text{ or } V_{IN} = LV_{DD})$           | I <sub>IN</sub> | —                      | ±5                     | μΑ   |
| High-level output voltage, (LV <sub>DD</sub> = min, $I_{OH} = -2$ mA)      | V <sub>OH</sub> | LV <sub>DD</sub> - 0.2 | —                      | V    |
| Low-level output voltage, (LV <sub>DD</sub> = min, I <sub>OH</sub> = 2 mA) | V <sub>OL</sub> | —                      | 0.2                    | V    |

Note: The parameters stated in above table are valid for all revisions unless explicitly mentioned.

# 11.2 Local Bus AC Electrical Specifications

This table describes the general timing parameters of the local bus interface.

Table 45. Local Bus General Timing Parameters

| Parameter                                                   | Symbol <sup>1</sup>   | Min  | Мах | Unit | Note |
|-------------------------------------------------------------|-----------------------|------|-----|------|------|
| Local bus cycle time                                        | t <sub>LBK</sub>      | 15   | _   | ns   | 2    |
| Input setup to local bus clock                              | t <sub>LBIVKH</sub>   | 7    | —   | ns   | 3, 4 |
| Input hold from local bus clock                             | t <sub>LBIXKH</sub>   | 1.0  | —   | ns   | 3, 4 |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT1</sub>  | 1.5  | —   | ns   | 5    |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT2</sub>  | 3    | —   | ns   | 6    |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT3</sub>  | 2.5  | —   | ns   | 7    |
| LALE output rise to LCLK negative edge                      | t <sub>LALEHOV</sub>  | —    | 3.0 | ns   |      |
| LALE output fall to LCLK negative edge                      | t <sub>LALETOT1</sub> | -1.5 | —   | ns   | 5    |
| LALE output fall to LCLK negative edge                      | t <sub>LALETOT2</sub> | -5.0 | —   | ns   | 6    |
| LALE output fall to LCLK negative edge                      | t <sub>LALETOT3</sub> | -4.5 | —   | ns   | 7    |
| Local bus clock to output valid                             | t <sub>LBKHOV</sub>   | —    | 3   | ns   | 3    |
| Local bus clock to output high impedance for LAD            | t <sub>LBKHOZ</sub>   | —    | 4   | ns   | 8    |



This figure provides the boundary-scan timing diagram.



Figure 44. Boundary-Scan Timing Diagram

This figure provides the test access port timing diagram.



### Figure 45. Test Access Port Timing Diagram



### Table 62. MPC8313E TEPBGAII Pinout Listing (continued)

| Signal                              | Package Pin Number       | Pin Type | Power<br>Supply  | Note |  |
|-------------------------------------|--------------------------|----------|------------------|------|--|
| LA14/TSEC_1588_TRIG1                | L24                      | 0        | LV <sub>DD</sub> | 8    |  |
| LA15/TSEC_1588_ALARM2               | K26                      | 0        | LV <sub>DD</sub> | 8    |  |
|                                     | DUART                    |          | ·                |      |  |
| UART_SOUT1/MSRCID0                  | N2                       | 0        | NV <sub>DD</sub> | —    |  |
| UART_SIN1/MSRCID1                   | M5                       | I/O      | NV <sub>DD</sub> | —    |  |
| UART_CTS1/GPIO8/MSRCID2             | M1                       | I/O      | NV <sub>DD</sub> | —    |  |
| UART_RTS1/GPIO9/MSRCID3             | K1                       | I/O      | NV <sub>DD</sub> | —    |  |
| UART_SOUT2/MSRCID4/TSEC_1588_CLK    | M3                       | 0        | NV <sub>DD</sub> | 8    |  |
| UART_SIN2/MDVAL/TSEC_1588_GCLK      | L1                       | I/O      | NV <sub>DD</sub> | 8    |  |
| UART_CTS2/TSEC_1588_PP1             | L5                       | I/O      | NV <sub>DD</sub> | 8    |  |
| UART_RTS2/TSEC_1588_PP2             | L3                       | I/O      | NV <sub>DD</sub> | 8    |  |
| ľ                                   | <sup>2</sup> C interface |          | ·                |      |  |
| IIC1_SDA/CKSTOP_OUT/TSEC_1588_TRIG1 | J4                       | I/O      | NV <sub>DD</sub> | 2, 8 |  |
| IIC1_SCL/CKSTOP_IN/TSEC_1588_ALARM2 | J2                       | I/O      | NV <sub>DD</sub> | 2, 8 |  |
| IIC2_SDA/PMC_PWR_OK/GPIO10          | J3                       | I/O      | NV <sub>DD</sub> | 2    |  |
| IIC2_SCL/GPIO11                     | H5                       | I/O      | NV <sub>DD</sub> | 2    |  |
|                                     | Interrupts               |          |                  |      |  |
| MCP_OUT                             | G5                       | 0        | NV <sub>DD</sub> | 2    |  |
| IRQ0/MCP_IN                         | K5                       | I        | NV <sub>DD</sub> | —    |  |
| IRQ1                                | K4                       | I        | NV <sub>DD</sub> | —    |  |
| IRQ2                                | K2                       | I        | NV <sub>DD</sub> | —    |  |
| IRQ3/CKSTOP_OUT                     | К3                       | I/O      | NV <sub>DD</sub> | —    |  |
| IRQ4/CKSTOP_IN/GPIO12               | J1                       | I/O      | NV <sub>DD</sub> | —    |  |
| C                                   | onfiguration             |          |                  |      |  |
| CFG_CLKIN_DIV                       | D5                       | I        | NV <sub>DD</sub> | —    |  |
| EXT_PWR_CTRL                        | J5                       | 0        | NV <sub>DD</sub> | —    |  |
| CFG_LBIU_MUX_EN                     | R24                      | I        | NV <sub>DD</sub> | —    |  |
| JTAG                                |                          |          |                  |      |  |
| ТСК                                 | E1                       | I        | NV <sub>DD</sub> | _    |  |
| TDI                                 | E2                       | I        | NV <sub>DD</sub> | 4    |  |
| TDO                                 | E3                       | 0        | NV <sub>DD</sub> | 3    |  |



### Table 62. MPC8313E TEPBGAII Pinout Listing (continued)

| Signal         | Package Pin Number | Pin Type | Power<br>Supply  | Note |
|----------------|--------------------|----------|------------------|------|
| TMS            | E4                 | I        | NV <sub>DD</sub> | 4    |
| TRST           | E5                 | I        | NV <sub>DD</sub> | 4    |
|                | TEST               |          |                  |      |
| TEST_MODE      | F4                 | I        | NV <sub>DD</sub> | 6    |
|                | DEBUG              |          |                  |      |
| QUIESCE        | F5                 | 0        | NV <sub>DD</sub> | —    |
| Sy             | stem Control       |          |                  |      |
| HRESET         | F2                 | I/O      | $NV_{DD}$        | 1    |
| PORESET        | F3                 | I        | NV <sub>DD</sub> | —    |
| SRESET         | F1                 | I        | NV <sub>DD</sub> | —    |
|                | Clocks             |          |                  |      |
| SYS_CR_CLK_IN  | U26                | I        | $NV_{DD}$        | —    |
| SYS_CR_CLK_OUT | U25                | 0        | $NV_{DD}$        | —    |
| SYS_CLK_IN     | U23                | I        | $NV_{DD}$        | —    |
| USB_CR_CLK_IN  | T26                | I        | $NV_{DD}$        | —    |
| USB_CR_CLK_OUT | R26                | 0        | $NV_{DD}$        | —    |
| USB_CLK_IN     | T22                | I        | $NV_{DD}$        | —    |
| PCI_SYNC_OUT   | U24                | 0        | $NV_{DD}$        | 3    |
| RTC_PIT_CLOCK  | R22                | I        | $NV_{DD}$        | —    |
| PCI_SYNC_IN    | T24                | I        | $NV_{DD}$        | —    |
|                | MISC               |          |                  |      |
| THERM0         | N1                 | I        | NV <sub>DD</sub> | 7    |
| THERM1         | N3                 | I        | NV <sub>DD</sub> | 7    |
|                | PCI                |          |                  |      |
| PCI_INTA       | AF7                | 0        | NV <sub>DD</sub> | —    |
| PCI_RESET_OUT  | AB11               | 0        | NV <sub>DD</sub> | —    |
| PCI_AD0        | AB20               | I/O      | NV <sub>DD</sub> | —    |
| PCI_AD1        | AF23               | I/O      | NV <sub>DD</sub> | —    |
| PCI_AD2        | AF22               | I/O      | NV <sub>DD</sub> | —    |
| PCI_AD3        | AB19               | I/O      | NV <sub>DD</sub> | —    |
| PCI_AD4        | AE22               | I/O      | NV <sub>DD</sub> | —    |
| PCI_AD5        | AF21               | I/O      | $NV_{DD}$        |      |



The primary clock source for the MPC8313E can be one of two inputs, SYS\_CLK\_IN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. When the device is configured as a PCI host device, SYS\_CLK\_IN is its primary input clock. SYS\_CLK\_IN feeds the PCI clock divider (÷2) and the multiplexors for PCI\_SYNC\_OUT and PCI\_CLK\_OUT. The CFG\_CLKIN\_DIV configuration input selects whether SYS\_CLK\_IN or SYS\_CLK\_IN/2 is driven out on the PCI\_SYNC\_OUT signal. The OCCR[PCICOEn] parameters select whether the PCI\_SYNC\_OUT is driven out on the PCI\_CLK\_OUTn signals.

PCI\_SYNC\_OUT is connected externally to PCI\_SYNC\_IN to allow the internal clock subsystem to synchronize to the system PCI clocks. PCI\_SYNC\_OUT must be connected properly to PCI\_SYNC\_IN, with equal delay to all PCI agent devices in the system, to allow the device to function. When the device is configured as a PCI agent device, PCI\_CLK is the primary input clock. When the device is configured as a PCI agent device the SYS\_CLK\_IN signal should be tied to VSS.

As shown in Figure 57, the primary clock input (frequency) is multiplied up by the system phase-locked loop (PLL) and the clock unit to create the coherent system bus clock ( $csb\_clk$ ), the internal clock for the DDR controller ( $ddr\_clk$ ), and the internal clock for the local bus interface unit ( $lbc\_clk$ ).

The *csb\_clk* frequency is derived from a complex set of factors that can be simplified into the following equation:

$$csb_clk = \{PCI_SYNC_IN \times (1 + \sim \overline{CFG_CLKIN_DIV})\} \times SPMF$$

In PCI host mode, PCI\_SYNC\_IN  $\times$  (1 +  $\sim$ CFG\_CLKIN\_DIV) is the SYS\_CLK\_IN frequency.

The *csb\_clk* serves as the clock input to the e300 core. A second PLL inside the e300 core multiplies up the *csb\_clk* frequency to create the internal clock for the e300 core (*core\_clk*). The system and core PLL multipliers are selected by the SPMF and COREPLL fields in the reset configuration word low (RCWL) which is loaded at power-on reset or by one of the hard-coded reset options. See Chapter 4, "Reset, Clocking, and Initialization," in the *MPC8313E PowerQUICC II Pro Integrated Processor Family Reference Manual*, for more information on the clock subsystem.

The internal *ddr\_clk* frequency is determined by the following equation:

 $ddr_clk = csb_clk \times (1 + \text{RCWL}[\text{DDRCM}])$ 

Note that  $ddr_clk$  is not the external memory bus frequency;  $ddr_clk$  passes through the DDR clock divider (÷2) to create the differential DDR memory bus clock outputs (MCK and MCK). However, the data rate is the same frequency as  $ddr_clk$ .

The internal *lbc\_clk* frequency is determined by the following equation:

 $lbc\_clk = csb\_clk \times (1 + \text{RCWL[LBCM]})$ 

Note that *lbc\_clk* is not the external local bus frequency; *lbc\_clk* passes through the a LBC clock divider to create the external local bus clock outputs (LCLK[0:1]). The LBC clock divider ratio is controlled by LCRR[CLKDIV].

In addition, some of the internal units may be required to be shut off or operate at lower frequency than the  $csb\_clk$  frequency. Those units have a default clock ratio that can be configured by a memory mapped register after the device comes out of reset. Table 63 specifies which units have a configurable clock frequency.



| RCWL[SPMF] | System PLL<br>Multiplication Factor |
|------------|-------------------------------------|
| 0100       | × 4                                 |
| 0101       | × 5                                 |
| 0110       | × 6                                 |
| 0111–1111  | Reserved                            |

### Table 65. System PLL Multiplication Factors (continued)

#### Note:

1. If RCWL[DDRCM] and RCWL[LBCM] are both cleared, the system PLL VCO frequency = (CSB frequency) × (System PLL VCO Divider).

2. If either RCWL[DDRCM] or RCWL[LBCM] are set, the system PLL VCO frequency = 2 × (CSB frequency) × (System PLL VCO Divider).

3. The VCO divider needs to be set properly so that the System PLL VCO frequency is in the range of 450–750 MHz

As described in Section 20, "Clocking," the LBCM, DDRCM, and SPMF parameters in the reset configuration word low and the CFG\_CLKIN\_DIV configuration input signal select the ratio between the primary clock input (SYS\_CLK\_IN or PCI\_SYNC\_IN) and the internal coherent system bus clock (*csb\_clk*). This table shows the expected frequency values for the CSB frequency for select *csb\_clk* to SYS\_CLK\_IN/PCI\_SYNC\_IN ratios.

|                                        | SPMF | <i>csb_clk</i> :Input<br>Clock Ratio <sup>2</sup> | Input Clock Frequency (MHz) <sup>2</sup> |     |       |       |
|----------------------------------------|------|---------------------------------------------------|------------------------------------------|-----|-------|-------|
| CFG_CLKIN_DIV<br>at Reset <sup>1</sup> |      |                                                   | 24                                       | 25  | 33.33 | 66.67 |
|                                        |      |                                                   | <i>csb_clk</i> Frequency (MHz)           |     |       |       |
| High                                   | 0010 | 2:1                                               |                                          |     |       | 133   |
| High                                   | 0011 | 3:1                                               |                                          |     | 100   |       |
| High                                   | 0100 | 4:1                                               |                                          | 100 | 133   |       |
| High                                   | 0101 | 5:1                                               | 120                                      | 125 | 167   |       |
| High                                   | 0110 | 6:1                                               | 144                                      | 150 |       |       |
| Low                                    | 0010 | 2:1                                               |                                          |     |       | 133   |
| Low                                    | 0011 | 3:1                                               |                                          |     | 100   |       |
| Low                                    | 0100 | 4:11                                              |                                          | 100 | 133   |       |
| Low                                    | 0101 | 5:1                                               | 120                                      | 125 | 167   |       |
| Low                                    | 0110 | 6:1                                               | 144                                      | 150 |       |       |

Table 66. CSB Frequency Options

<sup>1</sup> CFG\_CLKIN\_DIV select the ratio between SYS\_CLK\_IN and PCI\_SYNC\_OUT.

<sup>2</sup> SYS\_CLK\_IN is the input clock in host mode; PCI\_CLK is the input clock in agent mode.



Table 69. Package Thermal Characteristics for TEPBGAII (continued)

| Characteristic          | Board Type         | Symbol              | TEPBGA II | Unit | Note |
|-------------------------|--------------------|---------------------|-----------|------|------|
| Junction-to-case        | _                  | $R_{	ext{	heta}JC}$ | 8         | °C/W | 5    |
| Junction-to-package top | Natural convection | $\Psi_{\text{JT}}$  | 7         | °C/W | 6    |

Note:

1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, airflow, power dissipation of other components on the board, and board thermal resistance.

2. Per JEDEC JESD51-2 with the single layer board horizontal. Board meets JESD51-9 specification.

- 3. Per JEDEC JESD51-6 with the board horizontal.
- 4. Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.

### 21.2 Thermal Management Information

For the following sections,  $P_D = (V_{DD} \times I_{DD}) + P_{I/O}$ , where  $P_{I/O}$  is the power dissipation of the I/O drivers.

### 21.2.1 Estimation of Junction Temperature with Junction-to-Ambient Thermal Resistance

An estimation of the chip junction temperature, T<sub>J</sub>, can be obtained from the equation:

$$T_J = T_A + (R_{\theta JA} \times P_D)$$

where:

 $T_J$  = junction temperature (°C)  $T_A$  = ambient temperature for the package (°C)  $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)  $P_D$  = power dissipation in the package (W)

The junction-to-ambient thermal resistance is an industry standard value that provides a quick and easy estimation of thermal performance. As a general statement, the value obtained on a single layer board is appropriate for a tightly packed printed-circuit board. The value obtained on the board with the internal planes is usually appropriate if the board has low power dissipation and the components are well separated. Test cases have demonstrated that errors of a factor of two (in the quantity  $T_I - T_A$ ) are possible.

# 21.2.2 Estimation of Junction Temperature with Junction-to-Board Thermal Resistance

The thermal performance of a device cannot be adequately predicted from the junction-to-ambient thermal resistance. The thermal performance of any component is strongly dependent on the power dissipation of surrounding components. In addition, the ambient temperature varies widely within the application. For many natural convection and especially closed box applications, the board temperature at the perimeter



(edge) of the package is approximately the same as the local air temperature near the device. Specifying the local ambient conditions explicitly as the board temperature provides a more precise description of the local ambient conditions that determine the temperature of the device.

At a known board temperature, the junction temperature is estimated using the following equation:

$$T_J = T_B + (R_{\theta JB} \times P_D)$$

where:

 $T_J$  = junction temperature (°C)  $T_B$  = board temperature at the package perimeter (°C)  $R_{\theta JB}$  = junction-to-board thermal resistance (°C/W) per JESD51–8  $P_D$  = power dissipation in the package (W)

When the heat loss from the package case to the air can be ignored, acceptable predictions of junction temperature can be made. The application board should be similar to the thermal test condition: the component is soldered to a board with internal planes.

### 21.2.3 Experimental Determination of Junction Temperature

To determine the junction temperature of the device in the application after prototypes are available, the thermal characterization parameter ( $\Psi_{JT}$ ) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using the following equation:

where:

 $T_I$  = junction temperature (°C)

 $T_I = T_T + (\Psi_{IT} \times P_D)$ 

 $T_T$  = thermocouple temperature on top of package (°C)

 $\Psi_{JT}$  = thermal characterization parameter (°C/W)

 $P_D$  = power dissipation in the package (W)

The thermal characterization parameter is measured per JESD51-2 specification using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire.

### 21.2.4 Heat Sinks and Junction-to-Case Thermal Resistance

In some application environments, a heat sink is required to provide the necessary thermal management of the device. When a heat sink is used, the thermal resistance is expressed as the sum of a junction to case thermal resistance and a case to ambient thermal resistance:

$$R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$$

where:

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)  $R_{\theta JC}$  = junction-to-case thermal resistance (°C/W)  $R_{\theta CA}$  = case-to- ambient thermal resistance (°C/W)



\_\_\_\_\_

| Table 73 | . Document | Revision | History | (continued) |
|----------|------------|----------|---------|-------------|
|----------|------------|----------|---------|-------------|

| Rev.<br>Number | Date   | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1              | 3/2008 | <ul> <li>In Table 63, added LBC_PM_REF_10 &amp; LSRCID3 as muxed with USBDR_PCTL1</li> <li>In Table 63, added LSRCID2 as muxed with USBDR_PCTL0</li> <li>In Table 63, added LSRCID0 as muxed with USBDR_PWRFAULT</li> <li>In Table 63, added LSRCID0 as muxed with USBDR_DRIVE_VBUS</li> <li>In Table 63, moved T1, U2,&amp; V2 from V<sub>DD</sub> to XCOREVDD.</li> <li>In Table 63, moved P2, R2, &amp; T3 from V<sub>SS</sub> to XCOREVSS.</li> <li>In Table 63, moved P3, &amp; V4 from V<sub>DD</sub> to XPADVDD.</li> <li>In Table 63, neved "Double with pad" for AV<sub>DD1</sub> and AV<sub>DD2</sub> and moved AV<sub>DD1</sub> and AV<sub>DD2</sub> to Power and Ground Supplies section</li> <li>In Table 63, added muxing in pinout to show new options for selecting IEEE 1588 functionality. Added footnote 8</li> <li>In Table 63, updated muxing in pinout to show new LBC ECC boot enable control muxed with eTSEC1_MDC</li> <li>Added pin type information for power supplies.</li> <li>Removed N1 and N3 from Vss section of Table 63. Added Therm0 and Therm1 (N1 and N3, respectively). Added note 7 to state: "Internal thermally sensitive resistor value varies linearly with temperature. Useful for determining the junction temperature."</li> <li>In Table 65 corrected maximum frequency of Local Bus Frequency from "33–66" to 66 MHz</li> <li>In Table 65 corrected maximum frequency of PCI from "24–66" to 66 MHz</li> <li>Added "which is determined by RCWLR[COREPLL]," to the note in Section 20.2, "Core PLL Configuration" about the VCO divider.</li> </ul>              |
| 0              | 6/2007 | <ul> <li>Added "(VCOD)" next to VCO divider column in Table 68. Added footnote stating that core_clk frequency must not exceed its maximum, so 2.5:1 and 3:1 <i>core_clk:csb_clk</i> ratios are invalid for certain <i>csb_clk</i> values.</li> <li>In Table 69, notes were confusing. Added note 3 for VCO column, note 4 for CSB (<i>csb_clk</i>) column, note 5 for USB ref column, and note 6 to replace "Note 1". Clarified note 4 to explain erratum eTSEC40.</li> <li>In Table 69, updated note 6 to specify USB reference clock frequencies limited to 24 and 48 for rev. 2 silicon.</li> <li>Replaced Table 71 "Thermal Resistance for TEPBGAII with Heat Sink in Open Flow".</li> <li>Removed last row of Table 19.</li> <li>Removed last row of Table 19.</li> <li>Removed 200 MHz rows from Table 21 and Table 5.</li> <li>Changed VIH minimum spec from 2.0 to 2.1 for clock, PIC, JTAG, SPI, and reset pins in Table 9, Table 47, Table 54, Table 59, and Table 61.</li> <li>Added Figure 4 showing the DDR input timing diagram.</li> <li>In Table 19, removed "MDM" from the "MDQS-MDQ/MECC/MDM" text under the Parameter column for the tCISKEW parameter. MDM is an output signal and should be removed from the input AC timing spec table (tCISKEW).</li> <li>Added "and power" to rows 2 and 3 in Table 10</li> <li>Added the sentence "Once both the power supplies" and PORESET to Section 2.2, "Power Sequencing," and Figure 3.</li> <li>In Figure 35, corrected "USB0_CLK/USB1_CLK/DR_CLK" with "USBDR_CLK"</li> <li>In Table 42, clarified that AC specs are for ULPI only.</li> </ul> |
| 0              | 6/2007 | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com

Document Number: MPC8313EEC Rev. 4 11/2011 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc. Reg. U.S. Pat. & Tm. Off. QorlQ is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. RapidIO is a registered trademark of the RapidIO Trade Association. IEEE 1588 and 1149.1 are registered trademarks of the Institute of Electrical and Electronics Engineers, Inc. (IEEE). This product is not endorsed or approved by the IEEE.

© 2007–2011 Freescale Semiconductor, Inc.



