# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                              |
|---------------------------------|-----------------------------------------------------------------------|
| Core Processor                  | PowerPC e300c3                                                        |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                        |
| Speed                           | 267MHz                                                                |
| Co-Processors/DSP               | -                                                                     |
| RAM Controllers                 | DDR, DDR2                                                             |
| Graphics Acceleration           | No                                                                    |
| Display & Interface Controllers | -                                                                     |
| Ethernet                        | 10/100/1000Mbps (2)                                                   |
| SATA                            | -                                                                     |
| USB                             | USB 2.0 + PHY (1)                                                     |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                      |
| Operating Temperature           | -40°C ~ 105°C (TA)                                                    |
| Security Features               | -                                                                     |
| Package / Case                  | 516-BBGA Exposed Pad                                                  |
| Supplier Device Package         | 516-TEPBGA (27x27)                                                    |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8313czqadd |
|                                 |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



### 8.1 Enhanced Three-Speed Ethernet Controller (eTSEC) (10/100/1000 Mbps)—MII/RMII/RGMII/SGMII/RTBI Electrical Characteristics

The electrical characteristics specified here apply to all the media independent interface (MII), reduced gigabit media independent interface (RGMII), serial gigabit media independent interface (SGMII), and reduced ten-bit interface (RTBI) signals except management data input/output (MDIO) and management data clock (MDC). The RGMII and RTBI interfaces are defined for 2.5 V, while the MII interface can be operated at 3.3 V. The RMII and SGMII interfaces can be operated at either 3.3 or 2.5 V. The RGMII and RTBI interfaces follow the Hewlett-Packard reduced pin-count interface for *Gigabit Ethernet Physical Layer Device Specification Version 1.2a* (9/22/2000). The electrical characteristics for MDIO and MDC are specified in Section 8.5, "Ethernet Management Interface Electrical Characteristics."

### 8.1.1 **TSEC DC Electrical Characteristics**

All RGMII, RMII, and RTBI drivers and receivers comply with the DC parametric attributes specified in Table 24 and Table 25. The RGMII and RTBI signals are based on a 2.5-V CMOS interface voltage as defined by JEDEC EIA/JESD8-5.

### NOTE

eTSEC should be interfaced with peripheral operating at same voltage level.

| Parameter            | Symbol                               | Conditions                                   |                                    | Min             | Мах                                                      | Unit |
|----------------------|--------------------------------------|----------------------------------------------|------------------------------------|-----------------|----------------------------------------------------------|------|
| Supply voltage 3.3 V | LV <sub>DDA</sub> /LV <sub>DDB</sub> |                                              | _                                  | 2.97            | 3.63                                                     | V    |
| Output high voltage  | V <sub>OH</sub>                      | I <sub>OH</sub> = -4.0 mA                    | $LV_{DDA}$ or $LV_{DDB} = Min$     | 2.40            | LV <sub>DDA</sub> + 0.3<br>or<br>LV <sub>DDB</sub> + 0.3 | V    |
| Output low voltage   | V <sub>OL</sub>                      | I <sub>OL</sub> = 4.0 mA                     | $LV_{DDA}$ or $LV_{DDB}$ = Min     | V <sub>SS</sub> | 0.50                                                     | V    |
| Input high voltage   | V <sub>IH</sub>                      | _                                            | _                                  | 2.0             | LV <sub>DDA</sub> + 0.3<br>or<br>LV <sub>DDB</sub> + 0.3 | V    |
| Input low voltage    | V <sub>IL</sub>                      | _                                            | —                                  | -0.3            | 0.90                                                     | V    |
| Input high current   | I <sub>IH</sub>                      | $V_{IN}^{1} = LV_{DDA} \text{ or } LV_{DDB}$ |                                    | —               | 40                                                       | μA   |
| Input low current    | ۱ <sub>IL</sub>                      | ١                                            | / <sub>IN</sub> <sup>1</sup> = VSS | -600            | —                                                        | μA   |

### Table 24. MII DC Electrical Characteristics

Note:

1. The symbol  $V_{IN}$ , in this case, represents the  $LV_{IN}$  symbol referenced in Table 1 and Table 2.

### Table 25. RGMII/RTBI DC Electrical Characteristics

| Parameters           | Symbol              | Conditions | Min  | Max  | Unit |
|----------------------|---------------------|------------|------|------|------|
| Supply voltage 2.5 V | $LV_{DDA}/LV_{DDB}$ | _          | 2.37 | 2.63 | V    |



| Parameters          | Symbol          | Conditions Min                               |                                   |                            | Мах                                                      | Unit |
|---------------------|-----------------|----------------------------------------------|-----------------------------------|----------------------------|----------------------------------------------------------|------|
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -1.0 mA                    | $LV_{DDA}$ or $LV_{DDB} = Min$    | 2.00                       | LV <sub>DDA</sub> + 0.3<br>or<br>LV <sub>DDB</sub> + 0.3 | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 1.0 mA                     | $LV_{DDA}$ or $LV_{DDB} = Min$    | V <sub>SS</sub> - 0.3 0.40 |                                                          | V    |
| Input high voltage  | V <sub>IH</sub> | _                                            | $LV_{DDA}$ or $LV_{DDB} = Min$    | 1.7                        | LV <sub>DDA</sub> + 0.3<br>or<br>LV <sub>DDB</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> | —                                            | $LV_{DDA}$ or $LV_{DDB}$ = Min    | -0.3                       | 0.70                                                     | V    |
| Input high current  | Ι <sub>ΙΗ</sub> | $V_{IN}^{1} = LV_{DDA} \text{ or } LV_{DDB}$ |                                   | —                          | 10                                                       | μA   |
| Input low current   | ١ <sub>IL</sub> | N                                            | $V_{\rm IN}^{1} = V_{\rm SS}^{1}$ | -15                        | _                                                        | μA   |

Table 25. RGMII/RTBI DC Electrical Characteristics (continued)

Note:

1. Note that the symbol V<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> symbol referenced in Table 1 and Table 2.

# 8.2 MII, RGMII, and RTBI AC Timing Specifications

The AC timing specifications for MII, RMII, RGMII, and RTBI are presented in this section.

### 8.2.1 MII AC Timing Specifications

This section describes the MII transmit and receive AC timing specifications.

### 8.2.1.1 MII Transmit AC Timing Specifications

This table provides the MII transmit AC timing specifications.

### Table 26. MII Transmit AC Timing Specifications

At recommended operating conditions with  $LV_{DDA}/LV_{DDB}/NV_{DD}$  of 3.3 V ± 0.3 V.

| Parameter/Condition                                                   | Symbol <sup>1</sup>                 | Min | Тур | Мах | Unit |
|-----------------------------------------------------------------------|-------------------------------------|-----|-----|-----|------|
| TX_CLK clock period 10 Mbps                                           | t <sub>MTX</sub>                    | _   | 400 | —   | ns   |
| TX_CLK clock period 100 Mbps                                          | t <sub>MTX</sub>                    | _   | 40  | —   | ns   |
| TX_CLK duty cycle                                                     | t <sub>MTXH</sub> /t <sub>MTX</sub> | 35  | _   | 65  | %    |
| TX_CLK to MII data TXD[3:0], TX_ER, TX_EN delay                       | t <sub>MTKHDX</sub>                 | 1   | 5   | 15  | ns   |
| TX_CLK data clock rise V <sub>IL</sub> (min) to V <sub>IH</sub> (max) | t <sub>MTXR</sub>                   | 1.0 | _   | 4.0 | ns   |
| TX_CLK data clock fall $V_{IH}(max)$ to $V_{IL}(min)$                 | t <sub>MTXF</sub>                   | 1.0 |     | 4.0 | ns   |

Note:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>MTKHDX</sub> symbolizes MII transmit timing (MT) for the time t<sub>MTX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>MTX</sub> represents the MII(M) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
</sub></sub>



 Table 33. SGMII DC Receiver Electrical Characteristics (continued)

| Parameter                 | Symbol          | Min | Тур                   | Мах | Unit | Note |
|---------------------------|-----------------|-----|-----------------------|-----|------|------|
| Common mode input voltage | V <sub>CM</sub> | _   | V <sub>xcorevss</sub> | —   | V    | 4    |

Notes:

1. Input must be externally AC-coupled.

2.  $V_{RX\_DIFFp-p}$  is also referred to as peak to peak input differential voltage

3.  $V_{CM\_ACp-p}$  is also referred to as peak to peak AC common mode voltage.

4. On-chip termination to XCOREV<sub>SS</sub>.

### 8.3.4 SGMII AC Timing Specifications

This section describes the SGMII transmit and receive AC timing specifications. Transmitter and receiver characteristics are measured at the transmitter outputs  $(TX[n] \text{ and } \overline{TX}[n])$  or at the receiver inputs  $(RX[n] \text{ and } \overline{RX}[n])$  as depicted in Figure 18, respectively.

### 8.3.4.1 SGMII Transmit AC Timing Specifications

This table provides the SGMII transmit AC timing targets. A source synchronous clock is not provided.

#### Table 34. SGMII Transmit AC Timing Specifications

At recommended operating conditions with XCOREV<sub>DD</sub> = 1.0 V  $\pm$  5%.

| Parameter                           | Symbol            | Min    | Тур | Мах    | Unit   | Note |
|-------------------------------------|-------------------|--------|-----|--------|--------|------|
| Deterministic jitter                | JD                | —      | —   | 0.17   | UI p-p |      |
| Total jitter                        | JT                | —      | —   | 0.35   | UI p-p |      |
| Unit interval                       | UI                | 799.92 | 800 | 800.08 | ps     | 1    |
| V <sub>OD</sub> fall time (80%–20%) | tfall             | 50     | —   | 120    | ps     |      |
| V <sub>OD</sub> rise time (20%–80%) | t <sub>rise</sub> | 50     | —   | 120    | ps     |      |

Note:

1. Each UI is 800 ps  $\pm$  100 ppm.

### 8.3.4.2 SGMII Receive AC Timing Specifications

This table provides the SGMII receive AC timing specifications. Source synchronous clocking is not supported. Clock is recovered from the data. Figure 17 shows the SGMII receiver input compliance mask eye diagram.

### Table 35. SGMII Receive AC Timing Specifications

At recommended operating conditions with XCOREV<sub>DD</sub> = 1.0 V  $\pm$  5%.

| Parameter                                          | Symbol | Min  | Тур | Max | Unit   | Note |
|----------------------------------------------------|--------|------|-----|-----|--------|------|
| Deterministic jitter tolerance                     | JD     | 0.37 | —   | _   | UI p-p | 1    |
| Combined deterministic and random jitter tolerance | JDR    | 0.55 | _   | _   | UI p-p | 1    |
| Sinusoidal jitter tolerance                        | JSIN   | 0.1  | —   |     | UI p-p | 1    |



of the differential pair must have a single-ended swing less than 800 mV and greater than 200 mV. This requirement is the same for both external DC-coupled or AC-coupled connection.

- For external DC-coupled connection, as described in Section 9.2.1, "SerDes Reference Clock Receiver Characteristics," the maximum average current requirements sets the requirement for average voltage (common mode voltage) to be between 100 and 400 mV. Figure 24 shows the SerDes reference clock input requirement for the DC-coupled connection scheme.
- For external AC-coupled connection, there is no common mode voltage requirement for the clock driver. Since the external AC-coupling capacitor blocks the DC level, the clock driver and the SerDes reference clock receiver operate in different command mode voltages. The SerDes reference clock receiver in this connection scheme has its common mode voltage set to  $XCOREV_{SS}$ . Each signal wire of the differential inputs is allowed to swing below and above the command mode voltage ( $XCOREV_{SS}$ ). Figure 25 shows the SerDes reference clock input requirement for AC-coupled connection scheme.
- Single-ended mode
  - The reference clock can also be single-ended. The SD\_REF\_CLK input amplitude (single-ended swing) must be between 400 and 800 mV peak-to-peak (from  $V_{min}$  to  $V_{max}$ ) with SD\_REF\_CLK either left unconnected or tied to ground.
  - The SD\_REF\_CLK input average voltage must be between 200 and 400 mV. Figure 26 shows the SerDes reference clock input requirement for the single-ended signaling mode.
  - To meet the input amplitude requirement, the reference clock inputs might need to be DC or AC coupled externally. For the best noise performance, the reference of the clock could be DC or AC coupled into the unused phase (SD\_REF\_CLK) through the same source impedance as the clock input (SD\_REF\_CLK) in use.



Figure 24. Differential Reference Clock Input DC Requirements (External DC-Coupled)





Figure 25. Differential Reference Clock Input DC Requirements (External AC-Coupled)





### 9.2.3 Interfacing With Other Differential Signaling Levels

- With on-chip termination to XCOREV<sub>SS</sub>, the differential reference clocks inputs are HCSL (high-speed current steering logic) compatible DC coupled.
- Many other low voltage differential type outputs like LVDS (low voltage differential signaling) can be used but may need to be AC coupled due to the limited common mode input range allowed (100 to 400 mV) for DC-coupled connection.
- LVPECL outputs can produce a signal with too large of an amplitude and may need to be DC-biased at the clock driver output first, then followed with series attenuation resistor to reduce the amplitude, in addition to AC coupling.

### NOTE

Figure 27 through Figure 30 are for conceptual reference only. Due to the fact that the clock driver chip's internal structure, output impedance, and termination requirements are different between various clock driver chip manufacturers, it is possible that the clock circuit reference designs provided by clock driver chip vendors are different from what is shown in the figures. They might also vary from one vendor to the other. Therefore, Freescale can neither provide the optimal clock driver reference circuits, nor guarantee the correctness of the following clock driver connection reference circuits. It is recommended that the system designer contact the selected clock driver chip vendor for the optimal reference circuits for the MPC8313E SerDes reference clock receiver requirement provided in this document.



This figure shows the SerDes reference clock connection reference circuits for HCSL type clock driver. It assumes that the DC levels of the clock driver chip is compatible with MPC8313E SerDes reference clock input's DC requirement.



Figure 27. DC-Coupled Differential Connection with HCSL Clock Driver (Reference Only)

This figure shows the SerDes reference clock connection reference circuits for LVDS type clock driver. Since LVDS clock driver's common mode voltage is higher than the MPC8313E SerDes reference clock input's allowed range (100 to 400 mV), the AC-coupled connection scheme must be used. It assumes the LVDS output driver features a 50- $\Omega$  termination resistor. It also assumes that the LVDS transmitter establishes its own common mode level without relying on the receiver or other external component.



Figure 28. AC-Coupled Differential Connection with LVDS Clock Driver (Reference Only)

This figure shows the SerDes reference clock connection reference circuits for LVPECL type clock driver. Since LVPECL driver's DC levels (both common mode voltages and output swing) are incompatible with the MPC8313E SerDes reference clock input's DC requirement, AC coupling has to be used. Figure 29



### 9.2.4 AC Requirements for SerDes Reference Clocks

The clock driver selected should provide a high quality reference clock with low-phase noise and cycle-to-cycle jitter. Phase noise less than 100 kHz can be tracked by the PLL and data recovery loops and is less of a problem. Phase noise above 15 MHz is filtered by the PLL. The most problematic phase noise occurs in the 1–15 MHz range. The source impedance of the clock driver should be 50  $\Omega$  to match the transmission line and reduce reflections which are a source of noise to the system.

This table describes some AC parameters for SGMII protocol.

### Table 39. SerDes Reference Clock Common AC Parameters

At recommended operating conditions with  $XV_{DD\_SRDS1}$  or  $XV_{DD\_SRDS2}$  = 1.0 V ± 5%.

| Parameter                                                                  | Symbol             | Min  | Max  | Unit | Note |
|----------------------------------------------------------------------------|--------------------|------|------|------|------|
| Rising edge rate                                                           | Rise edge rate     | 1.0  | 4.0  | V/ns | 2, 3 |
| Falling edge rate                                                          | Fall edge rate     | 1.0  | 4.0  | V/ns | 2, 3 |
| Differential input high voltage                                            | V <sub>IH</sub>    | +200 | —    | mV   | 2    |
| Differential input low voltage                                             | V <sub>IL</sub>    | _    | -200 | mV   | 2    |
| Rising edge rate (SDn_REF_CLK) to falling edge rate (SDn_REF_CLK) matching | Rise-fall matching | _    | 20   | %    | 1, 4 |

#### Notes:

- 1. Measurement taken from single-ended waveform.
- 2. Measurement taken from differential waveform.
- 3. Measured from –200 to +200 mV on the differential waveform (derived from SD*n*\_REF\_CLK minus SD*n*\_REF\_CLK). The signal must be monotonic through the measurement region for rise and fall time. The 400 mV measurement window is centered on the differential zero crossing. See Figure 31.
- 4. Matching applies to rising edge rate for SDn\_REF\_CLK and falling edge rate for SDn\_REF\_CLK. It is measured using a 200 mV window centered on the median cross point, where SDn\_REF\_CLK rising meets SDn\_REF\_CLK falling. The median cross point is used to calculate the voltage thresholds the oscilloscope is to use for the edge rate calculations. The rise edge rate of SDn\_REF\_CLK should be compared to the fall edge rate of SDn\_REF\_CLK, the maximum allowed difference should not exceed 20% of the slowest edge rate. See Figure 32.



Figure 31. Differential Measurement Points for Rise and Fall Time



This figure shows the AC timing diagram for the  $I^2C$  bus.



Figure 47. I<sup>2</sup>C Bus AC Timing Diagram

# 14 PCI

This section describes the DC and AC electrical specifications for the PCI bus.

# 14.1 PCI DC Electrical Characteristics

This table provides the DC electrical characteristics for the PCI interface.

Table 50. PCI DC Electrical Characteristics<sup>1</sup>

| Parameter                 | Symbol          | Test Condition                          | Min                 | Max                               | Unit |
|---------------------------|-----------------|-----------------------------------------|---------------------|-----------------------------------|------|
| High-level input voltage  | V <sub>IH</sub> | $V_{OUT} \ge V_{OH}$ (min) or           | $0.5 	imes NV_{DD}$ | NV <sub>DD</sub> + 0.3            | V    |
| Low-level input voltage   | V <sub>IL</sub> | $V_{OUT} \le V_{OL}$ (max)              | -0.5                | $0.3\times \text{NV}_{\text{DD}}$ | V    |
| High-level output voltage | V <sub>OH</sub> | $NV_{DD} = min, I_{OH} = -100 \ \mu A$  | $0.9 	imes NV_{DD}$ | -                                 | V    |
| Low-level output voltage  | V <sub>OL</sub> | $NV_{DD}$ = min, $I_{OL}$ = 100 $\mu$ A | -                   | $0.1 	imes NV_{DD}$               | V    |
| Input current             | I <sub>IN</sub> | $0~V \leq V_{IN} \leq NV_{DD}$          |                     | ±5                                | μΑ   |

Note:

1. Note that the symbol  $V_{IN}$ , in this case, represents the  $NV_{IN}$  symbol referenced in Table 1 and Table 2.

# 14.2 PCI AC Electrical Specifications

This section describes the general AC timing parameters of the PCI bus. Note that the PCI\_CLK or PCI\_SYNC\_IN signal is used as the PCI input clock depending on whether the MPC8313E is configured as a host or agent device.

This table shows the PCI AC timing specifications at 66 MHz.

Table 51. PCI AC Timing Specifications at 66 MHz

| Parameter              | Symbol <sup>1</sup> | Min | Max | Unit | Note |
|------------------------|---------------------|-----|-----|------|------|
| Clock to output valid  | <sup>t</sup> PCKHOV | —   | 6.0 | ns   | 2    |
| Output hold from clock | t <sub>PCKHOX</sub> | 1   | —   | ns   | 2    |



# **15.2 Timers AC Timing Specifications**

This table provides the Timers input and output AC timing specifications.

Table 54. Timers Input AC Timing Specifications<sup>1</sup>

| Characteristic                    |                    | Min | Unit |
|-----------------------------------|--------------------|-----|------|
| Timers inputs—minimum pulse width | t <sub>TIWID</sub> | 20  | ns   |

#### Notes:

1. Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of SYS\_CLK\_IN. Timings are measured at the pin.

2. Timers inputs and outputs are asynchronous to any visible clock. Timers outputs should be synchronized before use by any external synchronous logic. Timers inputs are required to be valid for at least t<sub>TIWID</sub> ns to ensure proper operation

This figure provides the AC test load for the Timers.



Figure 51. Timers AC Test Load

# 16 GPIO

This section describes the DC and AC electrical specifications for the GPIO.

### **16.1 GPIO DC Electrical Characteristics**

This table provides the DC electrical characteristics for the GPIO when the GPIO pins are operating from a 3.3-V supply.

| Characteristic      | Symbol          | Condition                      | Min  | Мах                    | Unit |
|---------------------|-----------------|--------------------------------|------|------------------------|------|
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -8.0 mA      | 2.4  | _                      | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA       | _    | 0.5                    | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA       | _    | 0.4                    | V    |
| Input high voltage  | V <sub>IH</sub> | —                              | 2.0  | NV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> | —                              | -0.3 | 0.8                    | V    |
| Input current       | I <sub>IN</sub> | $0~V \leq V_{IN} \leq NV_{DD}$ | —    | ±5                     | μΑ   |

 Table 55. GPIO (When Operating at 3.3 V) DC Electrical Characteristics

Note:

1. This specification only applies to GPIO pins that are operating from a 3.3-V supply. See Table 62 for the power supply listed for the individual GPIO signal.



| Characteristic     | Symbol          | Condition                      | Min  | Max                    | Unit |
|--------------------|-----------------|--------------------------------|------|------------------------|------|
| Input high voltage | V <sub>IH</sub> | —                              | 2.1  | NV <sub>DD</sub> + 0.3 | V    |
| Input low voltage  | V <sub>IL</sub> | —                              | -0.3 | 0.8                    | V    |
| Input current      | I <sub>IN</sub> | $0~V \leq V_{IN} \leq NV_{DD}$ | —    | ±5                     | μA   |

# **18.2 SPI AC Timing Specifications**

This table and provide the SPI input and output AC timing specifications.

| Table 61 | SPL          | AC.       | Timina  | Specifications <sup>1</sup> |
|----------|--------------|-----------|---------|-----------------------------|
|          | <b>U</b>   1 | <b>-U</b> | IIIIIII | opecifications              |

| Characteristic                                           | Symbol <sup>2</sup> | Min | Мах | Unit |
|----------------------------------------------------------|---------------------|-----|-----|------|
| SPI outputs—master mode (internal clock) delay           | t <sub>NIKHOV</sub> | 0.5 | 6   | ns   |
| SPI outputs—slave mode (external clock) delay            | t <sub>NEKHOV</sub> | 2   | 8   | ns   |
| SPI inputs—master mode (internal clock) input setup time | t <sub>NIIVKH</sub> | 6   | -   | ns   |
| SPI inputs—master mode (internal clock) input hold time  | t <sub>NIIXKH</sub> | 0   | -   | ns   |
| SPI inputs—slave mode (external clock) input setup time  | t <sub>NEIVKH</sub> | 4   | -   | ns   |
| SPI inputs—slave mode (external clock) input hold time   | t <sub>NEIXKH</sub> | 2   | —   | ns   |

Note:

1. Output specifications are measured from the 50% level of the rising edge of SYS\_CLK\_IN to the 50% level of the signal. Timings are measured at the pin.

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>NIKHOV</sub> symbolizes the NMSI outputs internal timing (NI) for the time t<sub>SPI</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are valid (V).
</sub>

This figure provides the AC test load for the SPI.



Figure 53. SPI AC Test Load

Figure 54 and Figure 55 represent the AC timing from Table 61. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge.



# 19.2 Mechanical Dimensions of the MPC8313E TEPBGAII

This figure shows the mechanical dimensions and bottom surface nomenclature of the 516-TEPBGAII package.



#### Notes:

- 1. All dimensions are in millimeters.
- 2. Dimensions and tolerances per ASME Y14.5M-1994.
- 3. Maximum solder ball diameter measured parallel to datum A.
- 4. Datum A, the seating plane, is determined by the spherical crowns of the solder balls.
- 5. Package code 5368 is to account for PGE and the built-in heat spreader.

#### Figure 56. Mechanical Dimension and Bottom Surface Nomenclature of the MPC8313E TEPBGAII



# **19.3 Pinout Listings**

This table provides the pin-out listing for the MPC8313E, TEPBGAII package.

| Signal                          | Package Pin Number | Pin Type | Power<br>Supply  | Note |  |  |  |  |  |
|---------------------------------|--------------------|----------|------------------|------|--|--|--|--|--|
| DDR Memory Controller Interface |                    |          |                  |      |  |  |  |  |  |
| MEMC_MDQ0                       | A8                 | I/O      | GV <sub>DD</sub> | —    |  |  |  |  |  |
| MEMC_MDQ1                       | A9                 | I/O      | GV <sub>DD</sub> | —    |  |  |  |  |  |
| MEMC_MDQ2                       | C10                | I/O      | GV <sub>DD</sub> | —    |  |  |  |  |  |
| MEMC_MDQ3                       | C9                 | I/O      | GV <sub>DD</sub> | —    |  |  |  |  |  |
| MEMC_MDQ4                       | E9                 | I/O      | GV <sub>DD</sub> | _    |  |  |  |  |  |
| MEMC_MDQ5                       | E11                | I/O      | GV <sub>DD</sub> | _    |  |  |  |  |  |
| MEMC_MDQ6                       | E10                | I/O      | GV <sub>DD</sub> | —    |  |  |  |  |  |
| MEMC_MDQ7                       | C8                 | I/O      | GV <sub>DD</sub> | —    |  |  |  |  |  |
| MEMC_MDQ8                       | E8                 | I/O      | GV <sub>DD</sub> | —    |  |  |  |  |  |
| MEMC_MDQ9                       | A6                 | I/O      | GV <sub>DD</sub> | —    |  |  |  |  |  |
| MEMC_MDQ10                      | B6                 | I/O      | GV <sub>DD</sub> | —    |  |  |  |  |  |
| MEMC_MDQ11                      | C6                 | I/O      | GV <sub>DD</sub> | —    |  |  |  |  |  |
| MEMC_MDQ12                      | C7                 | I/O      | GV <sub>DD</sub> | —    |  |  |  |  |  |
| MEMC_MDQ13                      | D7                 | I/O      | GV <sub>DD</sub> | —    |  |  |  |  |  |
| MEMC_MDQ14                      | D6                 | I/O      | GV <sub>DD</sub> | —    |  |  |  |  |  |
| MEMC_MDQ15                      | A5                 | I/O      | GV <sub>DD</sub> | —    |  |  |  |  |  |
| MEMC_MDQ16                      | A19                | I/O      | GV <sub>DD</sub> | —    |  |  |  |  |  |
| MEMC_MDQ17                      | D18                | I/O      | GV <sub>DD</sub> | —    |  |  |  |  |  |
| MEMC_MDQ18                      | A17                | I/O      | GV <sub>DD</sub> | —    |  |  |  |  |  |
| MEMC_MDQ19                      | E17                | I/O      | GV <sub>DD</sub> | —    |  |  |  |  |  |
| MEMC_MDQ20                      | E16                | I/O      | GV <sub>DD</sub> | —    |  |  |  |  |  |
| MEMC_MDQ21                      | C18                | I/O      | GV <sub>DD</sub> | —    |  |  |  |  |  |
| MEMC_MDQ22                      | D19                | I/O      | GV <sub>DD</sub> | —    |  |  |  |  |  |
| MEMC_MDQ23                      | C19                | I/O      | GV <sub>DD</sub> | —    |  |  |  |  |  |
| MEMC_MDQ24                      | E19                | I/O      | GV <sub>DD</sub> | _    |  |  |  |  |  |
| MEMC_MDQ25                      | A22                | I/O      | GV <sub>DD</sub> | —    |  |  |  |  |  |
| MEMC_MDQ26                      | C21                | I/O      | GV <sub>DD</sub> | —    |  |  |  |  |  |
| MEMC_MDQ27                      | C20                | I/O      | GV <sub>DD</sub> | —    |  |  |  |  |  |
| MEMC_MDQ28                      | A21                | I/O      | GV <sub>DD</sub> | —    |  |  |  |  |  |

### Table 62. MPC8313E TEPBGAII Pinout Listing



| Table 62. MPC8313E TEPBGAII Pi | inout Listing (continued) |
|--------------------------------|---------------------------|
|--------------------------------|---------------------------|

| Signal     | Package Pin Number   | Pin Type | Power<br>Supply  | Note |
|------------|----------------------|----------|------------------|------|
| MEMC_MCS0  | D10                  | 0        | GV <sub>DD</sub> | _    |
| MEMC_MCS1  | A10                  | 0        | GV <sub>DD</sub> | _    |
| MEMC_MCKE  | B14                  | 0        | GV <sub>DD</sub> | 3    |
| MEMC_MCK   | A13                  | 0        | GV <sub>DD</sub> | _    |
| MEMC_MCK   | A14                  | 0        | GV <sub>DD</sub> | _    |
| MEMC_MODT0 | B23                  | 0        | GV <sub>DD</sub> | _    |
| MEMC_MODT1 | C23                  | 0        | GV <sub>DD</sub> | _    |
| Local Bus  | Controller Interface |          |                  |      |
| LAD0       | K25                  | I/O      | LV <sub>DD</sub> | 11   |
| LAD1       | K24                  | I/O      | LV <sub>DD</sub> | 11   |
| LAD2       | K23                  | I/O      | LV <sub>DD</sub> | 11   |
| LAD3       | K22                  | I/O      | LV <sub>DD</sub> | 11   |
| LAD4       | J25                  | I/O      | LV <sub>DD</sub> | 11   |
| LAD5       | J24                  | I/O      | LV <sub>DD</sub> | 11   |
| LAD6       | J23                  | I/O      | LV <sub>DD</sub> | 11   |
| LAD7       | J22                  | I/O      | LV <sub>DD</sub> | 11   |
| LAD8       | H24                  | I/O      | LV <sub>DD</sub> | 11   |
| LAD9       | F26                  | I/O      | LV <sub>DD</sub> | 11   |
| LAD10      | G24                  | I/O      | LV <sub>DD</sub> | 11   |
| LAD11      | F25                  | I/O      | LV <sub>DD</sub> | 11   |
| LAD12      | E25                  | I/O      | LV <sub>DD</sub> | 11   |
| LAD13      | F24                  | I/O      | LV <sub>DD</sub> | 11   |
| LAD14      | G22                  | I/O      | LV <sub>DD</sub> | 11   |
| LAD15      | F23                  | I/O      | LV <sub>DD</sub> | 11   |
| LA16       | AC25                 | 0        | LV <sub>DD</sub> | 11   |
| LA17       | AC26                 | 0        | LV <sub>DD</sub> | 11   |
| LA18       | AB22                 | 0        | LV <sub>DD</sub> | 11   |
| LA19       | AB23                 | 0        | LV <sub>DD</sub> | 11   |
| LA20       | AB24                 | 0        | LV <sub>DD</sub> | 11   |
| LA21       | AB25                 | 0        | LV <sub>DD</sub> | 11   |
| LA22       | AB26                 | 0        | LV <sub>DD</sub> | 11   |
| LA23       | E22                  | 0        | LV <sub>DD</sub> | 11   |



| Table 62. MPC8313E T | <b>FEPBGAll Pinout</b> | Listing (continued) |
|----------------------|------------------------|---------------------|
|----------------------|------------------------|---------------------|

| Signal                                     | Package Pin Number | Pin Type | Power<br>Supply   | Note  |  |  |  |
|--------------------------------------------|--------------------|----------|-------------------|-------|--|--|--|
| TSEC1_TXD1/TSEC_1588_PP2                   | AD6                | 0        | LV <sub>DDB</sub> |       |  |  |  |
| TSEC1_TXD0/USBDR_STP/TSEC_1588_PP3         | AD5                | 0        | LV <sub>DDB</sub> | _     |  |  |  |
| TSEC1_TX_EN/TSEC_1588_ALARM1               | AB7                | 0        | LV <sub>DDB</sub> | _     |  |  |  |
| TSEC1_TX_ER/TSEC_1588_ALARM2               | AB8                | 0        | LV <sub>DDB</sub> |       |  |  |  |
| TSEC1_GTX_CLK125                           | AE1                | I        | LV <sub>DDB</sub> |       |  |  |  |
| TSEC1_MDC/LB_POR_CFG_BOOT_ECC_DIS          | AF6                | 0        | NV <sub>DD</sub>  | 9, 11 |  |  |  |
| TSEC1_MDIO                                 | AB9                | I/O      | NV <sub>DD</sub>  | _     |  |  |  |
|                                            | ETSEC2             |          |                   |       |  |  |  |
| TSEC2_COL/GTM1_TIN4/GTM2_TIN3/GPIO15       | AB4                | I/O      | LV <sub>DDA</sub> | _     |  |  |  |
| TSEC2_CRS/GTM1_TGATE4/GTM2_TGATE3/GPIO16   | AB3                | I/O      | LV <sub>DDA</sub> |       |  |  |  |
| TSEC2_GTX_CLK/GTM1_TOUT4/GTM2_TOUT3/GPIO17 | AC1                | I/O      | LV <sub>DDA</sub> | 12    |  |  |  |
| TSEC2_RX_CLK/GTM1_TIN2/GTM2_TIN1/GPIO18    | AC2                | I/O      | LV <sub>DDA</sub> |       |  |  |  |
| TSCE2_RX_DV/GTM1_TGATE2/GTM2_TGATE1/GPIO19 | AA3                | I/O      | LV <sub>DDA</sub> |       |  |  |  |
| TSEC2_RXD3/GPIO20                          | Y5                 | I/O      | LV <sub>DDA</sub> |       |  |  |  |
| TSEC2_RXD2/GPIO21                          | AA4                | I/O      | LV <sub>DDA</sub> |       |  |  |  |
| TSEC2_RXD1/GPIO22                          | AB2                | I/O      | LV <sub>DDA</sub> |       |  |  |  |
| TSEC2_RXD0/GPIO23                          | AA5                | I/O      | LV <sub>DDA</sub> | _     |  |  |  |
| TSEC2_RX_ER/GTM1_TOUT2/GTM2_TOUT1/GPIO24   | AA2                | I/O      | LV <sub>DDA</sub> | _     |  |  |  |
| TSEC2_TX_CLK/GPIO25                        | AB1                | I/O      | LV <sub>DDA</sub> |       |  |  |  |
| TSEC2_TXD3/CFG_RESET_SOURCE0               | W3                 | I/O      | LV <sub>DDA</sub> |       |  |  |  |
| TSEC2_TXD2/CFG_RESET_SOURCE1               | Y1                 | I/O      | LV <sub>DDA</sub> | _     |  |  |  |
| TSEC2_TXD1/CFG_RESET_SOURCE2               | W5                 | I/O      | LV <sub>DDA</sub> |       |  |  |  |
| TSEC2_TXD0/CFG_RESET_SOURCE3               | Y3                 | I/O      | LV <sub>DDA</sub> |       |  |  |  |
| TSEC2_TX_EN/GPIO26                         | AA1                | I/O      | LV <sub>DDA</sub> |       |  |  |  |
| TSEC2_TX_ER/GPIO27                         | W1                 | I/O      | LV <sub>DDA</sub> |       |  |  |  |
| SGMII PHY                                  |                    |          |                   |       |  |  |  |
| ТХА                                        | U3                 | 0        |                   | _     |  |  |  |
| TXA                                        | V3                 | 0        |                   | _     |  |  |  |
| RXA                                        | U1                 | Ι        |                   |       |  |  |  |
| RXA                                        | V1                 | I        |                   |       |  |  |  |
| ТХВ                                        | P4                 | 0        |                   |       |  |  |  |
| ТХВ                                        | N4                 | 0        |                   | —     |  |  |  |



The primary clock source for the MPC8313E can be one of two inputs, SYS\_CLK\_IN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. When the device is configured as a PCI host device, SYS\_CLK\_IN is its primary input clock. SYS\_CLK\_IN feeds the PCI clock divider (÷2) and the multiplexors for PCI\_SYNC\_OUT and PCI\_CLK\_OUT. The CFG\_CLKIN\_DIV configuration input selects whether SYS\_CLK\_IN or SYS\_CLK\_IN/2 is driven out on the PCI\_SYNC\_OUT signal. The OCCR[PCICOEn] parameters select whether the PCI\_SYNC\_OUT is driven out on the PCI\_CLK\_OUTn signals.

PCI\_SYNC\_OUT is connected externally to PCI\_SYNC\_IN to allow the internal clock subsystem to synchronize to the system PCI clocks. PCI\_SYNC\_OUT must be connected properly to PCI\_SYNC\_IN, with equal delay to all PCI agent devices in the system, to allow the device to function. When the device is configured as a PCI agent device, PCI\_CLK is the primary input clock. When the device is configured as a PCI agent device the SYS\_CLK\_IN signal should be tied to VSS.

As shown in Figure 57, the primary clock input (frequency) is multiplied up by the system phase-locked loop (PLL) and the clock unit to create the coherent system bus clock ( $csb\_clk$ ), the internal clock for the DDR controller ( $ddr\_clk$ ), and the internal clock for the local bus interface unit ( $lbc\_clk$ ).

The *csb\_clk* frequency is derived from a complex set of factors that can be simplified into the following equation:

$$csb_clk = \{PCI_SYNC_IN \times (1 + \sim \overline{CFG_CLKIN_DIV})\} \times SPMF$$

In PCI host mode, PCI\_SYNC\_IN  $\times$  (1 +  $\sim$ CFG\_CLKIN\_DIV) is the SYS\_CLK\_IN frequency.

The *csb\_clk* serves as the clock input to the e300 core. A second PLL inside the e300 core multiplies up the *csb\_clk* frequency to create the internal clock for the e300 core (*core\_clk*). The system and core PLL multipliers are selected by the SPMF and COREPLL fields in the reset configuration word low (RCWL) which is loaded at power-on reset or by one of the hard-coded reset options. See Chapter 4, "Reset, Clocking, and Initialization," in the *MPC8313E PowerQUICC II Pro Integrated Processor Family Reference Manual*, for more information on the clock subsystem.

The internal *ddr\_clk* frequency is determined by the following equation:

 $ddr_clk = csb_clk \times (1 + \text{RCWL}[\text{DDRCM}])$ 

Note that  $ddr_clk$  is not the external memory bus frequency;  $ddr_clk$  passes through the DDR clock divider (÷2) to create the differential DDR memory bus clock outputs (MCK and MCK). However, the data rate is the same frequency as  $ddr_clk$ .

The internal *lbc\_clk* frequency is determined by the following equation:

 $lbc\_clk = csb\_clk \times (1 + \text{RCWL[LBCM]})$ 

Note that *lbc\_clk* is not the external local bus frequency; *lbc\_clk* passes through the a LBC clock divider to create the external local bus clock outputs (LCLK[0:1]). The LBC clock divider ratio is controlled by LCRR[CLKDIV].

In addition, some of the internal units may be required to be shut off or operate at lower frequency than the  $csb\_clk$  frequency. Those units have a default clock ratio that can be configured by a memory mapped register after the device comes out of reset. Table 63 specifies which units have a configurable clock frequency.



# 20.2 Core PLL Configuration

RCWL[COREPLL] selects the ratio between the internal coherent system bus clock (*csb\_clk*) and the e300 core clock (*core\_clk*). This table shows the encodings for RCWL[COREPLL]. COREPLL values that are not listed in this table should be considered as reserved.

### NOTE

Core VCO frequency = core frequency  $\times$  VCO divider. The VCO divider, which is determined by RCWLR[COREPLL], must be set properly so that the core VCO frequency is in the range of 400–800 MHz.

| RCWL[COREPLL] |      | LL] | coro alk: ach alk Patio <sup>1</sup>                           | $V_{CO}$ Divider (V_{COD}) <sup>3</sup>                        |
|---------------|------|-----|----------------------------------------------------------------|----------------------------------------------------------------|
| 0–1           | 2–5  | 6   |                                                                |                                                                |
| nn            | 0000 | 0   | PLL bypassed<br>(PLL off, <i>csb_clk</i> clocks core directly) | PLL bypassed<br>(PLL off, <i>csb_clk</i> clocks core directly) |
| 11            | nnnn | n   | n/a                                                            | n/a                                                            |
| 00            | 0001 | 0   | 1:1                                                            | 2                                                              |
| 01            | 0001 | 0   | 1:1                                                            | 4                                                              |
| 10            | 0001 | 0   | 1:1                                                            | 8                                                              |
| 00            | 0001 | 1   | 1.5:1                                                          | 2                                                              |
| 01            | 0001 | 1   | 1.5:1                                                          | 4                                                              |
| 10            | 0001 | 1   | 1.5:1                                                          | 8                                                              |
| 00            | 0010 | 0   | 2:1                                                            | 2                                                              |
| 01            | 0010 | 0   | 2:1                                                            | 4                                                              |
| 10            | 0010 | 0   | 2:1                                                            | 8                                                              |
| 00            | 0010 | 1   | 2.5:1                                                          | 2                                                              |
| 01            | 0010 | 1   | 2.5:1                                                          | 4                                                              |
| 10            | 0010 | 1   | 2.5:1                                                          | 8                                                              |
| 00            | 0011 | 0   | 3:1                                                            | 2                                                              |
| 01            | 0011 | 0   | 3:1                                                            | 4                                                              |
| 10            | 0011 | 0   | 3:1                                                            | 8                                                              |

### Table 67. e300 Core PLL Configuration

Note:

1. For core\_clk:csb\_clk ratios of 2.5:1 and 3:1, the core\_clk must not exceed its maximum operating frequency of 333 MHz.

2. Core VCO frequency = core frequency × VCO divider. Note that VCO divider has to be set properly so that the core VCO frequency is in the range of 400–800 MHz.



• Third, between the device and any SerDes voltage regulator there should be a  $10-\mu$ F, low equivalent series resistance (ESR) SMT tantalum chip capacitor and a  $100-\mu$ F, low ESR SMT tantalum chip capacitor. This should be done for all SerDes supplies.

# 22.5 Connection Recommendations

To ensure reliable operation, it is highly recommended to connect unused inputs to an appropriate signal level. Unused active low inputs should be tied to  $NV_{DD}$ ,  $GV_{DD}$ ,  $LV_{DD}$ ,  $LV_{DDA}$ , or  $LV_{DDB}$  as required. Unused active high inputs should be connected to  $V_{SS}$ . All NC (no-connect) signals must remain unconnected.

Power and ground connections must be made to all external  $V_{DD}$ ,  $NV_{DD}$ ,  $GV_{DD}$ ,  $LV_{DD}$ ,  $LV_{DDA}$ ,  $LV_{DDB}$ , and  $V_{SS}$  pins of the device.

# 22.6 Output Buffer DC Impedance

The MPC8313E drivers are characterized over process, voltage, and temperature. For all buses, the driver is a push-pull single-ended driver type (open drain for  $I^2C$ ).

To measure  $Z_0$  for the single-ended drivers, an external resistor is connected from the chip pad to  $NV_{DD}$  or  $V_{SS}$ . Then, the value of each resistor is varied until the pad voltage is  $NV_{DD}/2$  (see Figure 60). The output impedance is the average of two components, the resistances of the pull-up and pull-down devices. When data is held high, SW1 is closed (SW2 is open), and  $R_p$  is trimmed until the voltage at the pad equals  $NV_{DD}/2$ .  $R_p$  then becomes the resistance of the pull-up devices.  $R_p$  and  $R_N$  are designed to be close to each other in value. Then,  $Z_0 = (R_p + R_N)/2$ .



Figure 60. Driver Impedance Measurement

The value of this resistance and the strength of the driver's current source can be found by making two measurements. First, the output voltage is measured while driving logic 1 without an external differential termination resistor. The measured voltage is  $V_1 = R_{source} \times I_{source}$ . Second, the output voltage is measured while driving logic 1 with an external precision differential termination resistor of value  $R_{term}$ . The measured voltage is  $V_2 = (1/(1/R_1 + 1/R_2)) \times I_{source}$ . Solving for the output impedance gives  $R_{source} = R_{term} \times (V_1/V_2 - 1)$ . The drive current is then  $I_{source} = V_1/R_{source}$ .



This table summarizes the signal impedance targets. The driver impedance are targeted at minimum  $V_{DD}$ , nominal NV<sub>DD</sub>, 105°C.

| Impedance      | Local Bus, Ethernet,<br>DUART, Control,<br>Configuration, Power<br>Management | PCI Signals<br>(Not Including PCI<br>Output Clocks) | PCI Output Clocks<br>(Including<br>PCI_SYNC_OUT) | DDR DRAM  | Symbol            | Unit |
|----------------|-------------------------------------------------------------------------------|-----------------------------------------------------|--------------------------------------------------|-----------|-------------------|------|
| R <sub>N</sub> | 42 Target                                                                     | 25 Target                                           | 42 Target                                        | 20 Target | Z <sub>0</sub>    | Ω    |
| R <sub>P</sub> | 42 Target                                                                     | 25 Target                                           | 42 Target                                        | 20 Target | Z <sub>0</sub>    | Ω    |
| Differential   | NA                                                                            | NA                                                  | NA                                               | NA        | Z <sub>DIFF</sub> | Ω    |

 Table 71. Impedance Characteristics

Note: Nominal supply voltages. See Table 1,  $T_J$  = 105 °C.

# 22.7 Configuration Pin Muxing

The MPC8313E provides the user with power-on configuration options which can be set through the use of external pull-up or pull-down resistors of 4.7 k $\Omega$  on certain output pins (see customer visible configuration pins). These pins are generally used as output only pins in normal operation.

While HRESET is asserted however, these pins are treated as inputs. The value presented on these pins while HRESET is asserted, is latched when PORESET deasserts, at which time the input receiver is disabled and the I/O circuit takes on its normal function. Careful board layout with stubless connections to these pull-up/pull-down resistors coupled with the large value of the pull-up/pull-down resistor should minimize the disruption of signal quality or speed for output pins thus configured.

# 22.8 Pull-Up Resistor Requirements

The MPC8313E requires high resistance pull-up resistors (10 k $\Omega$  is recommended) on open drain type pins including I<sup>2</sup>C, and IPIC (integrated programmable interrupt controller).

Correct operation of the JTAG interface requires configuration of a group of system control pins as demonstrated in Figure 61. Care must be taken to ensure that these pins are maintained at a valid deasserted state under normal operating conditions because most have asynchronous behavior and spurious assertion, which give unpredictable results.

Refer to the PCI 2.2 Specification, for all pull-ups required for PCI.

# 22.9 JTAG Configuration Signals

Boundary scan testing is enabled through the JTAG interface signals. The TRST signal is optional in IEEE 1149.1, but is provided on any Freescale devices that are built on Power Architecture technology. The device requires TRST to be asserted during reset conditions to ensure the JTAG boundary logic does not interfere with normal chip operation. While it is possible to force the TAP controller to the reset state using only the TCK and TMS signals, systems generally assert TRST during power-on reset. Because the JTAG interface is also used for accessing the common on-chip processor (COP) function, simply tying TRST to PORESET is not practical.



| Rev.<br>Number | Date    | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2              | 10/2008 | <ul> <li>Added Note "The information in this document is accurate for revision 1.0, and 2.x and later. See Section 24.1, "Part Numbers Fully Addressed by this Document," before Section 1, "Overview."</li> <li>Added part numbering details for all the silicon revisions in Table 74.</li> <li>Changed V<sub>IH</sub> from 2.7 V to 2.4 V in Table 7.</li> <li>Added a row for V<sub>IH</sub> level for Rev 2.x or later in Table 45.</li> <li>Added a column for maximum power dissipation in low power mode for Rev 2.x or later silicon in Table 6.</li> <li>Added a column for Power Nos for Rev 2.x or later silicon and added a row for 400 MHz in Table 4.</li> <li>Added Table 21 for DDR AC Specs on Rev 2.x or later silicon.</li> <li>Added Section 9, "High-Speed Serial Interfaces (HSSI),"</li> <li>Added LFWE, LFCLE, LFALE, LOE, LFRE, LFWP, LGTA, LUPWAIT, and LFRB in Table 63.</li> <li>In Table 39, added note 2: "This parameter is dependent on the csb_clk speed. (The MIIMCFG[Mgmt Clock Select] field determines the clock frequency of the Mgmt Clock EC_MDC.)"</li> <li>Removed mentions of SGMII (SGMII has separate specs) from Section 8.1, "Enhanced Three-Speed Ethernet Controller (eTSEC) (10/100/1000 Mbps)—MII/RMII/RGMII/SGMII/RTBI Electrical Characteristics."</li> <li>Corrected Section 8.1, "Enhanced Three-Speed Ethernet Controller (eTSEC) (10/100/1000 Mbps)—MII/RGMII/SGMII/RTBI Electrical Characteristics."</li> <li>Corrected Section 8.1, "Enhanced Three-Speed Ethernet Controller (eTSEC) (10/100/1000 Mbps)—MII/RGMII/SGMII/RTBI Electrical Characteristics." to state that RGMII/RTBI interfaces only operate at 2.5 V, not 3.3 V.</li> <li>Added ZQ package to ordering information In Table 74 and Section 19.1, "Package Parameters for the MPC8313E TEPBGAII" (applicable to both silicon rev. 1.0 and 2.1)</li> <li>Removed footnotes 5 and 6 from Table 1 (left over when the PCI undershoot/overshoot voltages and maximum AC waveforms were removed from Section 2.1.2, "Power Supply Voltage Specification").</li> <li>Removed SD_PLL_TPD (T2) and SD_PLL_TPA_ANA (R4) from T</li></ul> |
|                |         | • Auueu Section 24.2, Fait Marking, and Figure 62.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

### Table 73. Document Revision History (continued)

-

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com

Document Number: MPC8313EEC Rev. 4 11/2011 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc. Reg. U.S. Pat. & Tm. Off. QorlQ is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. RapidIO is a registered trademark of the RapidIO Trade Association. IEEE 1588 and 1149.1 are registered trademarks of the Institute of Electrical and Electronics Engineers, Inc. (IEEE). This product is not endorsed or approved by the IEEE.

© 2007–2011 Freescale Semiconductor, Inc.



