# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Active                                                                  |
|---------------------------------|-------------------------------------------------------------------------|
| Core Processor                  | PowerPC e300c3                                                          |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                          |
| Speed                           | 333MHz                                                                  |
| Co-Processors/DSP               | Security; SEC 2.2                                                       |
| RAM Controllers                 | DDR, DDR2                                                               |
| Graphics Acceleration           | No                                                                      |
| Display & Interface Controllers | -                                                                       |
| Ethernet                        | 10/100/1000Mbps (2)                                                     |
| SATA                            | -                                                                       |
| USB                             | USB 2.0 + PHY (1)                                                       |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                        |
| Operating Temperature           | -40°C ~ 105°C (TA)                                                      |
| Security Features               | Cryptography                                                            |
| Package / Case                  | 516-BBGA Exposed Pad                                                    |
| Supplier Device Package         | 516-TEPBGA (27x27)                                                      |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8313ecvraffc |
|                                 |                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 1.6 USB Dual-Role Controller

The MPC8313E USB controller includes the following features:

- Supports USB on-the-go mode, which includes both device and host functionality, when using an external ULPI (UTMI + low-pin interface) PHY
- Compatible with Universal Serial Bus Specification, Rev. 2.0
- Supports operation as a stand-alone USB device
  - Supports one upstream facing port
  - Supports three programmable USB endpoints
- Supports operation as a stand-alone USB host controller
  - Supports USB root hub with one downstream-facing port
  - Enhanced host controller interface (EHCI) compatible
- Supports high-speed (480 Mbps), full-speed (12 Mbps), and low-speed (1.5 Mbps) operation. Low-speed operation is supported only in host mode.
- Supports UTMI + low pin interface (ULPI) or on-chip USB 2.0 full-speed/high-speed PHY

# 1.7 Dual Enhanced Three-Speed Ethernet Controllers (eTSECs)

The MPC8313E eTSECs include the following features:

- Two RGMII/SGMII/MII/RMII/RTBI interfaces
- Two controllers designed to comply with IEEE Std 802.3®, 802.3u®, 802.3x®, 802.3z®, 802.3au®, and 802.3ab®
- Support for Wake-on-Magic Packet<sup>™</sup>, a method to bring the device from standby to full operating mode
- MII management interface for external PHY control and status
- Three-speed support (10/100/1000 Mbps)
- On-chip high-speed serial interface to external SGMII PHY interface
- Support for IEEE Std 1588<sup>TM</sup>
- Support for two full-duplex FIFO interface modes
- Multiple PHY interface configuration
- TCP/IP acceleration and QoS features available
- IP v4 and IP v6 header recognition on receive
- IP v4 header checksum verification and generation
- TCP and UDP checksum verification and generation
- Per-packet configurable acceleration
- Recognition of VLAN, stacked (queue in queue) VLAN, IEEE Std 802.2<sup>®</sup>, PPPoE session, MPLS stacks, and ESP/AH IP-security headers
- Transmission from up to eight physical queues.
- Reception to up to eight physical queues



# 1.10 Serial Peripheral Interface (SPI)

The serial peripheral interface (SPI) allows the MPC8313E to exchange data between other PowerQUICC family chips, Ethernet PHYs for configuration, and peripheral devices such as EEPROMs, real-time clocks, A/D converters, and ISDN devices.

The SPI is a full-duplex, synchronous, character-oriented channel that supports a four-wire interface (receive, transmit, clock, and slave select). The SPI block consists of transmitter and receiver sections, an independent baud-rate generator, and a control unit.

# 1.11 DMA Controller, Dual I<sup>2</sup>C, DUART, Local Bus Controller, and Timers

The MPC8313E provides an integrated four-channel DMA controller with the following features:

- Allows chaining (both extended and direct) through local memory-mapped chain descriptors (accessible by local masters)
- Supports misaligned transfers

There are two I<sup>2</sup>C controllers. These synchronous, multi-master buses can be connected to additional devices for expansion and system development.

The DUART supports full-duplex operation and is compatible with the PC16450 and PC16550 programming models. The 16-byte FIFOs are supported for both the transmitter and the receiver.

The MPC8313E local bus controller (LBC) port allows connections with a wide variety of external DSPs and ASICs. Three separate state machines share the same external pins and can be programmed separately to access different types of devices. The general-purpose chip select machine (GPCM) controls accesses to asynchronous devices using a simple handshake protocol. The three user programmable machines (UPMs) can be programmed to interface to synchronous devices or custom ASIC interfaces. Each chip select can be configured so that the associated chip interface can be controlled by the GPCM or UPM controller. The FCM provides a glueless interface to parallel-bus NAND Flash E2PROM devices. The FCM contains three basic configuration register groups—BR*n*, OR*n*, and FMR. Both may exist in the same system. The local bus can operate at up to 66 MHz.

The MPC8313E system timers include the following features: periodic interrupt timer, real time clock, software watchdog timer, and two general-purpose timer blocks.

# 2 Electrical Characteristics

This section provides the AC and DC electrical specifications and thermal characteristics for the MPC8313E. The MPC8313E is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications.



| Interface                     | Parameter | GV <sub>DD</sub><br>(1.8 V) | GV <sub>DD</sub><br>(2.5 V) | NV <sub>DD</sub><br>(3.3 V) | LV <sub>DDA</sub> /<br>LV <sub>DDB</sub><br>(3.3 V) | LV <sub>DDA</sub> /<br>LV <sub>DDB</sub><br>(2.5 V) | LV <sub>DD</sub><br>(3.3 V) | Unit | Comments |
|-------------------------------|-----------|-----------------------------|-----------------------------|-----------------------------|-----------------------------------------------------|-----------------------------------------------------|-----------------------------|------|----------|
| USBDR controller load = 20 pF | 60 MHz    |                             | _                           |                             | 0.078                                               |                                                     | —                           | W    |          |
| Other I/O                     | _         | —                           |                             | 0.015                       | _                                                   |                                                     | —                           | W    | _        |

Table 5. MPC8313E Typical I/O Power Dissipation (continued)

This table shows the estimated core power dissipation of the MPC8313E while transitioning into the D3 warm low-power state.

| Table 6. MPC8313E Low-Power Modes Power | Dissipation <sup>1</sup> |
|-----------------------------------------|--------------------------|
|-----------------------------------------|--------------------------|

| 333-MHz Core, 167-MHz CSB <sup>2</sup> | Rev. 1.0 <sup>3</sup> | Rev. 2.x or Later <sup>3</sup> | Unit |
|----------------------------------------|-----------------------|--------------------------------|------|
| D3 warm                                | 400                   | 425                            | mW   |

Note:

- 1. All interfaces are enabled. For further power savings, disable the clocks to unused blocks.
- The interfaces are run at the following frequencies: DDR: 333 MHz, eLBC 83 MHz, PCI 33 MHz, eTSEC1 and TSEC2: 167 MHz, SEC: 167 MHz, USB: 167 MHz. See the SCCR register for more information.
- 3. This is maximum power in D3 Warm based on a voltage of 1.05 V and a junction temperature of 105°C.

# 4 Clock Input Timing

This section provides the clock input DC and AC electrical characteristics for the MPC8313E.

# 4.1 DC Electrical Characteristics

This table provides the system clock input (SYS\_CLK\_IN/PCI\_SYNC\_IN) DC timing specifications for the MPC8313E.

| Parameter                 | Condition                                                                                                         | Symbol          | Min  | Мах                    | Unit |
|---------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------|------|------------------------|------|
| Input high voltage        | _                                                                                                                 | V <sub>IH</sub> | 2.4  | NV <sub>DD</sub> + 0.3 | V    |
| Input low voltage         | _                                                                                                                 | V <sub>IL</sub> | -0.3 | 0.4                    | V    |
| SYS_CLK_IN input current  | $0 \ V \ \leq V_{IN} \leq NV_{DD}$                                                                                | I <sub>IN</sub> | —    | ±10                    | μΑ   |
| PCI_SYNC_IN input current | $\begin{array}{c} 0 \ V \leq V_{IN} \leq 0.5 \ V \\ or \\ NV_{DD} - 0.5 \ V \leq V_{IN} \leq NV_{DD} \end{array}$ | I <sub>IN</sub> | _    | ±10                    | μΑ   |
| PCI_SYNC_IN input current | $0.5~\text{V} \leq \text{V}_{\text{IN}} \leq \text{NV}_{\text{DD}} - 0.5~\text{V}$                                | I <sub>IN</sub> | —    | ±50                    | μΑ   |

Table 7. SYS\_CLK\_IN DC Electrical Characteristics



# 5.2 **RESET AC Electrical Characteristics**

This table provides the reset initialization AC timing specifications.

| Parameter/Condition                                                                                                                                               | Min | Max | Unit                     | Note |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------------------------|------|
| Required assertion time of HRESET or SRESET (input) to activate reset flow                                                                                        | 32  | —   | t <sub>PCI_SYNC_IN</sub> | 1    |
| Required assertion time of PORESET with stable clock and power applied to SYS_CLK_IN when the device is in PCI host mode                                          | 32  | —   | t <sub>SYS_CLK_IN</sub>  | 2    |
| Required assertion time of PORESET with stable clock and power applied to PCI_SYNC_IN when the device is in PCI agent mode                                        | 32  | —   | <sup>t</sup> PCI_SYNC_IN | 1    |
| HRESET assertion (output)                                                                                                                                         | 512 |     | <sup>t</sup> PCI_SYNC_IN | 1    |
| Input setup time for POR configuration signals (CFG_RESET_SOURCE[0:3] and CFG_CLK_IN_DIV) with respect to negation of PORESET when the device is in PCI host mode | 4   | —   | <sup>t</sup> sys_clk_in  | 2    |
| Input setup time for POR configuration signals (CFG_RESET_SOURCE[0:2] and CFG_CLKIN_DIV) with respect to negation of PORESET when the device is in PCI agent mode | 4   | —   | <sup>t</sup> PCI_SYNC_IN | 1    |
| Input hold time for POR configuration signals with respect to negation of HRESET                                                                                  | 0   | —   | ns                       | —    |
| Time for the device to turn off POR configuration signal drivers with respect to the assertion of HRESET                                                          |     | 4   | ns                       | 3    |
| Time for the device to turn on POR configuration signal drivers with respect to the negation of $\overline{\text{HRESET}}$                                        | 1   |     | t <sub>PCI_SYNC_IN</sub> | 1, 3 |

#### Notes:

1. t<sub>PCI\_SYNC\_IN</sub> is the clock period of the input clock applied to PCI\_SYNC\_IN. When the device is In PCI host mode the

primary clock is applied to the SYS\_CLK\_IN input, and PCI\_SYNC\_IN period depends on the value of CFG\_CLKIN\_DIV. 2. t<sub>SYS\_CLK\_IN</sub> is the clock period of the input clock applied to SYS\_CLK\_IN. It is only valid when the device is in PCI host mode.

POR configuration signals consists of CFG\_RESET\_SOURCE[0:2] and CFG\_CLKIN\_DIV.

This table provides the PLL lock times.

### Table 11. PLL Lock Times

| Parameter/Condition | Min | Мах | Unit | Note |
|---------------------|-----|-----|------|------|
| PLL lock times      | _   | 100 | μs   | —    |

# 6 DDR and DDR2 SDRAM

This section describes the DC and AC electrical specifications for the DDR SDRAM interface. Note that DDR SDRAM is  $GV_{DD}(typ) = 2.5 \text{ V}$  and DDR2 SDRAM is  $GV_{DD}(typ) = 1.8 \text{ V}$ .



This table provides the input AC timing specifications for the DDR SDRAM when  $GV_{DD}(typ) = 2.5 \text{ V}$ .

### Table 18. DDR SDRAM Input AC Timing Specifications for 2.5-V Interface

At recommended operating conditions with  $GV_{DD}$  of 2.5 ± 5%.

| Parameter             | Symbol          | Min                      | Мах                      | Unit | Note |
|-----------------------|-----------------|--------------------------|--------------------------|------|------|
| AC input low voltage  | V <sub>IL</sub> | —                        | MV <sub>REF</sub> – 0.31 | V    | _    |
| AC input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.31 | —                        | V    | —    |

This table provides the input AC timing specifications for the DDR2 SDRAM interface.

### Table 19. DDR and DDR2 SDRAM Input AC Timing Specifications

At recommended operating conditions. with  $\text{GV}_{\text{DD}}$  of 2.5 ± 5%.

| Parameter                    | Symbol              | Min  | Мах | Unit | Note |
|------------------------------|---------------------|------|-----|------|------|
| Controller skew for MDQS—MDQ | t <sub>CISKEW</sub> | _    | _   | ps   | 1, 2 |
| 333 MHz                      |                     | -750 | 750 |      | —    |
| 266 MHz                      | _                   | -750 | 750 | _    | —    |

Notes:

- 1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS[*n*] and any corresponding bit that is captured with MDQS[*n*]. This should be subtracted from the total timing budget.
- The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called t<sub>DISKEW</sub>. This can be determined by the following equation: t<sub>DISKEW</sub> = ± (T/4 – abs(t<sub>CISKEW</sub>)) where T is the clock period and abs(t<sub>CISKEW</sub>) is the absolute value of t<sub>CISKEW</sub>.

This figure illustrates the DDR input timing diagram showing the t<sub>DISKEW</sub> timing parameter.





## NOTE

For the ADDR/CMD setup and hold specifications in Table 21, it is assumed that the clock control register is set to adjust the memory clocks by 1/2 applied cycle.

This figure shows the DDR SDRAM output timing for the MCK to MDQS skew measurement  $(t_{DDKHMH})$ .



Figure 5. Timing Diagram for t<sub>DDKHMH</sub>

This figure shows the DDR and DDR2 SDRAM output timing diagram.





This figure shows the MII receive AC timing diagram.



Figure 10. MII Receive AC Timing Diagram RMII AC Timing Specifications

# 8.2.1.3 RMII Transmit AC Timing Specifications

This table provides the RMII transmit AC timing specifications.

### Table 28. RMII Transmit AC Timing Specifications

At recommended operating conditions with NV<sub>DD</sub> of 3.3 V  $\pm$  0.3 V.

| Parameter/Condition                                    | Symbol <sup>1</sup>                 | Min | Тур | Max | Unit |
|--------------------------------------------------------|-------------------------------------|-----|-----|-----|------|
| REF_CLK clock                                          | t <sub>RMX</sub>                    | _   | 20  | —   | ns   |
| REF_CLK duty cycle                                     | t <sub>RMXH/</sub> t <sub>RMX</sub> | 35  | _   | 65  | %    |
| REF_CLK to RMII data TXD[1:0], TX_EN delay             | t <sub>RMTKHDX</sub>                | 2   | _   | 10  | ns   |
| REF_CLK data clock rise $V_{IL}(min)$ to $V_{IH}(max)$ | t <sub>RMXR</sub>                   | 1.0 | _   | 4.0 | ns   |
| REF_CLK data clock fall $V_{IH}(max)$ to $V_{IL}(min)$ | t <sub>RMXF</sub>                   | 1.0 | _   | 4.0 | ns   |

Note:

The symbols used for timing specifications follow the pattern of t<sub>(first three letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>RMTKHDX</sub> symbolizes RMII transmit timing (RMT) for the time t<sub>RMX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>RMX</sub> represents the RMII(RM) reference (X) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
</sub>

This figure shows the RMII transmit AC timing diagram.



Figure 11. RMII Transmit AC Timing Diagram



### Table 35. SGMII Receive AC Timing Specifications (continued)

At recommended operating conditions with XCOREV<sub>DD</sub> = 1.0 V  $\pm$  5%.

| Parameter              | Symbol          | Min    | Тур | Max               | Unit   | Note |
|------------------------|-----------------|--------|-----|-------------------|--------|------|
| Total jitter tolerance | JT              | 0.65   | _   | —                 | UI p-p | 1    |
| Bit error ratio        | BER             |        | _   | 10 <sup>-12</sup> |        |      |
| Unit interval          | UI              | 799.92 | 800 | 800.08            | ps     | 2    |
| AC coupling capacitor  | C <sub>TX</sub> | 5      | _   | 200               | nF     | 3    |

#### Notes:

1. Measured at receiver.

2. Each UI is 800 ps ± 100 ppm.

3. The external AC coupling capacitor is required. It is recommended to be placed near the device transmitter outputs.



Figure 17. SGMII Receiver Input Compliance Mask





Figure 18. SGMII AC Test/Measurement Load

# 8.4 eTSEC IEEE 1588 AC Specifications

This figure provides the data and command output timing diagram.



**Note:** The output delay is count starting rising edge if t<sub>T1588CLKOUT</sub> is non-inverting. Otherwise, it is count starting falling edge.

Figure 19. eTSEC IEEE 1588 Output AC Timing

This figure provides the data and command input timing diagram.



Figure 20. eTSEC IEEE 1588 Input AC Timing

This table lists the IEEE 1588 AC timing specifications.

### Table 36. eTSEC IEEE 1588 AC Timing Specifications

At recommended operating conditions with L/TV\_DD of 3.3 V  $\pm$  5%.

| Parameter/Condition        | Symbol                                        | Min | Тур | Мах                    | Unit | Note |
|----------------------------|-----------------------------------------------|-----|-----|------------------------|------|------|
| TSEC_1588_CLK clock period | t <sub>T1588CLK</sub>                         | 3.8 | _   | $T_{RX\_CLK} \times 9$ | ns   | 1, 3 |
| TSEC_1588_CLK duty cycle   | t <sub>T1588CLKH</sub> /t <sub>T1588CLK</sub> | 40  | 50  | 60                     | %    |      |



### Table 37. MII Management DC Electrical Characteristics When Powered at 3.3 V (continued)

#### Note:

1. Note that the symbol V<sub>IN</sub>, in this case, represents the NV<sub>IN</sub> symbol referenced in Table 1 and Table 2.

# 8.5.2 MII Management AC Electrical Specifications

This table provides the MII management AC timing specifications.

#### Table 38. MII Management AC Timing Specifications

At recommended operating conditions with NV<sub>DD</sub> is  $3.3 \text{ V} \pm 0.3 \text{V}$ 

| Parameter/Condition        | Symbol <sup>1</sup> | Min | Тур | Мах | Unit | Note |
|----------------------------|---------------------|-----|-----|-----|------|------|
| MDC frequency              | f <sub>MDC</sub>    | _   | 2.5 | _   | MHz  | 2    |
| MDC period                 | t <sub>MDC</sub>    | _   | 400 | —   | ns   |      |
| MDC clock pulse width high | t <sub>MDCH</sub>   | 32  | —   | —   | ns   |      |
| MDC to MDIO delay          | t <sub>MDKHDX</sub> | 10  | —   | 170 | ns   |      |
| MDIO to MDC setup time     | t <sub>MDDVKH</sub> | 5   | —   | —   | ns   |      |
| MDIO to MDC hold time      | t <sub>MDDXKH</sub> | 0   | —   | —   | ns   |      |
| MDC rise time              | t <sub>MDCR</sub>   | _   | —   | 10  | ns   |      |
| MDC fall time              | t <sub>MDHF</sub>   | _   | —   | 10  | ns   |      |

Notes:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
</sub>

2. This parameter is dependent on the csb\_clk speed. (The MIIMCFG[Mgmt Clock Select] field determines the clock frequency of the Mgmt Clock EC\_MDC.)

This figure shows the MII management AC timing diagram.



Figure 21. MII Management Interface Timing Diagram



assumes that the LVPECL clock driver's output impedance is 50  $\Omega$ . R1 is used to DC-bias the LVPECL outputs prior to AC coupling. Its value could be ranged from 140 to 240  $\Omega$  depending on the clock driver vendor's requirement. R2 is used together with the SerDes reference clock receiver's 50- $\Omega$  termination resistor to attenuate the LVPECL output's differential peak level such that it meets the MPC8313E SerDes3 reference clock's differential input amplitude requirement (between 200 and 800 mV differential peak). For example, if the LVPECL output's differential peak is 900 mV and the desired SerDes reference clock input amplitude is selected as 600 mV, the attenuation factor is 0.67, which requires R2 = 25  $\Omega$ . Consult with the clock driver chip manufacturer to verify whether this connection scheme is compatible with a particular clock driver chip.



Figure 29. AC-Coupled Differential Connection with LVPECL Clock Driver (Reference Only)

This figure shows the SerDes reference clock connection reference circuits for a single-ended clock driver. It assumes the DC levels of the clock driver are compatible with the MPC8313E SerDes reference clock input's DC requirement.



Figure 30. Single-Ended Connection (Reference Only)



| Parameter                      | Symbol <sup>1</sup> | Min | Мах | Unit | Note |
|--------------------------------|---------------------|-----|-----|------|------|
| Clock to output high impedance | t <sub>PCKHOZ</sub> | —   | 14  | ns   | 2, 3 |
| Input setup to clock           | t <sub>PCIVKH</sub> | 3.0 | _   | ns   | 2, 4 |
| Input hold from clock          | t <sub>PCIXKH</sub> | 0   | —   | ns   | 2, 4 |

### Table 51. PCI AC Timing Specifications at 66 MHz (continued)

#### Notes:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the PCI\_SYNC\_IN clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state.
</sub>

- 2. See the timing measurement conditions in the PCI 2.3 Local Bus Specifications.
- 3. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 4. Input timings are measured at the pin.

### This table shows the PCI AC timing specifications at 33 MHz.

### Table 52. PCI AC Timing Specifications at 33 MHz

| Parameter                      | Symbol <sup>1</sup> | Min | Max | Unit | Note |
|--------------------------------|---------------------|-----|-----|------|------|
| Clock to output valid          | <sup>t</sup> PCKHOV | —   | 11  | ns   | 2    |
| Output hold from clock         | t <sub>PCKHOX</sub> | 2   | _   | ns   | 2    |
| Clock to output high impedance | t <sub>PCKHOZ</sub> | —   | 14  | ns   | 2, 3 |
| Input setup to clock           | t <sub>PCIVKH</sub> | 3.0 |     | ns   | 2, 4 |
| Input hold from clock          | t <sub>PCIXKH</sub> | 0   | _   | ns   | 2, 4 |

#### Notes:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the PCI\_SYNC\_IN clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state.
</sub>

- 2. See the timing measurement conditions in the PCI 2.3 Local Bus Specifications.
- 3. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 4. Input timings are measured at the pin.

This figure provides the AC test load for PCI.



Figure 48. PCI AC Test Load



This table provides the DC electrical characteristics for the GPIO when the GPIO pins are operating from a 2.5-V supply.

| Parameters           | Symbol           | Con                                | ditions                | Min                   | Мах                    | Unit |
|----------------------|------------------|------------------------------------|------------------------|-----------------------|------------------------|------|
| Supply voltage 2.5 V | NV <sub>DD</sub> |                                    | —                      | 2.37                  | 2.63                   | V    |
| Output high voltage  | V <sub>OH</sub>  | I <sub>OH</sub> = -1.0 mA          | NV <sub>DD</sub> = min | 2.00                  | NV <sub>DD</sub> + 0.3 | V    |
| Output low voltage   | V <sub>OL</sub>  | I <sub>OL</sub> = 1.0 mA           | NV <sub>DD</sub> = min | V <sub>SS</sub> – 0.3 | 0.40                   | V    |
| Input high voltage   | V <sub>IH</sub>  | —                                  | NV <sub>DD</sub> = min | 1.7                   | NV <sub>DD</sub> + 0.3 | V    |
| Input low voltage    | V <sub>IL</sub>  | —                                  | NV <sub>DD</sub> = min | -0.3                  | 0.70                   | V    |
| Input high current   | IIH              | V <sub>IN</sub> = NV <sub>DD</sub> |                        | —                     | 10                     | μA   |
| Input low current    | ۱ <sub>IL</sub>  | V <sub>IN</sub>                    | I = V <sub>SS</sub>    | -15                   | —                      | μA   |

| Table 56. GPIO (When Operating at 2.5 V) DC Electrical Characteristics |
|------------------------------------------------------------------------|
|------------------------------------------------------------------------|

Note:

1. This specification only applies to GPIO pins that are operating from a 2.5-V supply. See Table 62 for the power supply listed for the individual GPIO signal

# 16.2 GPIO AC Timing Specifications

This table provides the GPIO input and output AC timing specifications.

| Characteristic                  | Symbol <sup>2</sup> | Min | Unit |
|---------------------------------|---------------------|-----|------|
| GPIO inputs—minimum pulse width | t <sub>PIWID</sub>  | 20  | ns   |

Notes:

1. Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of SYS\_CLKIN. Timings are measured at the pin.

2. GPIO inputs and outputs are asynchronous to any visible clock. GPIO outputs should be synchronized before use by any external synchronous logic. GPIO inputs are required to be valid for at least t<sub>PIWID</sub> ns to ensure proper operation.

This figure provides the AC test load for the GPIO.



Figure 52. GPIO AC Test Load



# 19.2 Mechanical Dimensions of the MPC8313E TEPBGAII

This figure shows the mechanical dimensions and bottom surface nomenclature of the 516-TEPBGAII package.



#### Notes:

- 1. All dimensions are in millimeters.
- 2. Dimensions and tolerances per ASME Y14.5M-1994.
- 3. Maximum solder ball diameter measured parallel to datum A.
- 4. Datum A, the seating plane, is determined by the spherical crowns of the solder balls.
- 5. Package code 5368 is to account for PGE and the built-in heat spreader.

#### Figure 56. Mechanical Dimension and Bottom Surface Nomenclature of the MPC8313E TEPBGAII



| Signal     | Package Pin Number             | Pin Type | Power<br>Supply  | Note |
|------------|--------------------------------|----------|------------------|------|
| MEMC_MCS0  | D10                            | 0        | GV <sub>DD</sub> | _    |
| MEMC_MCS1  | A10                            | 0        | GV <sub>DD</sub> | _    |
| MEMC_MCKE  | B14                            | 0        | GV <sub>DD</sub> | 3    |
| MEMC_MCK   | A13                            | 0        | GV <sub>DD</sub> | _    |
| MEMC_MCK   | A14                            | 0        | GV <sub>DD</sub> | —    |
| MEMC_MODT0 | B23                            | 0        | GV <sub>DD</sub> |      |
| MEMC_MODT1 | C23                            | 0        | GV <sub>DD</sub> | —    |
|            | Local Bus Controller Interface |          |                  |      |
| LAD0       | K25                            | I/O      | LV <sub>DD</sub> | 11   |
| LAD1       | K24                            | I/O      | LV <sub>DD</sub> | 11   |
| LAD2       | K23                            | I/O      | LV <sub>DD</sub> | 11   |
| LAD3       | K22                            | I/O      | LV <sub>DD</sub> | 11   |
| LAD4       | J25                            | I/O      | LV <sub>DD</sub> | 11   |
| LAD5       | J24                            | I/O      | LV <sub>DD</sub> | 11   |
| LAD6       | J23                            | I/O      | LV <sub>DD</sub> | 11   |
| LAD7       | J22                            | I/O      | LV <sub>DD</sub> | 11   |
| LAD8       | H24                            | I/O      | LV <sub>DD</sub> | 11   |
| LAD9       | F26                            | I/O      | LV <sub>DD</sub> | 11   |
| LAD10      | G24                            | I/O      | LV <sub>DD</sub> | 11   |
| LAD11      | F25                            | I/O      | LV <sub>DD</sub> | 11   |
| LAD12      | E25                            | I/O      | LV <sub>DD</sub> | 11   |
| LAD13      | F24                            | I/O      | LV <sub>DD</sub> | 11   |
| LAD14      | G22                            | I/O      | LV <sub>DD</sub> | 11   |
| LAD15      | F23                            | I/O      | LV <sub>DD</sub> | 11   |
| LA16       | AC25                           | 0        | LV <sub>DD</sub> | 11   |
| LA17       | AC26                           | 0        | LV <sub>DD</sub> | 11   |
| LA18       | AB22                           | 0        | LV <sub>DD</sub> | 11   |
| LA19       | AB23                           | 0        | LV <sub>DD</sub> | 11   |
| LA20       | AB24                           | 0        | LV <sub>DD</sub> | 11   |
| LA21       | AB25                           | 0        | LV <sub>DD</sub> | 11   |
| LA22       | AB26                           | 0        | LV <sub>DD</sub> | 11   |
| LA23       | E22                            | 0        | LV <sub>DD</sub> | 11   |



| Signal                      | Package Pin Number | Pin Type | Power<br>Supply  | Note |
|-----------------------------|--------------------|----------|------------------|------|
| LA24                        | E23                | 0        | LV <sub>DD</sub> | 11   |
| LA25                        | D22                | 0        | LV <sub>DD</sub> | 11   |
| LCS0                        | D23                | 0        | LV <sub>DD</sub> | 10   |
| LCS1                        | J26                | 0        | LV <sub>DD</sub> | 10   |
| LCS2                        | F22                | 0        | LV <sub>DD</sub> | 10   |
| LCS3                        | D26                | 0        | LV <sub>DD</sub> | 10   |
| LWE0/LFWE                   | E24                | 0        | LV <sub>DD</sub> | 10   |
| LWE1                        | H26                | 0        | LV <sub>DD</sub> | 10   |
| LBCTL                       | L22                | 0        | LV <sub>DD</sub> | 10   |
| LALE/M1LALE/M2LALE          | E26                | 0        | LV <sub>DD</sub> | 11   |
| LGPL0/LFCLE                 | AA23               | 0        | LV <sub>DD</sub> |      |
| LGPL1/LFALE                 | AA24               | 0        | LV <sub>DD</sub> |      |
| LGPL2/LOE/LFRE              | AA25               | 0        | LV <sub>DD</sub> | 10   |
| LGPL3/LFWP                  | AA26               | 0        | LV <sub>DD</sub> |      |
| LGPL4/LGTA/LUPWAIT/LFRB     | Y22                | I/O      | LV <sub>DD</sub> | 2    |
| LGPL5                       | E21                | 0        | LV <sub>DD</sub> | 10   |
| LCLK0                       | H22                | 0        | LV <sub>DD</sub> | 11   |
| LCLK1                       | G26                | 0        | LV <sub>DD</sub> | 11   |
| LA0/GPIO0/MSRCID0           | AC24               | I/O      | LV <sub>DD</sub> |      |
| LA1/GPIO1//MSRCID1          | Y24                | I/O      | LV <sub>DD</sub> |      |
| LA2/GPIO2//MSRCID2          | Y26                | I/O      | LV <sub>DD</sub> |      |
| LA3/GPIO3//MSRCID3          | W22                | I/O      | LV <sub>DD</sub> |      |
| LA4/GPIO4//MSRCID4          | W24                | I/O      | LV <sub>DD</sub> |      |
| LA5/GPIO5/MDVAL             | W26                | I/O      | LV <sub>DD</sub> |      |
| LA6/GPIO6                   | V22                | I/O      | LV <sub>DD</sub> |      |
| LA7/GPIO7/TSEC_1588_TRIG2   | V23                | I/O      | LV <sub>DD</sub> | 8    |
| LA8/GPIO13/TSEC_1588_ALARM1 | V24                | I/O      | LV <sub>DD</sub> | 8    |
| LA9/GPIO14/TSEC_1588_PP3    | V25                | I/O      | LV <sub>DD</sub> | 8    |
| LA10/TSEC_1588_CLK          | V26                | 0        | LV <sub>DD</sub> | 8    |
| LA11/TSEC_1588_GCLK         | U22                | 0        | LV <sub>DD</sub> | 8    |
| LA12/TSEC_1588_PP1          | AD24               | 0        | LV <sub>DD</sub> | 8    |
| LA13/TSEC_1588_PP2          | L25                | 0        | LV <sub>DD</sub> | 8    |

## Table 62. MPC8313E TEPBGAII Pinout Listing (continued)



### Table 62. MPC8313E TEPBGAII Pinout Listing (continued)

| Signal         | Package Pin Number | Pin Type | Power<br>Supply  | Note |
|----------------|--------------------|----------|------------------|------|
| TMS            | E4                 | l        | NV <sub>DD</sub> | 4    |
| TRST           | E5                 | I        | NV <sub>DD</sub> | 4    |
|                | TEST               |          | I I              |      |
| TEST_MODE      | F4                 | l        | $NV_{DD}$        | 6    |
|                | DEBUG              |          |                  |      |
| QUIESCE        | F5                 | 0        | $NV_{DD}$        | _    |
|                | System Control     |          |                  |      |
| HRESET         | F2                 | I/O      | $NV_{DD}$        | 1    |
| PORESET        | F3                 | I        | NV <sub>DD</sub> | _    |
| SRESET         | F1                 | I        | NV <sub>DD</sub> | _    |
|                | Clocks             |          |                  |      |
| SYS_CR_CLK_IN  | U26                | I        | NV <sub>DD</sub> | _    |
| SYS_CR_CLK_OUT | U25                | 0        | NV <sub>DD</sub> | _    |
| SYS_CLK_IN     | U23                | I        | NV <sub>DD</sub> | _    |
| USB_CR_CLK_IN  | T26                | I        | NV <sub>DD</sub> | _    |
| USB_CR_CLK_OUT | R26                | 0        | NV <sub>DD</sub> | _    |
| USB_CLK_IN     | T22                | I        | NV <sub>DD</sub> | _    |
| PCI_SYNC_OUT   | U24                | 0        | NV <sub>DD</sub> | 3    |
| RTC_PIT_CLOCK  | R22                | I        | NV <sub>DD</sub> | _    |
| PCI_SYNC_IN    | T24                | I        | NV <sub>DD</sub> |      |
|                | MISC               |          | 1                |      |
| THERM0         | N1                 | Ι        | NV <sub>DD</sub> | 7    |
| THERM1         | N3                 | Ι        | NV <sub>DD</sub> | 7    |
|                | PCI                |          | 1                |      |
| PCI_INTA       | AF7                | 0        | NV <sub>DD</sub> | _    |
| PCI_RESET_OUT  | AB11               | 0        | NV <sub>DD</sub> | _    |
| PCI_AD0        | AB20               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD1        | AF23               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD2        | AF22               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD3        | AB19               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD4        | AE22               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD5        | AF21               | I/O      | NV <sub>DD</sub> | _    |



| Signal               | Package Pin Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Pin Type                                         | Power<br>Supply | Note |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-----------------|------|
| V <sub>SS</sub>      | B1,B2,B8,B9,B16,B17,C1,<br>C2,C3,C4,C5,C24,C25,<br>C26,D3,D4,D12,D13,D20,<br>D21,F8,F11,F13,F16,F17,<br>F21,G2,G25,H2,H6,H21,<br>H25,L4,L6,L11,L12,L13,<br>L14,L15,L16,L21,L23,M4,<br>M11,M12,M13,M14,M15,<br>M16,M23,N6,N11,N12,<br>N13,N14,N15,N16,<br>N21,N23,P11,P12,P13,<br>P14,P15,P16,P23,P25,<br>R11,R12,R13,R14,R15,<br>R16,R25,T6,T11,T12,T13,<br>T14,T15,T16,T21,T25,U5,<br>U6,U21,W4,W23,Y4,Y23,<br>AA8,AA11,AA13,AA16,<br>AA17,AA21,AC4,AC5,<br>AC12,AC13,AC20,AC21,<br>AD1,AE2,AE8,AE9,AE16,<br>AE17,AF2 |                                                  |                 |      |
| XCOREV <sub>DD</sub> | T1,U2,V2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Core power for<br>SerDes<br>transceivers (1.0 V) | _               | _    |
| XCOREV <sub>SS</sub> | P2,R2,T3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | —                                                |                 |      |
| XPADV <sub>DD</sub>  | P5,U4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Pad power for<br>SerDes<br>transceivers (1.0 V)  |                 |      |
| XPADV <sub>SS</sub>  | P3,V4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | —                                                | _               | —    |

### Table 62. MPC8313E TEPBGAII Pinout Listing (continued)

Notes:

- 1. This pin is an open drain signal. A weak pull-up resistor (1 k $\Omega$ ) should be placed on this pin to NV<sub>DD</sub>.
- 2. This pin is an open drain signal. A weak pull-up resistor (2–10 k $\Omega$ ) should be placed on this pin to  $NV_{DD}$ .
- 3. This output is actively driven during reset rather than being three-stated during reset.
- 4. These JTAG pins have weak internal pull-up P-FETs that are always enabled.
- 5. This pin should have a weak pull up if the chip is in PCI host mode. Follow PCI specifications recommendation.
- 6. This pin must always be tied to V<sub>SS</sub>.
- 7. Internal thermally sensitive resistor, resistor value varies linearly with temperature. Useful for determining the junction temperature.
- 8. 1588 signals are available on these pins only in MPC8313 Rev 2.x or later.
- 9. LB\_POR\_CFG\_BOOT\_ECC\_DIS is available only in MPC8313 Rev 2.x or later.
- 10. This pin has an internal pull-up.
- 11. This pin has an internal pull-down.
- 12. In MII mode, GTX\_CLK should be pulled down by  $300\Omega$  to V<sub>SS</sub>.



| Unit                                      | Default<br>Frequency | Options                            |  |
|-------------------------------------------|----------------------|------------------------------------|--|
| TSEC1                                     | csb_clk              | Off, csb_clk, csb_clk/2, csb_clk/3 |  |
| TSEC2                                     | csb_clk              | Off, csb_clk, csb_clk/2, csb_clk/3 |  |
| Security Core, I <sup>2</sup> C, SAP, TPR | csb_clk              | Off, csb_clk, csb_clk/2, csb_clk/3 |  |
| USB DR                                    | csb_clk              | Off, csb_clk, csb_clk/2, csb_clk/3 |  |
| PCI and DMA complex                       | csb_clk              | Off, csb_clk                       |  |

### Table 63. Configurable Clock Units

This table provides the operating frequencies for the MPC8313E TEPBGAII under recommended operating conditions (see Table 2).

| Characteristic <sup>1</sup>                      | Maximum Operating<br>Frequency | Unit |  |
|--------------------------------------------------|--------------------------------|------|--|
| e300 core frequency (core_clk)                   | 333                            | MHz  |  |
| Coherent system bus frequency ( <i>csb_clk</i> ) | 167                            | MHz  |  |
| DDR1/2 memory bus frequency (MCK) <sup>2</sup>   | 167                            | MHz  |  |
| Local bus frequency (LCLKn) <sup>3</sup>         | 66                             | MHz  |  |
| PCI input frequency (SYS_CLK_IN or PCI_CLK)      | 66                             | MHz  |  |

### Table 64. Operating Frequencies for TEPBGAII

#### Note:

- The SYS\_CLK\_IN frequency, RCWL[SPMF], and RCWL[COREPLL] settings must be chosen such that the resulting csb\_clk, MCK, LCLK[0:1], and core\_clk frequencies do not exceed their respective maximum or minimum operating frequencies. The value of SCCR[ENCCM] and SCCR[USBDRCM] must be programmed such that the maximum internal operating frequency of the security core and USB modules do not exceed their respective value listed in this table.
- 2. The DDR data rate is 2x the DDR memory bus frequency.
- 3. The local bus frequency is 1/2, 1/4, or 1/8 of the *lbc\_clk* frequency (depending on LCRR[CLKDIV]), which is in turn, 1x or 2x the *csb\_clk* frequency (depending on RCWL[LBCM]).

# 20.1 System PLL Configuration

The system PLL is controlled by the RCWL[SPMF] parameter. This table shows the multiplication factor encodings for the system PLL.

| RCWL[SPMF] | System PLL<br>Multiplication Factor |
|------------|-------------------------------------|
| 0000       | Reserved                            |
| 0001       | Reserved                            |
| 0010       | × 2                                 |
| 0011       | × 3                                 |

#### Table 65. System PLL Multiplication Factors



This table summarizes the signal impedance targets. The driver impedance are targeted at minimum  $V_{DD}$ , nominal NV<sub>DD</sub>, 105°C.

| Impedance      | Local Bus, Ethernet,<br>DUART, Control,<br>Configuration, Power<br>Management | PCI Signals<br>(Not Including PCI<br>Output Clocks) | PCI Output Clocks<br>(Including<br>PCI_SYNC_OUT) | DDR DRAM  | Symbol            | Unit |
|----------------|-------------------------------------------------------------------------------|-----------------------------------------------------|--------------------------------------------------|-----------|-------------------|------|
| R <sub>N</sub> | 42 Target                                                                     | 25 Target                                           | 42 Target                                        | 20 Target | Z <sub>0</sub>    | Ω    |
| R <sub>P</sub> | 42 Target                                                                     | 25 Target                                           | 42 Target                                        | 20 Target | Z <sub>0</sub>    | Ω    |
| Differential   | NA                                                                            | NA                                                  | NA                                               | NA        | Z <sub>DIFF</sub> | Ω    |

 Table 71. Impedance Characteristics

Note: Nominal supply voltages. See Table 1,  $T_J$  = 105 °C.

# 22.7 Configuration Pin Muxing

The MPC8313E provides the user with power-on configuration options which can be set through the use of external pull-up or pull-down resistors of 4.7 k $\Omega$  on certain output pins (see customer visible configuration pins). These pins are generally used as output only pins in normal operation.

While HRESET is asserted however, these pins are treated as inputs. The value presented on these pins while HRESET is asserted, is latched when PORESET deasserts, at which time the input receiver is disabled and the I/O circuit takes on its normal function. Careful board layout with stubless connections to these pull-up/pull-down resistors coupled with the large value of the pull-up/pull-down resistor should minimize the disruption of signal quality or speed for output pins thus configured.

# 22.8 Pull-Up Resistor Requirements

The MPC8313E requires high resistance pull-up resistors (10 k $\Omega$  is recommended) on open drain type pins including I<sup>2</sup>C, and IPIC (integrated programmable interrupt controller).

Correct operation of the JTAG interface requires configuration of a group of system control pins as demonstrated in Figure 61. Care must be taken to ensure that these pins are maintained at a valid deasserted state under normal operating conditions because most have asynchronous behavior and spurious assertion, which give unpredictable results.

Refer to the PCI 2.2 Specification, for all pull-ups required for PCI.

# 22.9 JTAG Configuration Signals

Boundary scan testing is enabled through the JTAG interface signals. The TRST signal is optional in IEEE 1149.1, but is provided on any Freescale devices that are built on Power Architecture technology. The device requires TRST to be asserted during reset conditions to ensure the JTAG boundary logic does not interfere with normal chip operation. While it is possible to force the TAP controller to the reset state using only the TCK and TMS signals, systems generally assert TRST during power-on reset. Because the JTAG interface is also used for accessing the common on-chip processor (COP) function, simply tying TRST to PORESET is not practical.