# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                                |
|---------------------------------|-------------------------------------------------------------------------|
| Core Processor                  | PowerPC e300c3                                                          |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                          |
| Speed                           | 267MHz                                                                  |
| Co-Processors/DSP               | Security; SEC 2.2                                                       |
| RAM Controllers                 | DDR, DDR2                                                               |
| Graphics Acceleration           | No                                                                      |
| Display & Interface Controllers | -                                                                       |
| Ethernet                        | 10/100/1000Mbps (2)                                                     |
| SATA                            | -                                                                       |
| USB                             | USB 2.0 + PHY (1)                                                       |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                        |
| Operating Temperature           | -40°C ~ 105°C (TA)                                                      |
| Security Features               | Cryptography                                                            |
| Package / Case                  | 516-BBGA Exposed Pad                                                    |
| Supplier Device Package         | 516-TEPBGA (27x27)                                                      |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8313eczqaddb |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 1.10 Serial Peripheral Interface (SPI)

The serial peripheral interface (SPI) allows the MPC8313E to exchange data between other PowerQUICC family chips, Ethernet PHYs for configuration, and peripheral devices such as EEPROMs, real-time clocks, A/D converters, and ISDN devices.

The SPI is a full-duplex, synchronous, character-oriented channel that supports a four-wire interface (receive, transmit, clock, and slave select). The SPI block consists of transmitter and receiver sections, an independent baud-rate generator, and a control unit.

# 1.11 DMA Controller, Dual I<sup>2</sup>C, DUART, Local Bus Controller, and Timers

The MPC8313E provides an integrated four-channel DMA controller with the following features:

- Allows chaining (both extended and direct) through local memory-mapped chain descriptors (accessible by local masters)
- Supports misaligned transfers

There are two  $I^2C$  controllers. These synchronous, multi-master buses can be connected to additional devices for expansion and system development.

The DUART supports full-duplex operation and is compatible with the PC16450 and PC16550 programming models. The 16-byte FIFOs are supported for both the transmitter and the receiver.

The MPC8313E local bus controller (LBC) port allows connections with a wide variety of external DSPs and ASICs. Three separate state machines share the same external pins and can be programmed separately to access different types of devices. The general-purpose chip select machine (GPCM) controls accesses to asynchronous devices using a simple handshake protocol. The three user programmable machines (UPMs) can be programmed to interface to synchronous devices or custom ASIC interfaces. Each chip select can be configured so that the associated chip interface can be controlled by the GPCM or UPM controller. The FCM provides a glueless interface to parallel-bus NAND Flash E2PROM devices. The FCM contains three basic configuration register groups—BR*n*, OR*n*, and FMR. Both may exist in the same system. The local bus can operate at up to 66 MHz.

The MPC8313E system timers include the following features: periodic interrupt timer, real time clock, software watchdog timer, and two general-purpose timer blocks.

# 2 Electrical Characteristics

This section provides the AC and DC electrical specifications and thermal characteristics for the MPC8313E. The MPC8313E is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications.



# **3** Power Characteristics

The estimated typical power dissipation, not including I/O supply power, for this family of MPC8313E devices is shown in this table. Table 5 shows the estimated typical I/O power dissipation.

| Core Frequency<br>(MHz) | CSB Frequency<br>(MHz) | Typical <sup>2</sup> | Maximum for<br>Rev. 1.0 Silicon <sup>3</sup> | Maximum for<br>Rev. 2.x or Later Silicon <sup>3</sup> | Unit |
|-------------------------|------------------------|----------------------|----------------------------------------------|-------------------------------------------------------|------|
| 333                     | 167                    | 820                  | 1020                                         | 1200                                                  | mW   |
| 400                     | 133                    | 820                  | 1020                                         | 1200                                                  | mW   |

#### Table 4. MPC8313E Power Dissipation<sup>1</sup>

#### Note:

 The values do not include I/O supply power or AV<sub>DD</sub>, but do include core, USB PLL, and a portion of SerDes digital power (not including XCOREV<sub>DD</sub>, XPADV<sub>DD</sub>, or SDAV<sub>DD</sub>, which all have dedicated power supplies for the SerDes PHY).

2. Typical power is based on a voltage of  $V_{DD}$  = 1.05 V and an artificial smoker test running at room temperature.

3. Maximum power is based on a voltage of  $V_{DD}$  = 1.05 V, a junction temperature of T<sub>J</sub> = 105°C, and an artificial smoker test.

This table describes a typical scenario where blocks with the stated percentage of utilization and impedances consume the amount of power described.

| Interface                                                                                                                                                                                                            | Parameter           | GV <sub>DD</sub><br>(1.8 V) | GV <sub>DD</sub><br>(2.5 V) | NV <sub>DD</sub><br>(3.3 V) | LV <sub>DDA</sub> /<br>LV <sub>DDB</sub><br>(3.3 V) | LV <sub>DDA</sub> /<br>LV <sub>DDB</sub><br>(2.5 V) | LV <sub>DD</sub><br>(3.3 V) | Unit | Comments                 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------------------------------|-----------------------------------------------------|-----------------------------|------|--------------------------|
| DDR 1, 60% utilization,<br>50% read/write                                                                                                                                                                            | 333 MHz,<br>32 bits | —                           | 0.355                       | —                           | _                                                   | —                                                   | —                           | W    |                          |
| $\begin{array}{l} R_{s} = 22 \ \Omega \\ R_{t} = 50 \ \Omega \\ \text{single pair of clock} \\ \text{capacitive load: data} = 8 \ pF, \\ \text{control address} = 8 \ pF, \\ \text{clock} = 8 \ pF \end{array}$      | 266 MHz,<br>32 bits | _                           | 0.323                       | _                           | _                                                   | _                                                   | _                           | W    | _                        |
| DDR 2, 60% utilization,<br>50% read/write                                                                                                                                                                            | 333 MHz,<br>32 bits | 0.266                       | —                           | —                           | _                                                   | —                                                   | —                           | W    | _                        |
| $\begin{array}{l} R_{s} = 22 \; \Omega \\ R_{t} = 75 \; \Omega \\ \text{single pair of clock} \\ \text{capacitive load: data} = 8 \; pF, \\ \text{control address} = 8 \; pF, \\ \text{clock} = 8 \; pF \end{array}$ | 266 MHz,<br>32 bits | 0.246                       | _                           | _                           | _                                                   | _                                                   | _                           | W    | _                        |
| PCI I/O load = 50 pF                                                                                                                                                                                                 | 33 MHz              | —                           | _                           | 0.120                       |                                                     | —                                                   | —                           | W    | _                        |
|                                                                                                                                                                                                                      | 66 MHz              |                             | —                           | 0.249                       |                                                     | —                                                   | —                           | W    | _                        |
| Local bus I/O load = 20 pF                                                                                                                                                                                           | 66 MHz              |                             |                             |                             |                                                     | —                                                   | 0.056                       | W    | _                        |
|                                                                                                                                                                                                                      | 50 MHz              | _                           | —                           | —                           | _                                                   | —                                                   | 0.040                       | W    | _                        |
| TSEC I/O load = 20 pF                                                                                                                                                                                                | MII,<br>25 MHz      | —                           | _                           | —                           | 0.008                                               | _                                                   | —                           | W    | Multiple by<br>number of |
|                                                                                                                                                                                                                      | RGMII,<br>125 MHz   | —                           | —                           | —                           | 0.078                                               | 0.044                                               | —                           | W    | interface used           |

Table 5. MPC8313E Typical I/O Power Dissipation



# 6.1 DDR and DDR2 SDRAM DC Electrical Characteristics

This table provides the recommended operating conditions for the DDR2 SDRAM component(s) when  $GV_{DD}(typ) = 1.8 \text{ V}.$ 

| Parameter/Condition                              | Symbol            | Min                       | Мах                       | Unit | Note |
|--------------------------------------------------|-------------------|---------------------------|---------------------------|------|------|
| I/O supply voltage                               | GV <sub>DD</sub>  | 1.7                       | 1.9                       | V    | 1    |
| I/O reference voltage                            | MV <sub>REF</sub> | $0.49 	imes GV_{DD}$      | $0.51 \times GV_{DD}$     | V    | 2    |
| I/O termination voltage                          | V <sub>TT</sub>   | MV <sub>REF</sub> – 0.04  | MV <sub>REF</sub> + 0.04  | V    | 3    |
| Input high voltage                               | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.125 | GV <sub>DD</sub> + 0.3    | V    | _    |
| Input low voltage                                | V <sub>IL</sub>   | -0.3                      | MV <sub>REF</sub> – 0.125 | V    | _    |
| Output leakage current                           | I <sub>OZ</sub>   | -9.9                      | 9.9                       | μΑ   | 4    |
| Output high current (V <sub>OUT</sub> = 1.420 V) | I <sub>OH</sub>   | -13.4                     | —                         | mA   |      |
| Output low current (V <sub>OUT</sub> = 0.280 V)  | I <sub>OL</sub>   | 13.4                      | _                         | mA   | _    |

Table 12. DDR2 SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 1.8 V

Notes:

1.  $GV_{DD}$  is expected to be within 50 mV of the DRAM  $GV_{DD}$  at all times.

2.  $MV_{REF}$  is expected to be equal to  $0.5 \times GV_{DD}$ , and to track  $GV_{DD}$  DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}$  may not exceed ±2% of the DC value.

3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub>. This rail should track variations in the DC level of MV<sub>REF</sub>.

4. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.

This table provides the DDR2 capacitance when  $GV_{DD}(typ) = 1.8$  V.

| Table 13. | DDR2 SD | RAM Capa | citance for | GV <sub>DD</sub> (tvp) =                | 1.8 V |
|-----------|---------|----------|-------------|-----------------------------------------|-------|
|           |         |          |             | ~ ` ``````````````````````````````````` |       |

| Parameter/Condition                          | Symbol           | Min | Max | Unit | Note |
|----------------------------------------------|------------------|-----|-----|------|------|
| Input/output capacitance: DQ, DQS, DQS       | CIO              | 6   | 8   | pF   | 1    |
| Delta input/output capacitance: DQ, DQS, DQS | C <sub>DIO</sub> | _   | 0.5 | pF   | 1    |

Note:

1. This parameter is sampled.  $GV_{DD}$  = 1.8 V ± 0.090 V, f = 1 MHz,  $T_A$  = 25°C,  $V_{OUT}$  =  $GV_{DD}/2$ ,  $V_{OUT}$  (peak-to-peak) = 0.2 V.

This table provides the recommended operating conditions for the DDR SDRAM component(s) when  $GV_{DD}(typ) = 2.5 \text{ V}.$ 

Table 14. DDR SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 2.5 V

| Parameter/Condition     | Symbol            | Min                      | Мах                      | Unit | Note |
|-------------------------|-------------------|--------------------------|--------------------------|------|------|
| I/O supply voltage      | GV <sub>DD</sub>  | 2.3                      | 2.7                      | V    | 1    |
| I/O reference voltage   | MV <sub>REF</sub> | $0.49 	imes GV_{DD}$     | $0.51 \times GV_{DD}$    | V    | 2    |
| I/O termination voltage | V <sub>TT</sub>   | MV <sub>REF</sub> – 0.04 | MV <sub>REF</sub> + 0.04 | V    | 3    |
| Input high voltage      | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.15 | GV <sub>DD</sub> + 0.3   | V    | —    |
| Input low voltage       | V <sub>IL</sub>   | -0.3                     | MV <sub>REF</sub> – 0.15 | V    | —    |



This table provides the input AC timing specifications for the DDR SDRAM when  $GV_{DD}(typ) = 2.5 \text{ V}$ .

#### Table 18. DDR SDRAM Input AC Timing Specifications for 2.5-V Interface

At recommended operating conditions with  $GV_{DD}$  of 2.5 ± 5%.

| Parameter             | Symbol          | Min Max                    |                          | Unit | Note |
|-----------------------|-----------------|----------------------------|--------------------------|------|------|
| AC input low voltage  | V <sub>IL</sub> | —                          | MV <sub>REF</sub> – 0.31 | V    | _    |
| AC input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.31 — |                          | V    | -    |

This table provides the input AC timing specifications for the DDR2 SDRAM interface.

#### Table 19. DDR and DDR2 SDRAM Input AC Timing Specifications

At recommended operating conditions. with  $\text{GV}_{\text{DD}}$  of 2.5 ± 5%.

| Parameter                    | Symbol              | Min  | Мах | Unit | Note |
|------------------------------|---------------------|------|-----|------|------|
| Controller skew for MDQS—MDQ | t <sub>CISKEW</sub> | _    | —   | ps   | 1, 2 |
| 333 MHz                      | _                   | -750 | 750 |      | _    |
| 266 MHz                      | _                   | -750 | 750 |      | —    |

Notes:

- 1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS[*n*] and any corresponding bit that is captured with MDQS[*n*]. This should be subtracted from the total timing budget.
- The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called t<sub>DISKEW</sub>. This can be determined by the following equation: t<sub>DISKEW</sub> = ± (T/4 – abs(t<sub>CISKEW</sub>)) where T is the clock period and abs(t<sub>CISKEW</sub>) is the absolute value of t<sub>CISKEW</sub>.

This figure illustrates the DDR input timing diagram showing the t<sub>DISKEW</sub> timing parameter.





### 6.2.2 DDR and DDR2 SDRAM Output AC Timing Specifications

Table 20. DDR and DDR2 SDRAM Output AC Timing Specifications for Rev. 1.0 Silicon

| Parameter                                                              | Symbol <sup>1</sup>                         | Min                             | Мах                        | Unit | Note |
|------------------------------------------------------------------------|---------------------------------------------|---------------------------------|----------------------------|------|------|
| MCK[ <i>n</i> ] cycle time, MCK[ <i>n</i> ]/MCK[ <i>n</i> ] crossing   | t <sub>MCK</sub>                            | 6                               | 10                         | ns   | 2    |
| ADDR/CMD output setup with respect to MCK<br>333 MHz<br>266 MHz        | <sup>t</sup> DDKHAS                         | 2.1<br>2.5                      | _                          | ns   | 3    |
| ADDR/CMD output hold with respect to MCK<br>333 MHz<br>266 MHz         | t <sub>ddkhax</sub>                         | 2.4<br>3.15                     |                            | ns   | 3    |
| MCS[ <i>n</i> ] output setup with respect to MCK<br>333 MHz<br>266 MHz | <sup>t</sup> DDKHCS                         | 2.4<br>3.15                     |                            | ns   | 3    |
| MCS[ <i>n</i> ] output hold with respect to MCK<br>333 MHz<br>266 MHz  | <sup>t</sup> DDKHCX                         | 2.4<br>3.15                     | _                          | ns   | 3    |
| MCK to MDQS Skew                                                       | t <sub>DDKHMH</sub>                         | -0.6                            | 0.6                        | ns   | 4    |
| MDQ//MDM output setup with respect to<br>MDQS<br>333 MHz<br>266 MHz    | <sup>t</sup> DDKHDS,<br><sup>t</sup> DDKLDS | 800<br>900                      | —                          | ps   | 5    |
| MDQ//MDM output hold with respect to MDQS<br>333 MHz<br>266 MHz        | <sup>t</sup> DDKHDX,<br><sup>t</sup> DDKLDX | 900<br>1100                     |                            | ps   | 5    |
| MDQS preamble start                                                    | t <sub>DDKHMP</sub>                         | $-0.5\times t_{\text{MCK}}-0.6$ | $-0.5 	imes t_{MCK}$ + 0.6 | ns   | 6    |
| MDQS epilogue end                                                      | t <sub>DDKHME</sub>                         | -0.6                            | 0.6                        | ns   | 6    |

#### Notes:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.
  </sub>
- 2. All MCK/MCK referenced measurements are made from the crossing of the two signals ±0.1 V.
- 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ//MDM/MDQS.
- 4. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK[n] clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the DQSS override bits in the TIMING\_CFG\_2 register. This is typically set to the same delay as the clock adjust in the CLK\_CNTL register. The timing parameters listed in the table assume that these 2 parameters have been set to the same adjustment value. See the MPC8313E PowerQUICC II Pro Integrated Processor Family Reference Manual, for a description and understanding of the timing modifications enabled by use of these bits.
- Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the microprocessor.
- 6. All outputs are referenced to the rising edge of MCK[n] at the pins of the microprocessor. Note that t<sub>DDKHMP</sub> follows the symbol conventions described in note 1.



| Parameter                                                              | Symbol <sup>1</sup>                         | Min                      | Max                                | Unit | Note |
|------------------------------------------------------------------------|---------------------------------------------|--------------------------|------------------------------------|------|------|
| MCK[ <i>n</i> ] cycle time, MCK[ <i>n</i> ]/MCK[ <i>n</i> ] crossing   | t <sub>MCK</sub>                            | 6                        | 10                                 | ns   | 2    |
| ADDR/CMD output setup with respect to MCK<br>333 MHz<br>266 MHz        | t <sub>DDKHAS</sub>                         | 2.1<br>2.5               | _                                  | ns   | 3    |
| ADDR/CMD output hold with respect to MCK<br>333 MHz<br>266 MHz         | t <sub>DDKHAX</sub>                         | 2.0<br>2.7               | _                                  | ns   | 3    |
| MCS[ <i>n</i> ] output setup with respect to MCK<br>333 MHz<br>266 MHz | t <sub>DDKHCS</sub>                         | 2.1<br>3.15              | _                                  | ns   | 3    |
| MCS[ <i>n</i> ] output hold with respect to MCK<br>333 MHz<br>266 MHz  | t <sub>DDKHCX</sub>                         | 2.0<br>2.7               | _                                  | ns   | 3    |
| MCK to MDQS Skew                                                       | t <sub>DDKHMH</sub>                         | -0.6                     | 0.6                                | ns   | 4    |
| MDQ//MDM output setup with respect to<br>MDQS<br>333 MHz<br>266 MHz    | <sup>t</sup> DDKHDS,<br><sup>t</sup> DDKLDS | 800<br>900               |                                    | ps   | 5    |
| MDQ//MDM output hold with respect to MDQS<br>333 MHz<br>266 MHz        | <sup>t</sup> DDKHDX,<br><sup>t</sup> DDKLDX | 750<br>1000              |                                    | ps   | 5    |
| MDQS preamble start                                                    | t <sub>DDKHMP</sub>                         | $-0.5\times t_{MCK}-0.6$ | $-0.5 \times t_{\text{MCK}} + 0.6$ | ns   | 6    |
| MDQS epilogue end                                                      | t <sub>DDKHME</sub>                         | -0.6                     | 0.6                                | ns   | 6    |

#### Table 21. DDR and DDR2 SDRAM Output AC Timing Specifications for Silicon Rev 2.x or Later

#### Notes:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.
  </sub>
- 2. All MCK/MCK referenced measurements are made from the crossing of the two signals ±0.1 V.
- 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ//MDM/MDQS.
- 4. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK[n] clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the DQSS override bits in the TIMING\_CFG\_2 register. This is typically set to the same delay as the clock adjust in the CLK\_CNTL register. The timing parameters listed in the table assume that these 2 parameters have been set to the same adjustment value. See the MPC8313E PowerQUICC II Pro Integrated Processor Family Reference Manual, for a description and understanding of the timing modifications enabled by use of these bits.
- Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the microprocessor.
- 6. All outputs are referenced to the rising edge of MCK[n] at the pins of the microprocessor. Note that t<sub>DDKHMP</sub> follows the symbol conventions described in note 1.



This figure shows the MII transmit AC timing diagram.



Figure 8. MII Transmit AC Timing Diagram

### 8.2.1.2 MII Receive AC Timing Specifications

This table provides the MII receive AC timing specifications.

Table 27. MII Receive AC Timing Specifications

At recommended operating conditions with  $\text{LV}_{\text{DDA}}/\text{LV}_{\text{DDB}}/\text{NV}_{\text{DD}}$  of 3.3 V  $\pm$  0.3 V.

| Parameter/Condition                                                   | Symbol <sup>1</sup>                 | Min  | Тур | Max | Unit |
|-----------------------------------------------------------------------|-------------------------------------|------|-----|-----|------|
| RX_CLK clock period 10 Mbps                                           | t <sub>MRX</sub>                    | —    | 400 | —   | ns   |
| RX_CLK clock period 100 Mbps                                          | t <sub>MRX</sub>                    | —    | 40  | —   | ns   |
| RX_CLK duty cycle                                                     | t <sub>MRXH</sub> /t <sub>MRX</sub> | 35   | —   | 65  | %    |
| RXD[3:0], RX_DV, RX_ER setup time to RX_CLK                           | t <sub>MRDVKH</sub>                 | 10.0 | —   | —   | ns   |
| RXD[3:0], RX_DV, RX_ER hold time to RX_CLK                            | t <sub>MRDXKH</sub>                 | 10.0 | —   | —   | ns   |
| RX_CLK clock rise V <sub>IL</sub> (min) to V <sub>IH</sub> (max)      | t <sub>MRXR</sub>                   | 1.0  | —   | 4.0 | ns   |
| RX_CLK clock fall time V <sub>IH</sub> (max) to V <sub>IL</sub> (min) | t <sub>MRXF</sub>                   | 1.0  | —   | 4.0 | ns   |

Note:

- 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MRDVKH</sub> symbolizes MII receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>MRDXKL</sub> symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>MRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>MRX</sub> represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>
- 2. The frequency of RX\_CLK should not exceed the TX\_CLK by more than 300 ppm

This figure provides the AC test load for TSEC.



Figure 9. TSEC AC Test Load



## 8.2.2 RGMII and RTBI AC Timing Specifications

This table presents the RGMII and RTBI AC timing specifications.

#### Table 30. RGMII and RTBI AC Timing Specifications

At recommended operating conditions with  $LV_{DDA}/LV_{DDB}$  of 2.5 V ± 5%.

| Parameter/Condition                                    | Symbol <sup>1</sup>                   | Min  | Тур | Max  | Unit |
|--------------------------------------------------------|---------------------------------------|------|-----|------|------|
| Data to clock output skew (at transmitter)             | t <sub>SKRGT</sub>                    | -0.5 | _   | 0.5  | ns   |
| Data to clock input skew (at receiver) <sup>2</sup>    | t <sub>SKRGT</sub>                    | 1.0  | _   | 2.6  | ns   |
| Clock cycle duration <sup>3</sup>                      | t <sub>RGT</sub>                      | 7.2  | 8.0 | 8.8  | ns   |
| Duty cycle for 1000Base-T <sup>4, 5</sup>              | t <sub>RGTH</sub> /t <sub>RGT</sub>   | 45   | 50  | 55   | %    |
| Duty cycle for 10BASE-T and 100BASE-TX <sup>3, 5</sup> | t <sub>RGTH</sub> /t <sub>RGT</sub>   | 40   | 50  | 60   | %    |
| Rise time (20%–80%)                                    | t <sub>RGTR</sub>                     | _    | _   | 0.75 | ns   |
| Fall time (20%–80%)                                    | t <sub>RGTF</sub>                     | _    | _   | 0.75 | ns   |
| GTX_CLK125 reference clock period                      | t <sub>G12</sub> 6                    | _    | 8.0 | —    | ns   |
| GTX_CLK125 reference clock duty cycle                  | t <sub>G125H</sub> /t <sub>G125</sub> | 47   |     | 53   | %    |

Note:

- Note that, in general, the clock reference symbol representation for this section is based on the symbols RGT to represent RGMII and RTBI timing. For example, the subscript of t<sub>RGT</sub> represents the RTBI (T) receive (RX) clock. Note also that the notation for rise (R) and fall (F) times follows the clock symbol that is being represented. For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (RGT).
- 2. This implies that PC board design requires clocks to be routed such that an additional trace delay of greater than 1.5 ns is added to the associated clock signal.
- 3. For 10 and 100 Mbps,  $t_{RGT}$  scales to 400 ns ± 40 ns and 40 ns ± 4 ns, respectively.
- Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domains as long as the minimum duty cycle is not violated and stretching occurs for no more than three t<sub>RGT</sub> of the lowest speed transitioned between.
- 5. Duty cycle reference is  $LV_{DDA}/2$  or  $LV_{DDB}/2$ .
- 6. This symbol is used to represent the external GTX\_CLK125 and does not follow the original symbol naming convention.
- 7. The frequency of RX\_CLK should not exceed the GTX\_CLK125 by more than 300 ppm





Figure 25. Differential Reference Clock Input DC Requirements (External AC-Coupled)





### 9.2.3 Interfacing With Other Differential Signaling Levels

- With on-chip termination to XCOREV<sub>SS</sub>, the differential reference clocks inputs are HCSL (high-speed current steering logic) compatible DC coupled.
- Many other low voltage differential type outputs like LVDS (low voltage differential signaling) can be used but may need to be AC coupled due to the limited common mode input range allowed (100 to 400 mV) for DC-coupled connection.
- LVPECL outputs can produce a signal with too large of an amplitude and may need to be DC-biased at the clock driver output first, then followed with series attenuation resistor to reduce the amplitude, in addition to AC coupling.

#### NOTE

Figure 27 through Figure 30 are for conceptual reference only. Due to the fact that the clock driver chip's internal structure, output impedance, and termination requirements are different between various clock driver chip manufacturers, it is possible that the clock circuit reference designs provided by clock driver chip vendors are different from what is shown in the figures. They might also vary from one vendor to the other. Therefore, Freescale can neither provide the optimal clock driver reference circuits, nor guarantee the correctness of the following clock driver connection reference circuits. It is recommended that the system designer contact the selected clock driver chip vendor for the optimal reference circuits for the MPC8313E SerDes reference clock receiver requirement provided in this document.



assumes that the LVPECL clock driver's output impedance is 50  $\Omega$ . R1 is used to DC-bias the LVPECL outputs prior to AC coupling. Its value could be ranged from 140 to 240  $\Omega$  depending on the clock driver vendor's requirement. R2 is used together with the SerDes reference clock receiver's 50- $\Omega$  termination resistor to attenuate the LVPECL output's differential peak level such that it meets the MPC8313E SerDes3 reference clock's differential input amplitude requirement (between 200 and 800 mV differential peak). For example, if the LVPECL output's differential peak is 900 mV and the desired SerDes reference clock input amplitude is selected as 600 mV, the attenuation factor is 0.67, which requires R2 = 25  $\Omega$ . Consult with the clock driver chip manufacturer to verify whether this connection scheme is compatible with a particular clock driver chip.



Figure 29. AC-Coupled Differential Connection with LVPECL Clock Driver (Reference Only)

This figure shows the SerDes reference clock connection reference circuits for a single-ended clock driver. It assumes the DC levels of the clock driver are compatible with the MPC8313E SerDes reference clock input's DC requirement.



Figure 30. Single-Ended Connection (Reference Only)



# 11 Enhanced Local Bus

This section describes the DC and AC electrical specifications for the local bus interface.

# **11.1 Local Bus DC Electrical Characteristics**

This table provides the DC electrical characteristics for the local bus interface.

| Table 44. Local Bus DC Electrical Chara | cteristics at 3.3 V |
|-----------------------------------------|---------------------|
|-----------------------------------------|---------------------|

| Parameter                                                                  | Symbol          | Min                    | Мах                    | Unit |
|----------------------------------------------------------------------------|-----------------|------------------------|------------------------|------|
| High-level input voltage for Rev 1.0                                       | V <sub>IH</sub> | 2.0                    | LV <sub>DD</sub> + 0.3 | V    |
| High-level input voltage for Rev 2.x or later                              | V <sub>IH</sub> | 2.1                    | LV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage                                                    | V <sub>IL</sub> | -0.3                   | 0.8                    | V    |
| Input current, $(V_{IN}^{1} = 0 V \text{ or } V_{IN} = LV_{DD})$           | I <sub>IN</sub> | —                      | ±5                     | μΑ   |
| High-level output voltage, (LV <sub>DD</sub> = min, $I_{OH}$ = -2 mA)      | V <sub>OH</sub> | LV <sub>DD</sub> - 0.2 | —                      | V    |
| Low-level output voltage, (LV <sub>DD</sub> = min, I <sub>OH</sub> = 2 mA) | V <sub>OL</sub> | —                      | 0.2                    | V    |

Note: The parameters stated in above table are valid for all revisions unless explicitly mentioned.

# 11.2 Local Bus AC Electrical Specifications

This table describes the general timing parameters of the local bus interface.

Table 45. Local Bus General Timing Parameters

| Parameter                                                   | Symbol <sup>1</sup>   | Min  | Мах | Unit | Note |
|-------------------------------------------------------------|-----------------------|------|-----|------|------|
| Local bus cycle time                                        | t <sub>LBK</sub>      | 15   | _   | ns   | 2    |
| Input setup to local bus clock                              | t <sub>LBIVKH</sub>   | 7    | —   | ns   | 3, 4 |
| Input hold from local bus clock                             | t <sub>LBIXKH</sub>   | 1.0  | —   | ns   | 3, 4 |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT1</sub>  | 1.5  | —   | ns   | 5    |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT2</sub>  | 3    | —   | ns   | 6    |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT3</sub>  | 2.5  | —   | ns   | 7    |
| LALE output rise to LCLK negative edge                      | t <sub>LALEHOV</sub>  | —    | 3.0 | ns   |      |
| LALE output fall to LCLK negative edge                      | t <sub>LALETOT1</sub> | -1.5 | —   | ns   | 5    |
| LALE output fall to LCLK negative edge                      | t <sub>LALETOT2</sub> | -5.0 | —   | ns   | 6    |
| LALE output fall to LCLK negative edge                      | t <sub>LALETOT3</sub> | -4.5 | —   | ns   | 7    |
| Local bus clock to output valid                             | t <sub>LBKHOV</sub>   | —    | 3   | ns   | 3    |
| Local bus clock to output high impedance for LAD            | t <sub>LBKHOZ</sub>   | —    | 4   | ns   | 8    |



#### Table 49. I<sup>2</sup>C AC Electrical Specifications (continued)

All values refer to  $V_{IH}$  (min) and  $V_{IL}$  (max) levels (see Table 48).

| Parameter                                                                       | Symbol <sup>1</sup> | Min                                | Max | Unit |
|---------------------------------------------------------------------------------|---------------------|------------------------------------|-----|------|
| Data hold time:<br>CBUS compatible masters<br>I <sup>2</sup> C bus devices      | t <sub>I2DXKL</sub> | $\overline{0^2}$                   |     | μs   |
| Fall time of both SDA and SCL signals <sup>5</sup>                              | t <sub>I2CF</sub>   | —                                  | 300 | ns   |
| Setup time for STOP condition                                                   | t <sub>I2PVKH</sub> | 0.6                                | _   | μs   |
| Bus free time between a STOP and START condition                                | t <sub>I2KHDX</sub> | 1.3                                | _   | μs   |
| Noise margin at the LOW level for each connected device (including hysteresis)  | V <sub>NL</sub>     | $0.1 \times NV_{DD}$               | _   | V    |
| Noise margin at the HIGH level for each connected device (including hysteresis) | V <sub>NH</sub>     | $0.2 \times \text{NV}_{\text{DD}}$ | _   | V    |

#### Notes:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>12DVKH</sub> symbolizes I<sup>2</sup>C timing (I2) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>12C</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>12SXKL</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the start condition (S) went invalid (X) relative to the t<sub>12C</sub> clock reference (K) going to the bigh (H) state or hold time. Also, t<sub>12PVKH</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the start condition (S) went invalid (X) relative to the t<sub>12C</sub> clock reference (K) going to the stop condition (P) reaching the valid state (V) relative to the t<sub>12C</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
  </sub>
- The MPC8313E provides a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- 3. The maximum  $t_{12DVKH}$  has only to be met if the device does not stretch the LOW period ( $t_{12CL}$ ) of the SCL signal.
- 4.  $C_B$  = capacitance of one bus line in pF.
- 5. The MPC8313E does not follow the  $l^2C$ -BUS Specifications, Version 2.1, regarding the t<sub>I2CF</sub> AC parameter.

This figure provides the AC test load for the  $I^2C$ .



Figure 46. I<sup>2</sup>C AC Test Load



| Parameter                      | Symbol <sup>1</sup> | Min | Мах | Unit | Note |
|--------------------------------|---------------------|-----|-----|------|------|
| Clock to output high impedance | t <sub>PCKHOZ</sub> | _   | 14  | ns   | 2, 3 |
| Input setup to clock           | t <sub>PCIVKH</sub> | 3.0 | —   | ns   | 2, 4 |
| Input hold from clock          | t <sub>PCIXKH</sub> | 0   | —   | ns   | 2, 4 |

#### Table 51. PCI AC Timing Specifications at 66 MHz (continued)

#### Notes:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the PCI\_SYNC\_IN clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state.
</sub></sub>

2. See the timing measurement conditions in the PCI 2.3 Local Bus Specifications.

- 3. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 4. Input timings are measured at the pin.

#### This table shows the PCI AC timing specifications at 33 MHz.

#### Table 52. PCI AC Timing Specifications at 33 MHz

| Parameter                      | Symbol <sup>1</sup> | Min | Мах | Unit | Note |
|--------------------------------|---------------------|-----|-----|------|------|
| Clock to output valid          | <sup>t</sup> PCKHOV | —   | 11  | ns   | 2    |
| Output hold from clock         | t <sub>PCKHOX</sub> | 2   | —   | ns   | 2    |
| Clock to output high impedance | t <sub>PCKHOZ</sub> | —   | 14  | ns   | 2, 3 |
| Input setup to clock           | <sup>t</sup> PCIVKH | 3.0 | —   | ns   | 2, 4 |
| Input hold from clock          | t <sub>PCIXKH</sub> | 0   | —   | ns   | 2, 4 |

#### Notes:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the PCI\_SYNC\_IN clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state.
</sub>

- 2. See the timing measurement conditions in the PCI 2.3 Local Bus Specifications.
- 3. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 4. Input timings are measured at the pin.

This figure provides the AC test load for PCI.



Figure 48. PCI AC Test Load



This figure shows the SPI timing in slave mode (external clock).



Note: The clock edge is selectable on SPI.



This figure shows the SPI timing in master mode (internal clock).



Figure 55. SPI AC Timing in Master Mode (Internal Clock) Diagram

# 19 Package and Pin Listings

This section details package parameters, pin assignments, and dimensions. The MPC8313E is available in a thermally enhanced plastic ball grid array (TEPBGAII), see Section 19.1, "Package Parameters for the MPC8313E TEPBGAII," and Section 19.2, "Mechanical Dimensions of the MPC8313E TEPBGAII," for information on the TEPBGAII.

## 19.1 Package Parameters for the MPC8313E TEPBGAII

The package parameters are as provided in the following list. The package type is 27 mm  $\times$  27 mm, 516 TEPBGAII.

| Package outline         | $27 \text{ mm} \times 27 \text{ mm}$                  |
|-------------------------|-------------------------------------------------------|
| Interconnects           | 516                                                   |
| Pitch                   | 1.00 mm                                               |
| Module height (typical) | 2.25 mm                                               |
| Solder Balls            | 96.5 Sn/3.5 Ag(VR package),                           |
|                         | 62 Sn/36 Pb/2 Ag (ZQ package) Ball diameter (typical) |
| 0.6 mm                  |                                                       |



| MEMC_MDQ29A20MEMC_MDQ30C22MEMC_MDQ31B22MEMC_MDM0B7MEMC_MDM1E6MEMC_MDM2E18                                            | I/O         I/O         I/O         O         O         O         I/O         I/O | $\begin{array}{c} {\rm GV}_{\rm DD} \\ {\rm GV}_{\rm DD} \end{array}$ |   |
|----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| MEMC_MDQ30C22MEMC_MDQ31B22MEMC_MDM0B7MEMC_MDM1E6MEMC_MDM2E18                                                         | I/O<br>I/O<br>O<br>O<br>O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>O                                                                                                                                                                                                                             | $\begin{array}{c} {\rm GV}_{\rm DD} \\ {\rm GV}_{\rm DD} \end{array}$                                           |   |
| MEMC_MDQ31         B22           MEMC_MDM0         B7           MEMC_MDM1         E6           MEMC_MDM2         E18 | I/O<br>O<br>O<br>O<br>I/O<br>I/O<br>I/O<br>I/O<br>O                                                                                                                                                                                                                                           | $\begin{array}{c} {\rm GV}_{\rm DD} \\ {\rm GV}_{\rm DD} \end{array}$                                                                |   |
| MEMC_MDM0B7MEMC_MDM1E6MEMC_MDM2E18                                                                                   | 0<br>0<br>0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>0                                                                                                                                                                                                                                           | $\begin{array}{c} {\rm GV}_{\rm DD} \\ {\rm GV}_{\rm DD} \end{array}$                                                                                     |   |
| MEMC_MDM1E6MEMC_MDM2E18                                                                                              | 0<br>0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>0                                                                                                                                                                                                                                                | $\begin{array}{c} {\rm GV}_{\rm DD} \\ {\rm GV}_{\rm DD} \end{array}$                                                                                                          |   |
| MEMC_MDM2 E18                                                                                                        | 0<br>0<br>1/0<br>1/0<br>1/0<br>1/0<br>0                                                                                                                                                                                                                                                       | $\begin{array}{c} {\rm GV}_{\rm DD} \\ {\rm GV}_{\rm DD} \end{array}$                                                                                                                               |   |
|                                                                                                                      | 0<br>1/0<br>1/0<br>1/0<br>1/0<br>0                                                                                                                                                                                                                                                            | GV <sub>DD</sub><br>GV <sub>DD</sub><br>GV <sub>DD</sub><br>GV <sub>DD</sub><br>GV <sub>DD</sub>                                                                                                                                                                                                             |   |
| MEMC_MDM3 E20                                                                                                        | /O<br> /O<br> /O<br> /O                                                                                                                                                                                                                                                                       | $\begin{array}{c} {\rm GV}_{\rm DD} \\ {\rm GV}_{\rm DD} \\ {\rm GV}_{\rm DD} \\ {\rm GV}_{\rm DD} \end{array}$                                                                                                                                                                                              |   |
| MEMC_MDQS0 A7                                                                                                        | I/O<br>I/O<br>I/O<br>O                                                                                                                                                                                                                                                                        | GV <sub>DD</sub><br>GV <sub>DD</sub><br>GV <sub>DD</sub>                                                                                                                                                                                                                                                     |   |
| MEMC_MDQS1 E7                                                                                                        | I/O<br>I/O<br>O                                                                                                                                                                                                                                                                               | GV <sub>DD</sub><br>GV <sub>DD</sub>                                                                                                                                                                                                                                                                         | _ |
| MEMC_MDQS2 B19                                                                                                       | I/O<br>O                                                                                                                                                                                                                                                                                      | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             |   |
| MEMC_MDQS3 A23                                                                                                       | 0                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                              | — |
| MEMC_MBA0 D15                                                                                                        |                                                                                                                                                                                                                                                                                               | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MBA1 A18                                                                                                        | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MBA2 A15                                                                                                        | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MA0 E12                                                                                                         | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MA1 D11                                                                                                         | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MA2 B11                                                                                                         | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MA3 A11                                                                                                         | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MA4 A12                                                                                                         | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MA5 E13                                                                                                         | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MA6 C12                                                                                                         | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MA7 E14                                                                                                         | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MA8 B15                                                                                                         | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MA9 C17                                                                                                         | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MA10 C13                                                                                                        | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MA11 A16                                                                                                        | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MA12 C15                                                                                                        | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MA13 C16                                                                                                        | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MA14 E15                                                                                                        | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MWE B18                                                                                                         | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | — |
| MEMC_MRAS C11                                                                                                        | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | — |
| MEMC_MCAS B10                                                                                                        | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |

#### Table 62. MPC8313E TEPBGAII Pinout Listing (continued)



| Table 62. MPC8313E TEPBGAII Pi | inout Listing (continued) |
|--------------------------------|---------------------------|
|--------------------------------|---------------------------|

| Signal     | Package Pin Number   | Pin Type | Power<br>Supply  | Note |
|------------|----------------------|----------|------------------|------|
| MEMC_MCS0  | D10                  | 0        | GV <sub>DD</sub> | _    |
| MEMC_MCS1  | A10                  | 0        | GV <sub>DD</sub> | _    |
| MEMC_MCKE  | B14                  | 0        | GV <sub>DD</sub> | 3    |
| MEMC_MCK   | A13                  | 0        | GV <sub>DD</sub> | _    |
| MEMC_MCK   | A14                  | 0        | GV <sub>DD</sub> | _    |
| MEMC_MODT0 | B23                  | 0        | GV <sub>DD</sub> | _    |
| MEMC_MODT1 | C23                  | 0        | GV <sub>DD</sub> | _    |
| Local Bus  | Controller Interface |          |                  |      |
| LAD0       | K25                  | I/O      | LV <sub>DD</sub> | 11   |
| LAD1       | K24                  | I/O      | LV <sub>DD</sub> | 11   |
| LAD2       | K23                  | I/O      | LV <sub>DD</sub> | 11   |
| LAD3       | K22                  | I/O      | LV <sub>DD</sub> | 11   |
| LAD4       | J25                  | I/O      | LV <sub>DD</sub> | 11   |
| LAD5       | J24                  | I/O      | LV <sub>DD</sub> | 11   |
| LAD6       | J23                  | I/O      | LV <sub>DD</sub> | 11   |
| LAD7       | J22                  | I/O      | LV <sub>DD</sub> | 11   |
| LAD8       | H24                  | I/O      | LV <sub>DD</sub> | 11   |
| LAD9       | F26                  | I/O      | LV <sub>DD</sub> | 11   |
| LAD10      | G24                  | I/O      | LV <sub>DD</sub> | 11   |
| LAD11      | F25                  | I/O      | LV <sub>DD</sub> | 11   |
| LAD12      | E25                  | I/O      | LV <sub>DD</sub> | 11   |
| LAD13      | F24                  | I/O      | LV <sub>DD</sub> | 11   |
| LAD14      | G22                  | I/O      | LV <sub>DD</sub> | 11   |
| LAD15      | F23                  | I/O      | LV <sub>DD</sub> | 11   |
| LA16       | AC25                 | 0        | LV <sub>DD</sub> | 11   |
| LA17       | AC26                 | 0        | LV <sub>DD</sub> | 11   |
| LA18       | AB22                 | 0        | LV <sub>DD</sub> | 11   |
| LA19       | AB23                 | 0        | LV <sub>DD</sub> | 11   |
| LA20       | AB24                 | 0        | LV <sub>DD</sub> | 11   |
| LA21       | AB25                 | 0        | LV <sub>DD</sub> | 11   |
| LA22       | AB26                 | 0        | LV <sub>DD</sub> | 11   |
| LA23       | E22                  | 0        | LV <sub>DD</sub> | 11   |



| Signal    | Package Pin Number | Pin Type | Power<br>Supply  | Note |
|-----------|--------------------|----------|------------------|------|
| PCI_AD6   | AD19               | I/O      | NV <sub>DD</sub> |      |
| PCI_AD7   | AD20               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD8   | AC18               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD9   | AD18               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD10  | AB18               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD11  | AE19               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD12  | AB17               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD13  | AE18               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD14  | AD17               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD15  | AF19               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD16  | AB14               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD17  | AF15               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD18  | AD14               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD19  | AE14               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD20  | AF12               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD21  | AE11               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD22  | AD12               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD23  | AB13               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD24  | AF9                | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD25  | AD11               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD26  | AE10               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD27  | AB12               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD28  | AD10               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD29  | AC10               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD30  | AF10               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD31  | AF8                | I/O      | NV <sub>DD</sub> | _    |
| PCI_C/BE0 | AC19               | I/O      | NV <sub>DD</sub> |      |
| PCI_C/BE1 | AB15               | I/O      | NV <sub>DD</sub> | _    |
| PCI_C/BE2 | AF14               | I/O      | NV <sub>DD</sub> |      |
| PCI_C/BE3 | AF11               | I/O      | NV <sub>DD</sub> |      |
| PCI_PAR   | AD16               | I/O      | NV <sub>DD</sub> | —    |
| PCI_FRAME | AF16               | I/O      | $NV_{DD}$        | 5    |

#### Table 62. MPC8313E TEPBGAII Pinout Listing (continued)



| Heat sink Vendors include the following list:                                                                                |              |
|------------------------------------------------------------------------------------------------------------------------------|--------------|
| Aavid Thermalloy<br>80 Commercial St.<br>Concord, NH 03301<br>Internet: www.aavidthermalloy.com                              | 603-224-9988 |
| Alpha Novatech<br>473 Sapena Ct. #12<br>Santa Clara, CA 95054<br>Internet: www.alphanovatech.com                             | 408-749-7601 |
| International Electronic Research Corporation (IERC)<br>413 North Moss St.<br>Burbank, CA 91502<br>Internet: www.ctscorp.com | 818-842-7277 |
| Millennium Electronics (MEI)<br>Loroco Sites<br>671 East Brokaw Road<br>San Jose, CA 95112<br>Internet: www.mei-thermal.com  | 408-436-8770 |
| Tyco Electronics<br>Chip Coolers <sup>™</sup><br>P.O. Box 3668<br>Harrisburg, PA 17105<br>Internet: www.chipcoolers.com      | 800-522-6752 |
| Wakefield Engineering<br>33 Bridge St.<br>Pelham, NH 03076<br>Internet: www.wakefield.com                                    | 603-635-2800 |
| Interface material vendors include the following:                                                                            |              |
| Chomerics, Inc.<br>77 Dragon Ct.<br>Woburn, MA 01801<br>Internet: www.chomerics.com                                          | 781-935-4850 |
| Dow-Corning Corporation<br>Corporate Center                                                                                  | 800-248-2481 |
| PO BOX 994                                                                                                                   |              |
| Midland, MI 48686-0994<br>Internet: www.dowcorning.com                                                                       |              |
| Shin-Etsu MicroSi, Inc.<br>10028 S. 51st St.<br>Phoenix, AZ 85044<br>Internet: www.microsi.com                               | 888-642-7674 |
| The Bergquist Company<br>18930 West 78th St.<br>Chanhassen, MN 55317<br>Internet: www.bergquistcompany.com                   | 800-347-4572 |



- Output signals on the SerDes interface are fed from the XPADV<sub>DD</sub> power plane. Input signals and sensitive transceiver analog circuits are on the XCOREV<sub>DD</sub> supply.
- Power: XPADV<sub>DD</sub> consumes less than 300 mW; XCOREV<sub>DD</sub> + SDAV<sub>DD</sub> consumes less than 750 mW.

# 22.3 Decoupling Recommendations

Due to large address and data buses, and high operating frequencies, the device can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the MPC8313E system, and the MPC8313E itself requires a clean, tightly regulated source of power. Therefore, it is recommended that the system designer place at least one decoupling capacitor at each  $V_{DD}$ ,  $NV_{DD}$ ,  $GV_{DD}$ ,  $LV_{DD}$ ,  $LV_{DDA}$ , and  $LV_{DDB}$  pin of the device. These decoupling capacitors should receive their power from separate  $V_{DD}$ ,  $NV_{DD}$ ,  $GV_{DD}$ ,  $LV_{DDA}$ ,  $LV_{DDB}$ , and VSS power planes in the PCB, utilizing short traces to minimize inductance. Capacitors may be placed directly under the device using a standard escape pattern. Others may surround the part.

These capacitors should have a value of 0.01 or 0.1  $\mu$ F. Only ceramic SMT (surface mount technology) capacitors should be used to minimize lead inductance, preferably 0402 or 0603 sizes.

In addition, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the  $V_{DD}$ ,  $NV_{DD}$ ,  $GV_{DD}$ ,  $LV_{DD}$ ,  $LV_{DDA}$ , and  $LV_{DDB}$  planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They should also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors—100 to 330  $\mu$ F (AVX TPS tantalum or Sanyo OSCON). However, customers should work directly with their power regulator vendor for best values and types of bulk capacitors.

# 22.4 SerDes Block Power Supply Decoupling Recommendations

The SerDes block requires a clean, tightly regulated source of power (XCOREV<sub>DD</sub> and XPADV<sub>DD</sub>) to ensure low jitter on transmit and reliable recovery of data in the receiver. An appropriate decoupling scheme is outlined below.

Only SMT capacitors should be used to minimize inductance. Connections from all capacitors to power and ground should be done with multiple vias to further reduce inductance.

- First, the board should have at least 10 × 10-nF SMT ceramic chip capacitors as close as possible to the supply balls of the device. Where the board has blind vias, these capacitors should be placed directly below the chip supply and ground connections. Where the board does not have blind vias, these capacitors should be placed in a ring around the device as close to the supply and ground connections as possible.
- Second, there should be a 1-µF ceramic chip capacitor from each SerDes supply (XCOREV<sub>DD</sub> and XPADV<sub>DD</sub>) to the board ground plane on each side of the device. This should be done for all SerDes supplies.



This table summarizes the signal impedance targets. The driver impedance are targeted at minimum  $V_{DD}$ , nominal NV<sub>DD</sub>, 105°C.

| Impedance      | Local Bus, Ethernet,<br>DUART, Control,<br>Configuration, Power<br>Management | PCI Signals<br>(Not Including PCI<br>Output Clocks) | PCI Output Clocks<br>(Including<br>PCI_SYNC_OUT) | DDR DRAM  | Symbol            | Unit |
|----------------|-------------------------------------------------------------------------------|-----------------------------------------------------|--------------------------------------------------|-----------|-------------------|------|
| R <sub>N</sub> | 42 Target                                                                     | 25 Target                                           | 42 Target                                        | 20 Target | Z <sub>0</sub>    | Ω    |
| R <sub>P</sub> | 42 Target                                                                     | 25 Target                                           | 42 Target                                        | 20 Target | Z <sub>0</sub>    | Ω    |
| Differential   | NA                                                                            | NA                                                  | NA                                               | NA        | Z <sub>DIFF</sub> | Ω    |

 Table 71. Impedance Characteristics

Note: Nominal supply voltages. See Table 1,  $T_J$  = 105 °C.

# 22.7 Configuration Pin Muxing

The MPC8313E provides the user with power-on configuration options which can be set through the use of external pull-up or pull-down resistors of 4.7 k $\Omega$  on certain output pins (see customer visible configuration pins). These pins are generally used as output only pins in normal operation.

While HRESET is asserted however, these pins are treated as inputs. The value presented on these pins while HRESET is asserted, is latched when PORESET deasserts, at which time the input receiver is disabled and the I/O circuit takes on its normal function. Careful board layout with stubless connections to these pull-up/pull-down resistors coupled with the large value of the pull-up/pull-down resistor should minimize the disruption of signal quality or speed for output pins thus configured.

# 22.8 Pull-Up Resistor Requirements

The MPC8313E requires high resistance pull-up resistors (10 k $\Omega$  is recommended) on open drain type pins including I<sup>2</sup>C, and IPIC (integrated programmable interrupt controller).

Correct operation of the JTAG interface requires configuration of a group of system control pins as demonstrated in Figure 61. Care must be taken to ensure that these pins are maintained at a valid deasserted state under normal operating conditions because most have asynchronous behavior and spurious assertion, which give unpredictable results.

Refer to the PCI 2.2 Specification, for all pull-ups required for PCI.

# 22.9 JTAG Configuration Signals

Boundary scan testing is enabled through the JTAG interface signals. The TRST signal is optional in IEEE 1149.1, but is provided on any Freescale devices that are built on Power Architecture technology. The device requires TRST to be asserted during reset conditions to ensure the JTAG boundary logic does not interfere with normal chip operation. While it is possible to force the TAP controller to the reset state using only the TCK and TMS signals, systems generally assert TRST during power-on reset. Because the JTAG interface is also used for accessing the common on-chip processor (COP) function, simply tying TRST to PORESET is not practical.