

#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

E·XFI

| Product Status                  | Active                                                       |
|---------------------------------|--------------------------------------------------------------|
| Core Processor                  | PowerPC e300c3                                               |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                               |
| Speed                           | 333MHz                                                       |
| Co-Processors/DSP               | Security; SEC 2.2                                            |
| RAM Controllers                 | DDR, DDR2                                                    |
| Graphics Acceleration           | No                                                           |
| Display & Interface Controllers | -                                                            |
| Ethernet                        | 10/100/1000Mbps (2)                                          |
| SATA                            | -                                                            |
| USB                             | USB 2.0 + PHY (1)                                            |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                             |
| Operating Temperature           | -40°C ~ 105°C (TA)                                           |
| Security Features               | Cryptography                                                 |
| Package / Case                  | 516-BBGA Exposed Pad                                         |
| Supplier Device Package         | 516-TEPBGA (27x27)                                           |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc8313eczqaffc |
|                                 |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| Interface                     | Parameter | GV <sub>DD</sub><br>(1.8 V) | GV <sub>DD</sub><br>(2.5 V) | NV <sub>DD</sub><br>(3.3 V) | LV <sub>DDA</sub> /<br>LV <sub>DDB</sub><br>(3.3 V) | LV <sub>DDA</sub> /<br>LV <sub>DDB</sub><br>(2.5 V) | LV <sub>DD</sub><br>(3.3 V) | Unit | Comments |
|-------------------------------|-----------|-----------------------------|-----------------------------|-----------------------------|-----------------------------------------------------|-----------------------------------------------------|-----------------------------|------|----------|
| USBDR controller load = 20 pF | 60 MHz    |                             |                             |                             | 0.078                                               |                                                     | _                           | W    | _        |
| Other I/O                     | —         | _                           | _                           | 0.015                       |                                                     |                                                     | _                           | W    | —        |

Table 5. MPC8313E Typical I/O Power Dissipation (continued)

This table shows the estimated core power dissipation of the MPC8313E while transitioning into the D3 warm low-power state.

|--|

| 333-MHz Core, 167-MHz CSB <sup>2</sup> | Rev. 1.0 <sup>3</sup> | Rev. 2.x or Later <sup>3</sup> | Unit |
|----------------------------------------|-----------------------|--------------------------------|------|
| D3 warm                                | 400                   | 425                            | mW   |

Note:

- 1. All interfaces are enabled. For further power savings, disable the clocks to unused blocks.
- The interfaces are run at the following frequencies: DDR: 333 MHz, eLBC 83 MHz, PCI 33 MHz, eTSEC1 and TSEC2: 167 MHz, SEC: 167 MHz, USB: 167 MHz. See the SCCR register for more information.
- 3. This is maximum power in D3 Warm based on a voltage of 1.05 V and a junction temperature of 105°C.

# 4 Clock Input Timing

This section provides the clock input DC and AC electrical characteristics for the MPC8313E.

# 4.1 DC Electrical Characteristics

This table provides the system clock input (SYS\_CLK\_IN/PCI\_SYNC\_IN) DC timing specifications for the MPC8313E.

| Parameter                 | Condition                                                                                                         | Symbol          | Min  | Max                    | Unit |
|---------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------|------|------------------------|------|
| Input high voltage        | _                                                                                                                 | V <sub>IH</sub> | 2.4  | NV <sub>DD</sub> + 0.3 | V    |
| Input low voltage         | —                                                                                                                 | V <sub>IL</sub> | -0.3 | 0.4                    | V    |
| SYS_CLK_IN input current  | $0 \ V \ \leq V_{IN} \leq NV_{DD}$                                                                                | I <sub>IN</sub> | —    | ±10                    | μA   |
| PCI_SYNC_IN input current | $\begin{array}{c} 0 \ V \leq V_{IN} \leq 0.5 \ V \\ or \\ NV_{DD} - 0.5 \ V \leq V_{IN} \leq NV_{DD} \end{array}$ | I <sub>IN</sub> | _    | ±10                    | μΑ   |
| PCI_SYNC_IN input current | $0.5~\text{V} \leq \text{V}_{\text{IN}} \leq \text{NV}_{\text{DD}} - 0.5~\text{V}$                                | I <sub>IN</sub> | —    | ±50                    | μΑ   |

Table 7. SYS\_CLK\_IN DC Electrical Characteristics



# 4.2 AC Electrical Characteristics

The primary clock source for the MPC8313E can be one of two inputs, SYS\_CLK\_IN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. This table provides the system clock input (SYS\_CLK\_IN/PCI\_CLK) AC timing specifications for the MPC8313E.

| Parameter/Condition           | Symbol                                    | Min | Тур | Мах   | Unit | Note |
|-------------------------------|-------------------------------------------|-----|-----|-------|------|------|
| SYS_CLK_IN/PCI_CLK frequency  | fsys_clk_in                               | 24  | _   | 66.67 | MHz  | 1    |
| SYS_CLK_IN/PCI_CLK cycle time | <sup>t</sup> SYS_CLK_IN                   | 15  | _   | _     | ns   | —    |
| SYS_CLK_IN rise and fall time | t <sub>KH</sub> , t <sub>KL</sub>         | 0.6 | 0.8 | 4     | ns   | 2    |
| PCI_CLK rise and fall time    | t <sub>PCH</sub> , t <sub>PCL</sub>       | 0.6 | 0.8 | 1.2   | ns   | 2    |
| SYS_CLK_IN/PCI_CLK duty cycle | t <sub>KHK</sub> /t <sub>SYS_CLK_IN</sub> | 40  | _   | 60    | %    | 3    |
| SYS_CLK_IN/PCI_CLK jitter     | _                                         | _   | _   | ±150  | ps   | 4, 5 |

### Table 8. SYS\_CLK\_IN AC Timing Specifications

Notes:

1. Caution: The system, core, security block must not exceed their respective maximum or minimum operating frequencies.

2. Rise and fall times for SYS\_CLK\_IN/PCI\_CLK are measured at 0.4 and 2.4 V.

3. Timing is guaranteed by design and characterization.

4. This represents the total input jitter-short term and long term-and is guaranteed by design.

5. The SYS\_CLK\_IN/PCI\_CLK driver's closed loop jitter bandwidth should be <500 kHz at -20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track SYS\_CLK\_IN drivers with the specified jitter.

# 5 **RESET** Initialization

This section describes the DC and AC electrical specifications for the reset initialization timing and electrical requirements of the MPC8313E.

# 5.1 **RESET DC Electrical Characteristics**

This table provides the DC electrical characteristics for the RESET pins.

| Table 9. RESET Pins DC Electrical Characteristic |
|--------------------------------------------------|
|--------------------------------------------------|

| Characteristic      | Symbol          | Condition                      | Min  | Мах                    | Unit |
|---------------------|-----------------|--------------------------------|------|------------------------|------|
| Input high voltage  | V <sub>IH</sub> | —                              | 2.1  | NV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> | —                              | -0.3 | 0.8                    | V    |
| Input current       | I <sub>IN</sub> | $0~V \leq V_{IN} \leq NV_{DD}$ | —    | ±5                     | μA   |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -8.0 mA      | 2.4  | —                      | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA       | —    | 0.5                    | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA       | —    | 0.4                    | V    |



# 5.2 **RESET AC Electrical Characteristics**

This table provides the reset initialization AC timing specifications.

| Parameter/Condition                                                                                                                                               | Min | Мах | Unit                     | Note |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------------------------|------|
| Required assertion time of HRESET or SRESET (input) to activate reset flow                                                                                        | 32  | _   | t <sub>PCI_SYNC_IN</sub> | 1    |
| Required assertion time of PORESET with stable clock and power applied to SYS_CLK_IN when the device is in PCI host mode                                          | 32  |     | tsys_clk_in              | 2    |
| Required assertion time of PORESET with stable clock and power applied to PCI_SYNC_IN when the device is in PCI agent mode                                        | 32  | _   | t <sub>PCI_SYNC_IN</sub> | 1    |
| HRESET assertion (output)                                                                                                                                         | 512 | _   | t <sub>PCI_SYNC_IN</sub> | 1    |
| Input setup time for POR configuration signals (CFG_RESET_SOURCE[0:3] and CFG_CLK_IN_DIV) with respect to negation of PORESET when the device is in PCI host mode | 4   | _   | t <sub>SYS_CLK_IN</sub>  | 2    |
| Input setup time for POR configuration signals (CFG_RESET_SOURCE[0:2] and CFG_CLKIN_DIV) with respect to negation of PORESET when the device is in PCI agent mode | 4   | _   | <sup>t</sup> PCI_SYNC_IN | 1    |
| Input hold time for POR configuration signals with respect to negation of HRESET                                                                                  | 0   | _   | ns                       | _    |
| Time for the device to turn off POR configuration signal drivers with respect to the assertion of $\overrightarrow{\text{HRESET}}$                                | _   | 4   | ns                       | 3    |
| Time for the device to turn on POR configuration signal drivers with respect to the negation of $\overline{\text{HRESET}}$                                        | 1   | -   | t <sub>PCI_SYNC_IN</sub> | 1, 3 |

#### Notes:

1. t<sub>PCI\_SYNC\_IN</sub> is the clock period of the input clock applied to PCI\_SYNC\_IN. When the device is In PCI host mode the

primary clock is applied to the SYS\_CLK\_IN input, and PCI\_SYNC\_IN period depends on the value of CFG\_CLKIN\_DIV. 2. t<sub>SYS\_CLK\_IN</sub> is the clock period of the input clock applied to SYS\_CLK\_IN. It is only valid when the device is in PCI host mode.

POR configuration signals consists of CFG\_RESET\_SOURCE[0:2] and CFG\_CLKIN\_DIV.

This table provides the PLL lock times.

### Table 11. PLL Lock Times

| Parameter/Condition | Min | Мах | Unit | Note |
|---------------------|-----|-----|------|------|
| PLL lock times      | _   | 100 | μs   |      |

# 6 DDR and DDR2 SDRAM

This section describes the DC and AC electrical specifications for the DDR SDRAM interface. Note that DDR SDRAM is  $GV_{DD}(typ) = 2.5 \text{ V}$  and DDR2 SDRAM is  $GV_{DD}(typ) = 1.8 \text{ V}$ .



# 6.1 DDR and DDR2 SDRAM DC Electrical Characteristics

This table provides the recommended operating conditions for the DDR2 SDRAM component(s) when  $GV_{DD}(typ) = 1.8 \text{ V}.$ 

| Parameter/Condition                                 | Symbol            | Min                       | Мах                       | Unit | Note |
|-----------------------------------------------------|-------------------|---------------------------|---------------------------|------|------|
| I/O supply voltage                                  | GV <sub>DD</sub>  | 1.7                       | 1.9                       | V    | 1    |
| I/O reference voltage                               | MV <sub>REF</sub> | $0.49 	imes GV_{DD}$      | $0.51 \times GV_{DD}$     | V    | 2    |
| I/O termination voltage                             | V <sub>TT</sub>   | MV <sub>REF</sub> – 0.04  | MV <sub>REF</sub> + 0.04  | V    | 3    |
| Input high voltage                                  | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.125 | GV <sub>DD</sub> + 0.3    | V    | _    |
| Input low voltage                                   | V <sub>IL</sub>   | -0.3                      | MV <sub>REF</sub> – 0.125 | V    | _    |
| Output leakage current                              | I <sub>OZ</sub>   | -9.9                      | 9.9                       | μΑ   | 4    |
| Output high current ( $V_{OUT} = 1.420 \text{ V}$ ) | I <sub>OH</sub>   | -13.4                     | —                         | mA   |      |
| Output low current (V <sub>OUT</sub> = 0.280 V)     | I <sub>OL</sub>   | 13.4                      | _                         | mA   | _    |

Table 12. DDR2 SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 1.8 V

Notes:

1.  $GV_{DD}$  is expected to be within 50 mV of the DRAM  $GV_{DD}$  at all times.

2.  $MV_{REF}$  is expected to be equal to  $0.5 \times GV_{DD}$ , and to track  $GV_{DD}$  DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}$  may not exceed ±2% of the DC value.

3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub>. This rail should track variations in the DC level of MV<sub>REF</sub>.

4. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.

This table provides the DDR2 capacitance when  $GV_{DD}(typ) = 1.8$  V.

| Table 13. | DDR2 SD | RAM Capa | citance for | GV <sub>DD</sub> (tvp) =                | 1.8 V |
|-----------|---------|----------|-------------|-----------------------------------------|-------|
|           |         |          |             | ~ ` ``````````````````````````````````` |       |

| Parameter/Condition                          | Symbol           | Min | Max | Unit | Note |
|----------------------------------------------|------------------|-----|-----|------|------|
| Input/output capacitance: DQ, DQS, DQS       | CIO              | 6   | 8   | pF   | 1    |
| Delta input/output capacitance: DQ, DQS, DQS | C <sub>DIO</sub> | _   | 0.5 | pF   | 1    |

Note:

1. This parameter is sampled.  $GV_{DD}$  = 1.8 V ± 0.090 V, f = 1 MHz,  $T_A$  = 25°C,  $V_{OUT}$  =  $GV_{DD}/2$ ,  $V_{OUT}$  (peak-to-peak) = 0.2 V.

This table provides the recommended operating conditions for the DDR SDRAM component(s) when  $GV_{DD}(typ) = 2.5 \text{ V}.$ 

Table 14. DDR SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 2.5 V

| Parameter/Condition     | Symbol            | Min                      | Мах                      | Unit | Note |
|-------------------------|-------------------|--------------------------|--------------------------|------|------|
| I/O supply voltage      | GV <sub>DD</sub>  | 2.3                      | 2.7                      | V    | 1    |
| I/O reference voltage   | MV <sub>REF</sub> | $0.49 	imes GV_{DD}$     | $0.51 \times GV_{DD}$    | V    | 2    |
| I/O termination voltage | V <sub>TT</sub>   | MV <sub>REF</sub> – 0.04 | MV <sub>REF</sub> + 0.04 | V    | 3    |
| Input high voltage      | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.15 | GV <sub>DD</sub> + 0.3   | V    | —    |
| Input low voltage       | V <sub>IL</sub>   | -0.3                     | MV <sub>REF</sub> – 0.15 | V    | —    |



| Parameter                                                              | Symbol <sup>1</sup>                         | Min                      | Max                                | Unit | Note |
|------------------------------------------------------------------------|---------------------------------------------|--------------------------|------------------------------------|------|------|
| MCK[ <i>n</i> ] cycle time, MCK[ <i>n</i> ]/MCK[ <i>n</i> ] crossing   | t <sub>MCK</sub>                            | 6                        | 10                                 | ns   | 2    |
| ADDR/CMD output setup with respect to MCK<br>333 MHz<br>266 MHz        | t <sub>DDKHAS</sub>                         | 2.1<br>2.5               | _                                  | ns   | 3    |
| ADDR/CMD output hold with respect to MCK<br>333 MHz<br>266 MHz         | t <sub>DDKHAX</sub>                         | 2.0<br>2.7               | _                                  | ns   | 3    |
| MCS[ <i>n</i> ] output setup with respect to MCK<br>333 MHz<br>266 MHz | t <sub>DDKHCS</sub>                         | 2.1<br>3.15              | _                                  | ns   | 3    |
| MCS[ <i>n</i> ] output hold with respect to MCK<br>333 MHz<br>266 MHz  | t <sub>DDKHCX</sub>                         | 2.0<br>2.7               | _                                  | ns   | 3    |
| MCK to MDQS Skew                                                       | t <sub>DDKHMH</sub>                         | -0.6                     | 0.6                                | ns   | 4    |
| MDQ//MDM output setup with respect to<br>MDQS<br>333 MHz<br>266 MHz    | <sup>t</sup> DDKHDS,<br><sup>t</sup> DDKLDS | 800<br>900               |                                    | ps   | 5    |
| MDQ//MDM output hold with respect to MDQS<br>333 MHz<br>266 MHz        | <sup>t</sup> DDKHDX,<br><sup>t</sup> DDKLDX | 750<br>1000              |                                    | ps   | 5    |
| MDQS preamble start                                                    | t <sub>DDKHMP</sub>                         | $-0.5\times t_{MCK}-0.6$ | $-0.5 \times t_{\text{MCK}} + 0.6$ | ns   | 6    |
| MDQS epilogue end                                                      | t <sub>DDKHME</sub>                         | -0.6                     | 0.6                                | ns   | 6    |

### Table 21. DDR and DDR2 SDRAM Output AC Timing Specifications for Silicon Rev 2.x or Later

#### Notes:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.
  </sub>
- 2. All MCK/MCK referenced measurements are made from the crossing of the two signals ±0.1 V.
- 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ//MDM/MDQS.
- 4. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK[n] clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the DQSS override bits in the TIMING\_CFG\_2 register. This is typically set to the same delay as the clock adjust in the CLK\_CNTL register. The timing parameters listed in the table assume that these 2 parameters have been set to the same adjustment value. See the MPC8313E PowerQUICC II Pro Integrated Processor Family Reference Manual, for a description and understanding of the timing modifications enabled by use of these bits.
- Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the microprocessor.
- 6. All outputs are referenced to the rising edge of MCK[n] at the pins of the microprocessor. Note that t<sub>DDKHMP</sub> follows the symbol conventions described in note 1.



### 8.2.1.4 RMII Receive AC Timing Specifications

This table provides the RMII receive AC timing specifications.

### Table 29. RMII Receive AC Timing Specifications

At recommended operating conditions with NV<sub>DD</sub> of 3.3 V  $\pm$  0.3 V.

| Parameter/Condition                                               | Symbol <sup>1</sup>                 | Min | Тур | Мах | Unit |
|-------------------------------------------------------------------|-------------------------------------|-----|-----|-----|------|
| REF_CLK clock period                                              | t <sub>RMX</sub>                    | _   | 20  | —   | ns   |
| REF_CLK duty cycle                                                | t <sub>RMXH</sub> /t <sub>RMX</sub> | 35  | —   | 65  | %    |
| RXD[1:0], CRS_DV, RX_ER setup time to REF_CLK                     | t <sub>RMRDVKH</sub>                | 4.0 | —   | —   | ns   |
| RXD[1:0], CRS_DV, RX_ER hold time to REF_CLK                      | t <sub>RMRDXKH</sub>                | 2.0 | —   | —   | ns   |
| REF_CLK clock rise V <sub>IL</sub> (min) to V <sub>IH</sub> (max) | t <sub>RMXR</sub>                   | 1.0 | —   | 4.0 | ns   |
| REF_CLK clock fall time $V_{IH}(max)$ to $V_{IL}(min)$            | t <sub>RMXF</sub>                   | 1.0 | —   | 4.0 | ns   |

#### Note:

1. The symbols used for timing specifications follow the pattern of t<sub>(first three letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>RMRDVKH</sub> symbolizes RMII receive timing (RMR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>RMX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>RMRDXKL</sub> symbolizes RMII receive timing (RMR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>RMX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>RMX</sub> represents the RMII (RM) reference (X) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>

This table provides the AC test load.



Figure 12. AC Test Load

This table shows the RMII receive AC timing diagram.



Figure 13. RMII Receive AC Timing Diagram





Figure 15. 4-Wire AC-Coupled SGMII Serial Link Connection Example



Figure 16. SGMII Transmitter DC Measurement Circuit

| Table 33. | SGMII DC | Receiver | Electrical | Characteristics |
|-----------|----------|----------|------------|-----------------|
|-----------|----------|----------|------------|-----------------|

| Parameter                             | Symbol                  | Min  | Тур | Max  | Unit | Note |
|---------------------------------------|-------------------------|------|-----|------|------|------|
| Supply voltage                        | XCOREV <sub>DD</sub>    | 0.95 | 1.0 | 1.05 | V    |      |
| DC Input voltage range                |                         |      | N/A |      |      | 1    |
| Input differential voltage            | V <sub>RX_DIFFp-p</sub> | 100  | —   | 1200 | mV   | 2    |
| Loss of signal threshold              | VL <sub>OS</sub>        | 30   | —   | 100  | mV   |      |
| Input AC common mode voltage          | V <sub>CM_ACp-p</sub>   | —    | —   | 100  | mV   | 3    |
| Receiver differential input impedance | Z <sub>RX_DIFF</sub>    | 80   | 100 | 120  | Ω    |      |
| Receiver common mode input impedance  | Z <sub>RX_CM</sub>      | 20   | —   | 35   | Ω    |      |



### Table 35. SGMII Receive AC Timing Specifications (continued)

At recommended operating conditions with XCOREV<sub>DD</sub> = 1.0 V  $\pm$  5%.

| Parameter              | Symbol          | Min    | Тур | Max               | Unit   | Note |
|------------------------|-----------------|--------|-----|-------------------|--------|------|
| Total jitter tolerance | JT              | 0.65   | _   | _                 | UI p-p | 1    |
| Bit error ratio        | BER             | _      | _   | 10 <sup>-12</sup> |        |      |
| Unit interval          | UI              | 799.92 | 800 | 800.08            | ps     | 2    |
| AC coupling capacitor  | C <sub>TX</sub> | 5      | _   | 200               | nF     | 3    |

#### Notes:

1. Measured at receiver.

2. Each UI is 800 ps ± 100 ppm.

3. The external AC coupling capacitor is required. It is recommended to be placed near the device transmitter outputs.



Figure 17. SGMII Receiver Input Compliance Mask





Figure 18. SGMII AC Test/Measurement Load

# 8.4 eTSEC IEEE 1588 AC Specifications

This figure provides the data and command output timing diagram.



**Note:** The output delay is count starting rising edge if t<sub>T1588CLKOUT</sub> is non-inverting. Otherwise, it is count starting falling edge.

Figure 19. eTSEC IEEE 1588 Output AC Timing

This figure provides the data and command input timing diagram.



Figure 20. eTSEC IEEE 1588 Input AC Timing

This table lists the IEEE 1588 AC timing specifications.

### Table 36. eTSEC IEEE 1588 AC Timing Specifications

At recommended operating conditions with L/TV\_DD of 3.3 V  $\pm$  5%.

| Parameter/Condition        | Symbol                                        | Min | Тур | Max                    | Unit | Note |
|----------------------------|-----------------------------------------------|-----|-----|------------------------|------|------|
| TSEC_1588_CLK clock period | t <sub>T1588CLK</sub>                         | 3.8 |     | $T_{RX\_CLK} \times 9$ | ns   | 1, 3 |
| TSEC_1588_CLK duty cycle   | t <sub>T1588CLKH</sub> /t <sub>T1588CLK</sub> | 40  | 50  | 60                     | %    |      |



### Table 45. Local Bus General Timing Parameters (continued)

|  | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Note |
|--|-----------|---------------------|-----|-----|------|------|
|--|-----------|---------------------|-----|-----|------|------|

#### Notes:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one (1).
  </sub>
- 2. All timings are in reference to falling edge of LCLK0 (for all outputs and for LGTA and LUPWAIT inputs) or rising edge of LCLK0 (for all other inputs).
- 3. All signals are measured from NV<sub>DD</sub>/2 of the rising/falling edge of LCLK0 to  $0.4 \times NV_{DD}$  of the signal in question for 3.3-V signaling levels.
- 4. Input timings are measured at the pin.
- 5. t<sub>LBOTOT1</sub> and t<sub>LALETOT1</sub> should be used when RCWH[LALE] is not set and the load on LALE output pin is at least 10 pF less than the load on LAD output pins.
- 6. t<sub>LBOTOT2</sub> and t<sub>LALETOT2</sub> should be used when RCWH[LALE] is set and the load on LALE output pin is at least 10 pF less than the load on LAD output pins.
- 7. t<sub>LBOTOT3</sub> and t<sub>LALETOT3</sub> should be used when RCWH[LALE] is set and the load on LALE output pin equals to the load on LAD output pins.
- 8. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.

This figure provides the AC test load for the local bus.



Figure 36. Local Bus AC Test Load



# 12 JTAG

This section describes the DC and AC electrical specifications for the IEEE Std 1149.1<sup>TM</sup> (JTAG) interface.

# 12.1 JTAG DC Electrical Characteristics

This table provides the DC electrical characteristics for the IEEE Std 1149.1 (JTAG) interface.

| Characteristic      | Symbol          | Condition                 | Min  | Мах                    | Unit |
|---------------------|-----------------|---------------------------|------|------------------------|------|
| Input high voltage  | V <sub>IH</sub> | _                         | 2.1  | NV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> | _                         | -0.3 | 0.8                    | V    |
| Input current       | I <sub>IN</sub> | _                         | _    | ±5                     | μΑ   |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -8.0 mA | 2.4  | —                      | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA  | _    | 0.5                    | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA  | _    | 0.4                    | V    |

Table 46. JTAG Interface DC Electrical Characteristics

# 12.2 JTAG AC Timing Specifications

This section describes the AC electrical specifications for the IEEE Std 1149.1 (JTAG) interface. This table provides the JTAG AC timing specifications as defined in Figure 41 through Figure 45.

Table 47. JTAG AC Timing Specifications (Independent of SYS\_CLK\_IN)<sup>1</sup>

At recommended operating conditions (see Table 2).

| Parameter                                            | Symbol <sup>2</sup>                        | Min      | Мах      | Unit | Note |
|------------------------------------------------------|--------------------------------------------|----------|----------|------|------|
| JTAG external clock frequency of operation           | f <sub>JTG</sub>                           | 0        | 33.3     | MHz  |      |
| JTAG external clock cycle time                       | t <sub>JTG</sub>                           | 30       | —        | ns   |      |
| JTAG external clock pulse width measured at 1.4 V    | t <sub>JTKHKL</sub>                        | 15       | —        | ns   |      |
| JTAG external clock rise and fall times              | t <sub>JTGR</sub> & t <sub>JTGF</sub>      | 0        | 2        | ns   |      |
| TRST assert time                                     | t <sub>TRST</sub>                          | 25       | —        | ns   | 3    |
| Input setup times:<br>Boundary-scan data<br>TMS, TDI | t <sub>JTDVKH</sub><br>t <sub>JTIVKH</sub> | 4<br>4   |          | ns   | 4    |
| Input hold times:<br>Boundary-scan data<br>TMS, TDI  | t <sub>JTDXKH</sub><br>t <sub>JTIXKH</sub> | 10<br>10 |          | ns   | 4    |
| Valid times:<br>Boundary-scan data<br>TDO            | t <sub>JTKLDV</sub><br>t <sub>JTKLOV</sub> | 2<br>2   | 11<br>11 | ns   | 5    |
| Output hold times:<br>Boundary-scan data<br>TDO      | t <sub>JTKLDX</sub><br>t <sub>JTKLOX</sub> | 2<br>2   |          | ns   | 5    |



### Table 47. JTAG AC Timing Specifications (Independent of SYS\_CLK\_IN)<sup>1</sup> (continued)

At recommended operating conditions (see Table 2).

| Parameter                                                                  | Symbol <sup>2</sup>                        | Min    | Max     | Unit | Note |
|----------------------------------------------------------------------------|--------------------------------------------|--------|---------|------|------|
| JTAG external clock to output high impedance:<br>Boundary-scan data<br>TDO | t <sub>JTKLDZ</sub><br>t <sub>JTKLOZ</sub> | 2<br>2 | 19<br>9 | ns   | 5, 6 |

Notes:

- All outputs are measured from the midpoint voltage of the falling/rising edge of t<sub>TCLK</sub> to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50-Ω load (see Figure 34). Time-of-flight delays must be added for trace lengths, vias, and connectors in the system.
- 2. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub></sub>
- 3. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only.
- 4. Non-JTAG signal input timing with respect to  $t_{TCLK}$ .
- 5. Non-JTAG signal output timing with respect to t<sub>TCLK</sub>.
- 6. Guaranteed by design and characterization.

This figure provides the AC test load for TDO and the boundary-scan outputs.



Figure 41. AC Test Load for the JTAG Interface

This figure provides the JTAG clock input timing diagram.



Figure 42. JTAG Clock Input Timing Diagram

This figure provides the TRST timing diagram.





This figure provides the boundary-scan timing diagram.



Figure 44. Boundary-Scan Timing Diagram

This figure provides the test access port timing diagram.



### Figure 45. Test Access Port Timing Diagram



This table provides the DC electrical characteristics for the GPIO when the GPIO pins are operating from a 2.5-V supply.

| Parameters           | Symbol           | Conditions                        |                        | Min                   | Max                    | Unit |
|----------------------|------------------|-----------------------------------|------------------------|-----------------------|------------------------|------|
| Supply voltage 2.5 V | NV <sub>DD</sub> | _                                 |                        | 2.37                  | 2.63                   | V    |
| Output high voltage  | V <sub>OH</sub>  | I <sub>OH</sub> = -1.0 mA         | NV <sub>DD</sub> = min | 2.00                  | NV <sub>DD</sub> + 0.3 | V    |
| Output low voltage   | V <sub>OL</sub>  | I <sub>OL</sub> = 1.0 mA          | NV <sub>DD</sub> = min | V <sub>SS</sub> – 0.3 | 0.40                   | V    |
| Input high voltage   | V <sub>IH</sub>  | _                                 | NV <sub>DD</sub> = min | 1.7                   | NV <sub>DD</sub> + 0.3 | V    |
| Input low voltage    | V <sub>IL</sub>  | _                                 | NV <sub>DD</sub> = min | -0.3                  | 0.70                   | V    |
| Input high current   | Ι <sub>ΙΗ</sub>  | $V_{IN} = NV_{DD}$                |                        | —                     | 10                     | μA   |
| Input low current    | ۱ <sub>IL</sub>  | V <sub>IN</sub> = V <sub>SS</sub> |                        | -15                   | —                      | μA   |

| Table JU. OF TO TWITCH ODELATING AT 2.3 VI DO LIEUTIDAT CHATACTERISTICS |
|-------------------------------------------------------------------------|
|-------------------------------------------------------------------------|

Note:

1. This specification only applies to GPIO pins that are operating from a 2.5-V supply. See Table 62 for the power supply listed for the individual GPIO signal

# 16.2 GPIO AC Timing Specifications

This table provides the GPIO input and output AC timing specifications.

| Table 57. ( | <b>GPIO</b> Input | <b>AC Timing</b> | Specifications <sup>1</sup> |
|-------------|-------------------|------------------|-----------------------------|
|-------------|-------------------|------------------|-----------------------------|

| Characteristic                  | Symbol <sup>2</sup> | Min | Unit |
|---------------------------------|---------------------|-----|------|
| GPIO inputs—minimum pulse width | t <sub>PIWID</sub>  | 20  | ns   |

Notes:

1. Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of SYS\_CLKIN. Timings are measured at the pin.

2. GPIO inputs and outputs are asynchronous to any visible clock. GPIO outputs should be synchronized before use by any external synchronous logic. GPIO inputs are required to be valid for at least t<sub>PIWID</sub> ns to ensure proper operation.

This figure provides the AC test load for the GPIO.



Figure 52. GPIO AC Test Load



| Characteristic     | Symbol          | Condition                      | Min  | Max                    | Unit |
|--------------------|-----------------|--------------------------------|------|------------------------|------|
| Input high voltage | V <sub>IH</sub> | —                              | 2.1  | NV <sub>DD</sub> + 0.3 | V    |
| Input low voltage  | V <sub>IL</sub> | —                              | -0.3 | 0.8                    | V    |
| Input current      | I <sub>IN</sub> | $0~V \leq V_{IN} \leq NV_{DD}$ | —    | ±5                     | μA   |

# **18.2 SPI AC Timing Specifications**

This table and provide the SPI input and output AC timing specifications.

| Table 61 | SPL          | AC.       | Timina  | Specifications <sup>1</sup> |
|----------|--------------|-----------|---------|-----------------------------|
|          | <b>U</b>   1 | <b>-U</b> | IIIIIII | opecifications              |

| Characteristic                                           | Symbol <sup>2</sup> | Min | Мах | Unit |
|----------------------------------------------------------|---------------------|-----|-----|------|
| SPI outputs—master mode (internal clock) delay           | t <sub>NIKHOV</sub> | 0.5 | 6   | ns   |
| SPI outputs—slave mode (external clock) delay            | t <sub>NEKHOV</sub> | 2   | 8   | ns   |
| SPI inputs—master mode (internal clock) input setup time | t <sub>NIIVKH</sub> | 6   | -   | ns   |
| SPI inputs—master mode (internal clock) input hold time  | t <sub>NIIXKH</sub> | 0   | -   | ns   |
| SPI inputs—slave mode (external clock) input setup time  | t <sub>NEIVKH</sub> | 4   | -   | ns   |
| SPI inputs—slave mode (external clock) input hold time   | t <sub>NEIXKH</sub> | 2   | —   | ns   |

Note:

1. Output specifications are measured from the 50% level of the rising edge of SYS\_CLK\_IN to the 50% level of the signal. Timings are measured at the pin.

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>NIKHOV</sub> symbolizes the NMSI outputs internal timing (NI) for the time t<sub>SPI</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are valid (V).
</sub>

This figure provides the AC test load for the SPI.



Figure 53. SPI AC Test Load

Figure 54 and Figure 55 represent the AC timing from Table 61. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge.



| Signal    | Package Pin Number | Pin Type | Power<br>Supply  | Note |
|-----------|--------------------|----------|------------------|------|
| PCI_AD6   | AD19               | I/O      | NV <sub>DD</sub> |      |
| PCI_AD7   | AD20               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD8   | AC18               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD9   | AD18               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD10  | AB18               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD11  | AE19               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD12  | AB17               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD13  | AE18               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD14  | AD17               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD15  | AF19               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD16  | AB14               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD17  | AF15               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD18  | AD14               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD19  | AE14               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD20  | AF12               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD21  | AE11               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD22  | AD12               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD23  | AB13               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD24  | AF9                | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD25  | AD11               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD26  | AE10               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD27  | AB12               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD28  | AD10               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD29  | AC10               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD30  | AF10               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD31  | AF8                | I/O      | NV <sub>DD</sub> | _    |
| PCI_C/BE0 | AC19               | I/O      | NV <sub>DD</sub> |      |
| PCI_C/BE1 | AB15               | I/O      | NV <sub>DD</sub> | _    |
| PCI_C/BE2 | AF14               | I/O      | NV <sub>DD</sub> |      |
| PCI_C/BE3 | AF11               | I/O      | NV <sub>DD</sub> |      |
| PCI_PAR   | AD16               | I/O      | NV <sub>DD</sub> | —    |
| PCI_FRAME | AF16               | I/O      | $NV_{DD}$        | 5    |

### Table 62. MPC8313E TEPBGAII Pinout Listing (continued)



Table 69. Package Thermal Characteristics for TEPBGAII (continued)

| Characteristic          | Board Type         | Symbol              | TEPBGA II | Unit | Note |
|-------------------------|--------------------|---------------------|-----------|------|------|
| Junction-to-case        | _                  | $R_{	ext{	heta}JC}$ | 8         | °C/W | 5    |
| Junction-to-package top | Natural convection | $\Psi_{\text{JT}}$  | 7         | °C/W | 6    |

Note:

1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, airflow, power dissipation of other components on the board, and board thermal resistance.

2. Per JEDEC JESD51-2 with the single layer board horizontal. Board meets JESD51-9 specification.

- 3. Per JEDEC JESD51-6 with the board horizontal.
- 4. Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.

# 21.2 Thermal Management Information

For the following sections,  $P_D = (V_{DD} \times I_{DD}) + P_{I/O}$ , where  $P_{I/O}$  is the power dissipation of the I/O drivers.

### 21.2.1 Estimation of Junction Temperature with Junction-to-Ambient Thermal Resistance

An estimation of the chip junction temperature, T<sub>J</sub>, can be obtained from the equation:

$$T_J = T_A + (R_{\theta JA} \times P_D)$$

where:

 $T_J$  = junction temperature (°C)  $T_A$  = ambient temperature for the package (°C)  $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)  $P_D$  = power dissipation in the package (W)

The junction-to-ambient thermal resistance is an industry standard value that provides a quick and easy estimation of thermal performance. As a general statement, the value obtained on a single layer board is appropriate for a tightly packed printed-circuit board. The value obtained on the board with the internal planes is usually appropriate if the board has low power dissipation and the components are well separated. Test cases have demonstrated that errors of a factor of two (in the quantity  $T_I - T_A$ ) are possible.

# 21.2.2 Estimation of Junction Temperature with Junction-to-Board Thermal Resistance

The thermal performance of a device cannot be adequately predicted from the junction-to-ambient thermal resistance. The thermal performance of any component is strongly dependent on the power dissipation of surrounding components. In addition, the ambient temperature varies widely within the application. For many natural convection and especially closed box applications, the board temperature at the perimeter



# 23.1 Part Numbers Fully Addressed by this Document

This table provides the Freescale part numbering nomenclature for the MPC8313E. Note that the individual part numbers correspond to a maximum processor core frequency. For available frequencies, contact your local Freescale sales office. In addition to the processor frequency, the part numbering scheme also includes an application modifier which may specify special application conditions. Each part number also contains a revision code which refers to the die mask revision number.

| MPC             | nnnn               | е                                       | t                                       | рр                                              | aa                                           | а                          | X                                            |
|-----------------|--------------------|-----------------------------------------|-----------------------------------------|-------------------------------------------------|----------------------------------------------|----------------------------|----------------------------------------------|
| Product<br>Code | Part<br>Identifier | Encryption<br>Acceleration              | Temperature<br>Range <sup>3</sup>       | Package <sup>1, 4</sup>                         | e300 core<br>Frequency <sup>2</sup>          | DDR<br>Frequency           | Revision<br>Level                            |
| MPC             | 8313               | Blank = Not<br>included<br>E = included | Blank = 0° to 105°C<br>C= -40° to 105°C | ZQ = PB<br>TEPBGAII<br>VR = PB free<br>TEPBGAII | AD = 266 MHz<br>AF = 333 MHz<br>AG = 400 MHz | D = 266 MHz<br>F = 333 MHz | Blank = 1.0<br>A = 2.0<br>B = 2.1<br>C = 2.2 |

### Table 72. Part Numbering Nomenclature

Note:

1. See Section 19, "Package and Pin Listings," for more information on available package types.

- Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by Part Number Specifications may support other maximum core frequencies.
- 3. Contact local Freescale office on availability of parts with °C temperature range.
- 4. ZQ package was available for Rev 1.0. For Rev 2.x, only VR package is available.

### 23.2 Part Marking

Parts are marked as shown in this figure.



Notes:

MPCnnnnetppaar is the orderable part number. ATWLYYWW is the standard assembly, test, year, and work week codes. CCCCC is the country code. MMMMM is the mask number.

Figure 62. Part Marking for TEPBGAII Device



| Rev.<br>Number | Date   | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1              | 3/2008 | <ul> <li>Replaced OVDD with NV<sub>DD</sub> everywhere</li> <li>Added XCOREVDD and XPADVDD to Table 1</li> <li>Moved VDD and VDDC to the top of the table before SerDes supplies in Table 2</li> <li>In Table 2 split DDR row into two from total current requirement of 425 mA. One for DDR1 (131 mA) and other for DDR2 (140 mA).</li> <li>In Table 2 corrected current requirement numbers for NV<sub>DD</sub> from 27 mA to 74 mA, LV<sub>DD</sub> from 60 mA to 16 mA, LV<sub>DDA</sub> from 85 mA to 22 mA and LV<sub>DDB</sub> from 85 mA to 44 mA.</li> <li>In Table 2 corrected Vdd and Vddc current requirements from 560 mA and 454 mA to 469 and 377 mA, respectively. Corrected Avdd1 and Avdd2 current requirements from 10 mA to 2–3 mA, and XCOREVDD from 100 mA to 170 mA.</li> <li>In Table 2, added row stating junction temperature range of 0 to 105°C. Added footnote 2 stating GPIO pins may operate from 2.5-V supply as well when configured for different functionality.</li> <li>In Section 2.1.2, "Power Supply Voltage Specification," added a note describing the purpose of Table 2.</li> <li>Rewrote Section 2.2., "Power Sequencing," and added Figure 3.</li> <li>In Table 4, added "but do include core, USB PLL, and a portion of SerDes digital power" to Note 1.</li> <li>In Table 4, corrected "Typical power mode power dissipation under LVdd.</li> <li>Added Table 6 to show the low power mode power dissipation for D3warm mode.</li> <li>In Table 8, corrected SYS_CLK_IN frequency range from 25–66 MHz to 24–66.67 MHz.</li> <li>Added Table 40 and Table 44 showing USB input hold t<sub>USIXKH</sub> from 0 to 1ns</li> <li>Added Table 40 and Table 44 showing USB input hold t<sub>USIXKH</sub> from 0 to 1ns</li> <li>Added Table 40 and Table 44 showing USB input hold t<sub>USIXKH</sub> from 0 to 1ns</li> <li>Added Table 40 and Table 44 showing USB input hold t<sub>USIXKH</sub> from 0 to 1ns</li> <li>Added Table 40 and Table 44 showing USB input hold t<sub>USIXKH</sub> from 0 to 1ns</li> <li>Added Table 40 and Table 44 showing USB clock in specifications</li> <li>In Table 46, added rows for t<sub>LALEHOV</sub> t<sub>LALETOT1</sub>, t<sub>LALETOT3</sub> parameters.</li></ul> |

### Table 73. Document Revision History (continued)

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com

Document Number: MPC8313EEC Rev. 4 11/2011 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc. Reg. U.S. Pat. & Tm. Off. QorlQ is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. RapidIO is a registered trademark of the RapidIO Trade Association. IEEE 1588 and 1149.1 are registered trademarks of the Institute of Electrical and Electronics Engineers, Inc. (IEEE). This product is not endorsed or approved by the IEEE.

© 2007–2011 Freescale Semiconductor, Inc.



