Welcome to **E-XFL.COM** #### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. #### **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|-------------------------------------------------------------| | Product Status | Active | | Core Processor | PowerPC e300c3 | | Number of Cores/Bus Width | 1 Core, 32-Bit | | Speed | 333MHz | | Co-Processors/DSP | Security; SEC 2.2 | | RAM Controllers | DDR, DDR2 | | Graphics Acceleration | No | | Display & Interface Controllers | - | | Ethernet | 10/100/1000Mbps (2) | | SATA | - | | USB | USB 2.0 + PHY (1) | | Voltage - I/O | 1.8V, 2.5V, 3.3V | | Operating Temperature | 0°C ~ 105°C (TA) | | Security Features | Cryptography | | Package / Case | 516-BBGA Exposed Pad | | Supplier Device Package | 516-TEPBGA (27x27) | | Purchase URL | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc8313ezqaffc | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## 1 Overview The MPC8313E incorporates the e300c3 core, which includes 16 Kbytes of L1 instruction and data caches and on-chip memory management units (MMUs). The MPC8313E has interfaces to dual enhanced three-speed 10/100/1000 Mbps Ethernet controllers, a DDR1/DDR2 SDRAM memory controller, an enhanced local bus controller, a 32-bit PCI controller, a dedicated security engine, a USB 2.0 dual-role controller and an on-chip high-speed PHY, a programmable interrupt controller, dual I<sup>2</sup>C controllers, a 4-channel DMA controller, and a general-purpose I/O port. This figure shows a block diagram of the MPC8313E. Figure 1. MPC8313E Block Diagram The MPC8313E security engine (SEC 2.2) allows CPU-intensive cryptographic operations to be offloaded from the main CPU core. The security-processing accelerator provides hardware acceleration for the DES, 3DES, AES, SHA-1, and MD-5 algorithms. ## 1.1 MPC8313E Features The following features are supported in the MPC8313E: - Embedded PowerPC<sup>TM</sup> e300 processor core built on Power Architecture<sup>TM</sup> technology; operates at up to 333 MHz. - High-performance, low-power, and cost-effective host processor - DDR1/DDR2 memory controller—one 16-/32-bit interface at up to 333 MHz supporting both DDR1 and DDR2 - 16-Kbyte instruction cache and 16-Kbyte data cache, a floating point unit, and two integer units - Peripheral interfaces such as 32-bit PCI interface with up to 66-MHz operation, 16-bit enhanced local bus interface with up to 66-MHz operation, and USB 2.0 (high speed) with an on-chip PHY. - Security engine provides acceleration for control and data plane security protocols - Power management controller for low-power consumption - High degree of software compatibility with previous-generation PowerQUICC processor-based designs for backward compatibility and easier software migration MPC8313E PowerQUICC II Pro Processor Hardware Specifications, Rev. 4 #### 1.2 Serial Interfaces The following interfaces are supported in the MPC8313E: dual UART, dual I<sup>2</sup>C, and an SPI interface. ## 1.3 Security Engine The security engine is optimized to handle all the algorithms associated with IPSec, IEEE Std 802.11i®, and iSCSI. The security engine contains one crypto-channel, a controller, and a set of crypto execution units (EUs). The execution units are as follows: - Data encryption standard execution unit (DEU), supporting DES and 3DES - Advanced encryption standard unit (AESU), supporting AES - Message digest execution unit (MDEU), supporting MD5, SHA1, SHA-224, SHA-256, and HMAC with any algorithm - One crypto-channel supporting multi-command descriptor chains ## 1.4 DDR Memory Controller The MPC8313E DDR1/DDR2 memory controller includes the following features: - Single 16- or 32-bit interface supporting both DDR1 and DDR2 SDRAM - Support for up to 333 MHz - Support for two physical banks (chip selects), each bank independently addressable - 64-Mbit to 2-Gbit (for DDR1) and to 4-Gbit (for DDR2) devices with x8/x16/x32 data ports (no direct x4 support) - Support for one 16-bit device or two 8-bit devices on a 16-bit bus, or one 32-bit device or two 16-bit devices on a 32-bit bus - Support for up to 16 simultaneous open pages - Supports auto refresh - On-the-fly power management using CKE - 1.8-/2.5-V SSTL2 compatible I/O #### 1.5 PCI Controller The MPC8313E PCI controller includes the following features: - PCI specification revision 2.3 compatible - Single 32-bit data PCI interface operates at up to 66 MHz - PCI 3.3-V compatible (not 5-V compatible) - Support for host and agent modes - On-chip arbitration, supporting three external masters on PCI - Selectable hardware-enforced coherency #### 1.6 USB Dual-Role Controller The MPC8313E USB controller includes the following features: - Supports USB on-the-go mode, which includes both device and host functionality, when using an external ULPI (UTMI + low-pin interface) PHY - Compatible with Universal Serial Bus Specification, Rev. 2.0 - Supports operation as a stand-alone USB device - Supports one upstream facing port - Supports three programmable USB endpoints - Supports operation as a stand-alone USB host controller - Supports USB root hub with one downstream-facing port - Enhanced host controller interface (EHCI) compatible - Supports high-speed (480 Mbps), full-speed (12 Mbps), and low-speed (1.5 Mbps) operation. Low-speed operation is supported only in host mode. - Supports UTMI + low pin interface (ULPI) or on-chip USB 2.0 full-speed/high-speed PHY ## 1.7 Dual Enhanced Three-Speed Ethernet Controllers (eTSECs) The MPC8313E eTSECs include the following features: - Two RGMII/SGMII/MII/RMII/RTBI interfaces - Two controllers designed to comply with IEEE Std 802.3®, 802.3u®, 802.3x®, 802.3z®, 802.3au®, and 802.3ab® - Support for Wake-on-Magic Packet<sup>TM</sup>, a method to bring the device from standby to full operating mode - MII management interface for external PHY control and status - Three-speed support (10/100/1000 Mbps) - On-chip high-speed serial interface to external SGMII PHY interface - Support for IEEE Std 1588<sup>TM</sup> - Support for two full-duplex FIFO interface modes - Multiple PHY interface configuration - TCP/IP acceleration and QoS features available - IP v4 and IP v6 header recognition on receive - IP v4 header checksum verification and generation - TCP and UDP checksum verification and generation - Per-packet configurable acceleration - Recognition of VLAN, stacked (queue in queue) VLAN, IEEE Std 802.2®, PPPoE session, MPLS stacks, and ESP/AH IP-security headers - Transmission from up to eight physical queues. - Reception to up to eight physical queues Table 5. MPC8313E Typical I/O Power Dissipation (continued) | Interface | Parameter | GV <sub>DD</sub><br>(1.8 V) | GV <sub>DD</sub><br>(2.5 V) | NV <sub>DD</sub><br>(3.3 V) | LV <sub>DDA</sub> /<br>LV <sub>DDB</sub><br>(3.3 V) | LV <sub>DDA</sub> /<br>LV <sub>DDB</sub><br>(2.5 V) | LV <sub>DD</sub><br>(3.3 V) | Unit | Comments | |-------------------------------|-----------|-----------------------------|-----------------------------|-----------------------------|-----------------------------------------------------|-----------------------------------------------------|-----------------------------|------|----------| | USBDR controller load = 20 pF | 60 MHz | _ | _ | _ | 0.078 | _ | _ | W | _ | | Other I/O | _ | _ | _ | 0.015 | _ | _ | _ | W | _ | This table shows the estimated core power dissipation of the MPC8313E while transitioning into the D3 warm low-power state. Table 6. MPC8313E Low-Power Modes Power Dissipation<sup>1</sup> | 333-MHz Core, 167-MHz CSB <sup>2</sup> | Rev. 1.0 <sup>3</sup> | Rev. 2.x or Later <sup>3</sup> | Unit | |----------------------------------------|-----------------------|--------------------------------|------| | D3 warm | 400 | 425 | mW | #### Note: - 1. All interfaces are enabled. For further power savings, disable the clocks to unused blocks. - The interfaces are run at the following frequencies: DDR: 333 MHz, eLBC 83 MHz, PCI 33 MHz, eTSEC1 and TSEC2: 167 MHz, SEC: 167 MHz, USB: 167 MHz. See the SCCR register for more information. - 3. This is maximum power in D3 Warm based on a voltage of 1.05 V and a junction temperature of $105^{\circ}$ C. ## 4 Clock Input Timing This section provides the clock input DC and AC electrical characteristics for the MPC8313E. ## 4.1 DC Electrical Characteristics This table provides the system clock input (SYS\_CLK\_IN/PCI\_SYNC\_IN) DC timing specifications for the MPC8313E. Table 7. SYS\_CLK\_IN DC Electrical Characteristics | Parameter | Condition | Symbol | Min | Max | Unit | |---------------------------|------------------------------------------------------------------------------------------------|-----------------|------|------------------------|------| | Input high voltage | _ | V <sub>IH</sub> | 2.4 | NV <sub>DD</sub> + 0.3 | V | | Input low voltage | _ | V <sub>IL</sub> | -0.3 | 0.4 | V | | SYS_CLK_IN input current | $0 V \leq V_{IN} \leq NV_{DD}$ | I <sub>IN</sub> | _ | ±10 | μА | | PCI_SYNC_IN input current | $0~V \le V_{IN} \le 0.5~V$ or $NV_{DD} - 0.5~V \le V_{IN} \le NV_{DD}$ | I <sub>IN</sub> | _ | ±10 | μΑ | | PCI_SYNC_IN input current | $0.5~\textrm{V} \leq \textrm{V}_{\textrm{IN}} \leq \textrm{NV}_{\textrm{DD}} - 0.5~\textrm{V}$ | I <sub>IN</sub> | _ | ±50 | μА | ### 6.1 DDR and DDR2 SDRAM DC Electrical Characteristics This table provides the recommended operating conditions for the DDR2 SDRAM component(s) when $GV_{DD}(typ) = 1.8 \text{ V}$ . Table 12. DDR2 SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 1.8 V | Parameter/Condition | Symbol | Min | Max | Unit | Note | |--------------------------------------------------|-------------------|-------------------------------------|---------------------------|------|------| | I/O supply voltage | GV <sub>DD</sub> | 1.7 | 1.9 | V | 1 | | I/O reference voltage | MV <sub>REF</sub> | $0.49 \times \text{GV}_{\text{DD}}$ | 0.51 × GV <sub>DD</sub> | V | 2 | | I/O termination voltage | V <sub>TT</sub> | MV <sub>REF</sub> - 0.04 | MV <sub>REF</sub> + 0.04 | V | 3 | | Input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.125 | GV <sub>DD</sub> + 0.3 | V | _ | | Input low voltage | V <sub>IL</sub> | -0.3 | MV <sub>REF</sub> - 0.125 | V | _ | | Output leakage current | l <sub>OZ</sub> | -9.9 | 9.9 | μА | 4 | | Output high current (V <sub>OUT</sub> = 1.420 V) | I <sub>OH</sub> | -13.4 | _ | mA | _ | | Output low current (V <sub>OUT</sub> = 0.280 V) | I <sub>OL</sub> | 13.4 | _ | mA | _ | #### Notes: - 1. $GV_{DD}$ is expected to be within 50 mV of the DRAM $GV_{DD}$ at all times. - 2. $MV_{REF}$ is expected to be equal to $0.5 \times GV_{DD}$ , and to track $GV_{DD}$ DC variations as measured at the receiver. Peak-to-peak noise on $MV_{REF}$ may not exceed $\pm 2\%$ of the DC value. - 3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub>. This rail should track variations in the DC level of MV<sub>REF</sub>. - 4. Output leakage is measured with all outputs disabled, 0 V $\leq$ V<sub>OUT</sub> $\leq$ GV<sub>DD</sub>. This table provides the DDR2 capacitance when $GV_{DD}(typ) = 1.8 \text{ V}$ . Table 13. DDR2 SDRAM Capacitance for $GV_{DD}(typ) = 1.8 \text{ V}$ | Parameter/Condition | Symbol | Min | Max | Unit | Note | |----------------------------------------------|------------------|-----|-----|------|------| | Input/output capacitance: DQ, DQS, DQS | C <sub>IO</sub> | 6 | 8 | pF | 1 | | Delta input/output capacitance: DQ, DQS, DQS | C <sub>DIO</sub> | _ | 0.5 | pF | 1 | #### Note: 1. This parameter is sampled. $GV_{DD} = 1.8 \text{ V} \pm 0.090 \text{ V}$ , f = 1 MHz, $T_A = 25^{\circ}\text{C}$ , $V_{OUT} = GV_{DD}/2$ , $V_{OUT}$ (peak-to-peak) = 0.2 V. This table provides the recommended operating conditions for the DDR SDRAM component(s) when $GV_{DD}(typ) = 2.5 \text{ V}$ . Table 14. DDR SDRAM DC Electrical Characteristics for $GV_{DD}(typ) = 2.5 V$ | Parameter/Condition | Symbol | Min | Max | Unit | Note | |-------------------------|-------------------|-------------------------------------|-------------------------------------|------|------| | I/O supply voltage | GV <sub>DD</sub> | 2.3 | 2.7 | V | 1 | | I/O reference voltage | MV <sub>REF</sub> | $0.49 \times \text{GV}_{\text{DD}}$ | $0.51 \times \text{GV}_{\text{DD}}$ | V | 2 | | I/O termination voltage | V <sub>TT</sub> | MV <sub>REF</sub> - 0.04 | MV <sub>REF</sub> + 0.04 | V | 3 | | Input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.15 | GV <sub>DD</sub> + 0.3 | V | _ | | Input low voltage | V <sub>IL</sub> | -0.3 | MV <sub>REF</sub> – 0.15 | V | _ | MPC8313E PowerQUICC II Pro Processor Hardware Specifications, Rev. 4 #### **NOTE** For the ADDR/CMD setup and hold specifications in Table 21, it is assumed that the clock control register is set to adjust the memory clocks by 1/2 applied cycle. This figure shows the DDR SDRAM output timing for the MCK to MDQS skew measurement $(t_{DDKHMH})$ . Figure 5. Timing Diagram for t<sub>DDKHMH</sub> This figure shows the DDR and DDR2 SDRAM output timing diagram. Figure 6. DDR and DDR2 SDRAM Output Timing Diagram # 8.1 Enhanced Three-Speed Ethernet Controller (eTSEC) (10/100/1000 Mbps)—MII/RMII/RGMII/SGMII/RTBI Electrical Characteristics The electrical characteristics specified here apply to all the media independent interface (MII), reduced gigabit media independent interface (RGMII), serial gigabit media independent interface (SGMII), and reduced ten-bit interface (RTBI) signals except management data input/output (MDIO) and management data clock (MDC). The RGMII and RTBI interfaces are defined for 2.5 V, while the MII interface can be operated at 3.3 V. The RMII and SGMII interfaces can be operated at either 3.3 or 2.5 V. The RGMII and RTBI interfaces follow the Hewlett-Packard reduced pin-count interface for *Gigabit Ethernet Physical Layer Device Specification Version 1.2*a (9/22/2000). The electrical characteristics for MDIO and MDC are specified in Section 8.5, "Ethernet Management Interface Electrical Characteristics." #### 8.1.1 TSEC DC Electrical Characteristics All RGMII, RMII, and RTBI drivers and receivers comply with the DC parametric attributes specified in Table 24 and Table 25. The RGMII and RTBI signals are based on a 2.5-V CMOS interface voltage as defined by JEDEC EIA/JESD8-5. #### **NOTE** eTSEC should be interfaced with peripheral operating at same voltage level. **Parameter Symbol Conditions** Min Max Unit ٧ Supply voltage 3.3 V LV<sub>DDA</sub>/LV<sub>DDB</sub> 2.97 3.63 Output high voltage $V_{OH}$ $I_{OH} = -4.0 \text{ mA}$ $LV_{DDA}$ or $LV_{DDB} = Min$ 2.40 $LV_{DDA} + 0.3$ V $LV_{DDB} + 0.3$ Output low voltage $LV_{DDA}$ or $LV_{DDB} = Min$ 0.50 ٧ $V_{OL}$ $I_{OL} = 4.0 \text{ mA}$ $V_{SS}$ ٧ 2.0 Input high voltage $V_{IH}$ $LV_{DDA} + 0.3$ $LV_{DDB} + 0.3$ Input low voltage -0.30.90 V $V_{IL}$ $V_{IN}^{1} = LV_{DDA}$ or $LV_{DDB}$ Input high current $I_{IH}$ 40 μΑ **Table 24. MII DC Electrical Characteristics** #### Note: Input low current I<sub>II</sub> Table 25. RGMII/RTBI DC Electrical Characteristics $V_{IN}^{1} = VSS$ -600 μΑ | Parameters | Symbol | Conditions | Min | Max | Unit | |----------------------|--------------------------------------|------------|------|------|------| | Supply voltage 2.5 V | LV <sub>DDA</sub> /LV <sub>DDB</sub> | _ | 2.37 | 2.63 | V | MPC8313E PowerQUICC II Pro Processor Hardware Specifications, Rev. 4 <sup>1.</sup> The symbol $V_{IN}$ , in this case, represents the LV<sub>IN</sub> symbol referenced in Table 1 and Table 2. Figure 15. 4-Wire AC-Coupled SGMII Serial Link Connection Example Figure 16. SGMII Transmitter DC Measurement Circuit **Table 33. SGMII DC Receiver Electrical Characteristics** | Parameter | Symbol | Min | Тур | Max | Unit | Note | |---------------------------------------|-------------------------|------|-----|------|------|------| | Supply voltage | XCOREV <sub>DD</sub> | 0.95 | 1.0 | 1.05 | V | | | DC Input voltage range | | | N/A | • | | 1 | | Input differential voltage | V <sub>RX_DIFFp-p</sub> | 100 | _ | 1200 | mV | 2 | | Loss of signal threshold | VL <sub>OS</sub> | 30 | _ | 100 | mV | | | Input AC common mode voltage | V <sub>CM_ACp-p</sub> | _ | _ | 100 | mV | 3 | | Receiver differential input impedance | Z <sub>RX_DIFF</sub> | 80 | 100 | 120 | Ω | | | Receiver common mode input impedance | Z <sub>RX_CM</sub> | 20 | _ | 35 | Ω | | MPC8313E PowerQUICC II Pro Processor Hardware Specifications, Rev. 4 Figure 18. SGMII AC Test/Measurement Load ## 8.4 eTSEC IEEE 1588 AC Specifications This figure provides the data and command output timing diagram. **Note:** The output delay is count starting rising edge if t<sub>T1588CLKOUT</sub> is non-inverting. Otherwise, it is count starting falling edge. Figure 19. eTSEC IEEE 1588 Output AC Timing This figure provides the data and command input timing diagram. Figure 20. eTSEC IEEE 1588 Input AC Timing This table lists the IEEE 1588 AC timing specifications. Table 36. eTSEC IEEE 1588 AC Timing Specifications At recommended operating conditions with L/TV<sub>DD</sub> of 3.3 V $\pm$ 5%. | Parameter/Condition | Symbol | Min | Тур | Max | Unit | Note | |----------------------------|-----------------------------------------------|-----|-----|-------------------------|------|------| | TSEC_1588_CLK clock period | t <sub>T1588</sub> CLK | 3.8 | _ | T <sub>RX_CLK</sub> × 9 | ns | 1, 3 | | TSEC_1588_CLK duty cycle | t <sub>T1588CLKH</sub> /t <sub>T1588CLK</sub> | 40 | 50 | 60 | % | | MPC8313E PowerQUICC II Pro Processor Hardware Specifications, Rev. 4 - The SD\_REF\_CLK and SD\_REF\_CLK are internally AC-coupled differential inputs as shown in Figure 23. Each differential clock input (SD\_REF\_CLK or SD\_REF\_CLK) has a 50-Ω termination to XCOREV<sub>SS</sub> followed by on-chip AC coupling. - The external reference clock driver must be able to drive this termination. - The SerDes reference clock input can be either differential or single-ended. Refer to the differential mode and single-ended mode description below for further detailed requirements. - The maximum average current requirement that also determines the common mode voltage range: - When the SerDes reference clock differential inputs are DC coupled externally with the clock driver chip, the maximum average current allowed for each input pin is 8 mA. In this case, the exact common mode input voltage is not critical as long as it is within the range allowed by the maximum average current of 8 mA (refer to the following bullet for more detail), since the input is AC-coupled on-chip. - This current limitation sets the maximum common mode input voltage to be less than 0.4 V (0.4 V/50 = 8 mA) while the minimum common mode input level is 0.1 V above XCOREV<sub>SS</sub>. For example, a clock with a 50/50 duty cycle can be produced by a clock driver with output driven by its current source from 0 to 16 mA (0–0.8 V), such that each phase of the differential input has a single-ended swing from 0 V to 800 mV with the common mode voltage at 400 mV. - If the device driving the SD\_REF\_CLK and $\overline{\text{SD}}_{\text{REF}}$ inputs cannot drive 50 $\Omega$ to XCOREV<sub>SS</sub> DC, or it exceeds the maximum input current limitations, then it must be AC-coupled off-chip. - The input amplitude requirement. This requirement is described in detail in the following sections. Figure 23. Receiver of SerDes Reference Clocks ## 9.2.2 DC Level Requirement for SerDes Reference Clocks The DC level requirement for the MPC8313E SerDes reference clock inputs is different depending on the signaling mode used to connect the clock driver chip and SerDes reference clock inputs as described below. - Differential mode - The input amplitude of the differential clock must be between 400 and 1600 mV differential peak-to-peak (or between 200 and 800 mV differential peak). In other words, each signal wire MPC8313E PowerQUICC II Pro Processor Hardware Specifications, Rev. 4 Figure 25. Differential Reference Clock Input DC Requirements (External AC-Coupled) Figure 26. Single-Ended Reference Clock Input DC Requirements ## 9.2.3 Interfacing With Other Differential Signaling Levels - With on-chip termination to XCOREV<sub>SS</sub>, the differential reference clocks inputs are HCSL (high-speed current steering logic) compatible DC coupled. - Many other low voltage differential type outputs like LVDS (low voltage differential signaling) can be used but may need to be AC coupled due to the limited common mode input range allowed (100 to 400 mV) for DC-coupled connection. - LVPECL outputs can produce a signal with too large of an amplitude and may need to be DC-biased at the clock driver output first, then followed with series attenuation resistor to reduce the amplitude, in addition to AC coupling. #### NOTE Figure 27 through Figure 30 are for conceptual reference only. Due to the fact that the clock driver chip's internal structure, output impedance, and termination requirements are different between various clock driver chip manufacturers, it is possible that the clock circuit reference designs provided by clock driver chip vendors are different from what is shown in the figures. They might also vary from one vendor to the other. Therefore, Freescale can neither provide the optimal clock driver reference circuits, nor guarantee the correctness of the following clock driver connection reference circuits. It is recommended that the system designer contact the selected clock driver chip vendor for the optimal reference circuits for the MPC8313E SerDes reference clock receiver requirement provided in this document. MPC8313E PowerQUICC II Pro Processor Hardware Specifications, Rev. 4 **Table 45. Local Bus General Timing Parameters (continued)** | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Note | Ī | |-----------|---------------------|-----|-----|------|------|---| |-----------|---------------------|-----|-----|------|------|---| #### Notes: - The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one (1). - 2. All timings are in reference to falling edge of LCLK0 (for all outputs and for LGTA and LUPWAIT inputs) or rising edge of LCLK0 (for all other inputs). - All signals are measured from NV<sub>DD</sub>/2 of the rising/falling edge of LCLK0 to 0.4 × NV<sub>DD</sub> of the signal in question for 3.3-V signaling levels. - 4. Input timings are measured at the pin. - 5. t<sub>LBOTOT1</sub> and t<sub>LALETOT1</sub> should be used when RCWH[LALE] is not set and the load on LALE output pin is at least 10 pF less than the load on LAD output pins. - 6. t<sub>LBOTOT2</sub> and t<sub>LALETOT2</sub> should be used when RCWH[LALE] is set and the load on LALE output pin is at least 10 pF less than the load on LAD output pins. - 7. t<sub>LBOTOT3</sub> and t<sub>LALETOT3</sub> should be used when RCWH[LALE] is set and the load on LALE output pin equals to the load on LAD output pins. - 8. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification. This figure provides the AC test load for the local bus. Figure 36. Local Bus AC Test Load Figure 39. Local Bus Signals, GPCM/UPM Signals for LCRR[CLKDIV] = 4 Figure 40. Local Bus Signals, LALE with Respect to LCLK MPC8313E PowerQUICC II Pro Processor Hardware Specifications, Rev. 4 #### Table 49. I<sup>2</sup>C AC Electrical Specifications (continued) All values refer to $V_{IH}$ (min) and $V_{IL}$ (max) levels (see Table 48). | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | |---------------------------------------------------------------------------------|---------------------|------------------------------------|----------------------|------| | Data hold time: CBUS compatible masters I <sup>2</sup> C bus devices | t <sub>l2DXKL</sub> | <u></u> | <br>0.9 <sup>3</sup> | μS | | Fall time of both SDA and SCL signals <sup>5</sup> | t <sub>I2CF</sub> | _ | 300 | ns | | Setup time for STOP condition | t <sub>I2PVKH</sub> | 0.6 | _ | μS | | Bus free time between a STOP and START condition | t <sub>I2KHDX</sub> | 1.3 | _ | μS | | Noise margin at the LOW level for each connected device (including hysteresis) | $V_{NL}$ | 0.1 × NV <sub>DD</sub> | _ | V | | Noise margin at the HIGH level for each connected device (including hysteresis) | $V_{NH}$ | $0.2 \times \text{NV}_{\text{DD}}$ | _ | V | #### Notes: - 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>I2DVKH</sub> symbolizes I<sup>2</sup>C timing (I2) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>I2C</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>I2SXKL</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the start condition (S) went invalid (X) relative to the t<sub>I2C</sub> clock reference (K) going to the low (L) state or hold time. Also, t<sub>I2PVKH</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the stop condition (P) reaching the valid state (V) relative to the t<sub>I2C</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. The MPC8313E provides a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL. - 3. The maximum $t_{12DVKH}$ has only to be met if the device does not stretch the LOW period ( $t_{12CL}$ ) of the SCL signal. - 4. $C_B$ = capacitance of one bus line in pF. - 5. The MPC8313E does not follow the PC-BUS Specifications, Version 2.1, regarding the $t_{\rm I2CF}$ AC parameter. This figure provides the AC test load for the I<sup>2</sup>C. Figure 46. I<sup>2</sup>C AC Test Load This figure shows the AC timing diagram for the I<sup>2</sup>C bus. Figure 47. I<sup>2</sup>C Bus AC Timing Diagram ## **14 PCI** This section describes the DC and AC electrical specifications for the PCI bus. ## 14.1 PCI DC Electrical Characteristics This table provides the DC electrical characteristics for the PCI interface. Table 50. PCI DC Electrical Characteristics<sup>1</sup> | Parameter | Symbol | Test Condition | Min | Max | Unit | |---------------------------|-----------------|------------------------------------------|----------------------|------------------------|------| | High-level input voltage | V <sub>IH</sub> | $V_{OUT} \ge V_{OH}$ (min) or | $0.5 \times NV_{DD}$ | NV <sub>DD</sub> + 0.3 | V | | Low-level input voltage | V <sub>IL</sub> | V <sub>OUT</sub> ≤ V <sub>OL</sub> (max) | -0.5 | $0.3 \times NV_{DD}$ | V | | High-level output voltage | V <sub>OH</sub> | $NV_{DD} = min, I_{OH} = -100 \mu A$ | $0.9 \times NV_{DD}$ | _ | V | | Low-level output voltage | V <sub>OL</sub> | $NV_{DD} = min, I_{OL} = 100 \mu A$ | _ | $0.1 \times NV_{DD}$ | V | | Input current | I <sub>IN</sub> | $0 \text{ V} \leq V_{IN} \leq NV_{DD}$ | _ | ±5 | μА | #### Note: ## 14.2 PCI AC Electrical Specifications This section describes the general AC timing parameters of the PCI bus. Note that the PCI\_CLK or PCI\_SYNC\_IN signal is used as the PCI input clock depending on whether the MPC8313E is configured as a host or agent device. This table shows the PCI AC timing specifications at 66 MHz. Table 51. PCI AC Timing Specifications at 66 MHz | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Note | |------------------------|---------------------|-----|-----|------|------| | Clock to output valid | <sup>t</sup> PCKHOV | _ | 6.0 | ns | 2 | | Output hold from clock | t <sub>PCKHOX</sub> | 1 | | ns | 2 | MPC8313E PowerQUICC II Pro Processor Hardware Specifications, Rev. 4 <sup>1.</sup> Note that the symbol $V_{IN}$ , in this case, represents the $NV_{IN}$ symbol referenced in Table 1 and Table 2. This figure shows the PCI input AC timing conditions. Figure 49. PCI Input AC Timing Measurement Conditions This figure shows the PCI output AC timing conditions. Figure 50. PCI Output AC Timing Measurement Condition ## 15 Timers This section describes the DC and AC electrical specifications for the timers. ## 15.1 Timers DC Electrical Characteristics $\frac{This\ table\ provides\ the\ DC\ electrical\ characteristics\ for\ the\ MPC8313E\ timers\ pins,\ including\ TIN,\ \overline{TOUT},\ \overline{TGATE},\ and\ RTC\_CLK.$ | Characteristic | Symbol | Condition | Min | Max | Unit | |---------------------|-----------------|----------------------------------------|------|------------------------|------| | Output high voltage | V <sub>OH</sub> | $I_{OH} = -8.0 \text{ mA}$ | 2.4 | _ | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA | _ | 0.5 | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA | _ | 0.4 | V | | Input high voltage | V <sub>IH</sub> | _ | 2.1 | NV <sub>DD</sub> + 0.3 | V | | Input low voltage | V <sub>IL</sub> | _ | -0.3 | 0.8 | V | | Input current | I <sub>IN</sub> | $0 \text{ V} \leq V_{IN} \leq NV_{DD}$ | _ | ±5 | μΑ | **Table 53. Timers DC Electrical Characteristics** Table 62. MPC8313E TEPBGAII Pinout Listing (continued) | Signal | Package Pin Number | Pin Type | Power<br>Supply | Note | |-----------|--------------------|----------|------------------|------| | PCI_AD6 | AD19 | I/O | NV <sub>DD</sub> | _ | | PCI_AD7 | AD20 | I/O | NV <sub>DD</sub> | _ | | PCI_AD8 | AC18 | I/O | NV <sub>DD</sub> | _ | | PCI_AD9 | AD18 | I/O | NV <sub>DD</sub> | _ | | PCI_AD10 | AB18 | I/O | NV <sub>DD</sub> | _ | | PCI_AD11 | AE19 | I/O | NV <sub>DD</sub> | _ | | PCI_AD12 | AB17 | I/O | NV <sub>DD</sub> | _ | | PCI_AD13 | AE18 | I/O | NV <sub>DD</sub> | _ | | PCI_AD14 | AD17 | I/O | NV <sub>DD</sub> | _ | | PCI_AD15 | AF19 | I/O | NV <sub>DD</sub> | _ | | PCI_AD16 | AB14 | I/O | NV <sub>DD</sub> | _ | | PCI_AD17 | AF15 | I/O | NV <sub>DD</sub> | _ | | PCI_AD18 | AD14 | I/O | NV <sub>DD</sub> | _ | | PCI_AD19 | AE14 | I/O | NV <sub>DD</sub> | _ | | PCI_AD20 | AF12 | I/O | NV <sub>DD</sub> | _ | | PCI_AD21 | AE11 | I/O | NV <sub>DD</sub> | _ | | PCI_AD22 | AD12 | I/O | NV <sub>DD</sub> | _ | | PCI_AD23 | AB13 | I/O | NV <sub>DD</sub> | _ | | PCI_AD24 | AF9 | I/O | NV <sub>DD</sub> | _ | | PCI_AD25 | AD11 | I/O | NV <sub>DD</sub> | _ | | PCI_AD26 | AE10 | I/O | NV <sub>DD</sub> | _ | | PCI_AD27 | AB12 | I/O | NV <sub>DD</sub> | _ | | PCI_AD28 | AD10 | I/O | NV <sub>DD</sub> | _ | | PCI_AD29 | AC10 | I/O | NV <sub>DD</sub> | _ | | PCI_AD30 | AF10 | I/O | NV <sub>DD</sub> | _ | | PCI_AD31 | AF8 | I/O | NV <sub>DD</sub> | _ | | PCI_C/BE0 | AC19 | I/O | NV <sub>DD</sub> | _ | | PCI_C/BE1 | AB15 | I/O | NV <sub>DD</sub> | _ | | PCI_C/BE2 | AF14 | I/O | NV <sub>DD</sub> | _ | | PCI_C/BE3 | AF11 | I/O | NV <sub>DD</sub> | _ | | PCI_PAR | AD16 | I/O | NV <sub>DD</sub> | _ | | PCI_FRAME | AF16 | I/O | NV <sub>DD</sub> | 5 | The primary clock source for the MPC8313E can be one of two inputs, SYS\_CLK\_IN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. When the device is configured as a PCI host device, SYS\_CLK\_IN is its primary input clock. SYS\_CLK\_IN feeds the PCI clock divider (÷2) and the multiplexors for PCI\_SYNC\_OUT and PCI\_CLK\_OUT. The CFG\_CLKIN\_DIV configuration input selects whether SYS\_CLK\_IN or SYS\_CLK\_IN/2 is driven out on the PCI\_SYNC\_OUT signal. The OCCR[PCICOEn] parameters select whether the PCI\_SYNC\_OUT is driven out on the PCI\_CLK\_OUTn signals. PCI\_SYNC\_OUT is connected externally to PCI\_SYNC\_IN to allow the internal clock subsystem to synchronize to the system PCI clocks. PCI\_SYNC\_OUT must be connected properly to PCI\_SYNC\_IN, with equal delay to all PCI agent devices in the system, to allow the device to function. When the device is configured as a PCI agent device, PCI\_CLK is the primary input clock. When the device is configured as a PCI agent device the SYS\_CLK\_IN signal should be tied to VSS. As shown in Figure 57, the primary clock input (frequency) is multiplied up by the system phase-locked loop (PLL) and the clock unit to create the coherent system bus clock ( $csb\_clk$ ), the internal clock for the DDR controller ( $ddr\_clk$ ), and the internal clock for the local bus interface unit ( $lbc\_clk$ ). The *csb\_clk* frequency is derived from a complex set of factors that can be simplified into the following equation: $$csb\_clk = \{PCI\_SYNC\_IN \times (1 + \sim \overline{CFG\_CLKIN\_DIV})\} \times SPMF$$ In PCI host mode, PCI SYNC IN $\times$ (1 + $\sim$ CFG CLKIN DIV) is the SYS CLK IN frequency. The *csb\_clk* serves as the clock input to the e300 core. A second PLL inside the e300 core multiplies up the *csb\_clk* frequency to create the internal clock for the e300 core (*core\_clk*). The system and core PLL multipliers are selected by the SPMF and COREPLL fields in the reset configuration word low (RCWL) which is loaded at power-on reset or by one of the hard-coded reset options. See Chapter 4, "Reset, Clocking, and Initialization," in the *MPC8313E PowerQUICC II Pro Integrated Processor Family Reference Manual*, for more information on the clock subsystem. The internal *ddr\_clk* frequency is determined by the following equation: $$ddr\_clk = csb\_clk \times (1 + RCWL[DDRCM])$$ Note that $ddr_c lk$ is not the external memory bus frequency; $ddr_c lk$ passes through the DDR clock divider (÷2) to create the differential DDR memory bus clock outputs (MCK and $\overline{\text{MCK}}$ ). However, the data rate is the same frequency as $ddr_c lk$ . The internal *lbc\_clk* frequency is determined by the following equation: $$lbc\_clk = csb\_clk \times (1 + RCWL[LBCM])$$ Note that *lbc\_clk* is not the external local bus frequency; *lbc\_clk* passes through the a LBC clock divider to create the external local bus clock outputs (LCLK[0:1]). The LBC clock divider ratio is controlled by LCRR[CLKDIV]. In addition, some of the internal units may be required to be shut off or operate at lower frequency than the *csb\_clk* frequency. Those units have a default clock ratio that can be configured by a memory mapped register after the device comes out of reset. Table 63 specifies which units have a configurable clock frequency. #### 21.3 Heat Sink Attachment When attaching heat sinks to these devices, an interface material is required. The best method is to use thermal grease and a spring clip. The spring clip should connect to the printed-circuit board, either to the board itself, to hooks soldered to the board, or to a plastic stiffener. Avoid attachment forces which would lift the edge of the package or peel the package from the board. Such peeling forces reduce the solder joint lifetime of the package. Recommended maximum force on the top of the package is 10 lb (4.5 kg) force. If an adhesive attachment is planned, the adhesive should be intended for attachment to painted or plastic surfaces and its performance verified under the application requirements. ## 21.3.1 Experimental Determination of the Junction Temperature with a Heat Sink When heat sink is used, the junction temperature is determined from a thermocouple inserted at the interface between the case of the package and the interface material. A clearance slot or hole is normally required in the heat sink. Minimizing the size of the clearance is important to minimize the change in thermal performance caused by removing part of the thermal interface to the heat sink. Because of the experimental difficulties with this technique, many engineers measure the heat sink temperature and then back calculate the case temperature using a separate measurement of the thermal resistance of the interface. From this case temperature, the junction temperature is determined from the junction to case thermal resistance. $$T_I = T_C + (R_{\theta IC} x P_D)$$ where: $T_J$ = junction temperature (°C) $T_C$ = case temperature of the package $R_{\theta IC}$ = junction-to-case thermal resistance $P_D$ = power dissipation ## 22 System Design Information This section provides electrical and thermal design recommendations for successful application of the MPC8313E SYS\_CLK\_IN ## 22.1 System Clocking The MPC8313E includes three PLLs. - The platform PLL (AV<sub>DD2</sub>) generates the platform clock from the externally supplied SYS\_CLK\_IN input in PCI host mode or SYS\_CLK\_IN/PCI\_SYNC\_IN in PCI agent mode. The frequency ratio between the platform and SYS\_CLK\_IN is selected using the platform PLL ratio configuration bits as described in Section 20.1, "System PLL Configuration." - The e300 core PLL (AV<sub>DD1</sub>) generates the core clock as a slave to the platform clock. The frequency ratio between the e300 core clock and the platform clock is selected using the e300 PLL ratio configuration bits as described in Section 20.2, "Core PLL Configuration." - 3. There is a PLL for the SerDes block. ## Table 73. Document Revision History (continued) | Rev.<br>Number | Date | Substantive Change(s) | |----------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | 10/2008 | <ul> <li>Added Note "The information in this document is accurate for revision 1.0, and 2.x and later. See Section 24.1, "Part Numbers Fully Addressed by this Document," before Section 1, "Overview."</li> <li>Added part numbering details for all the silicon revisions in Table 74.</li> <li>Changed V<sub>IH</sub> from 2.7 V to 2.4 V in Table 7.</li> <li>Added a row for V<sub>IH</sub> level for Rev 2.x or later in Table 45.</li> <li>Added a column for maximum power dissipation in low power mode for Rev 2.x or later silicon in Table 6.</li> <li>Added a column for Power Nos for Rev 2.x or later silicon and added a row for 400 MHz in Table 4.</li> <li>Removed footnote, "These are preliminary estimates." from Table 4.</li> <li>Added Table 21 for DDR AC Specs on Rev 2.x or later silicon.</li> <li>Added Section 9, "High-Speed Serial Interfaces (HSSI)."</li> <li>Added LFWE, LFCLE, LFALE, LOE, LFRE, LFWP, LGTA, LUPWAIT, and LFRB in Table 63.</li> <li>In Table 39, added note 2: "This parameter is dependent on the csb_clk speed. (The MIIMCFG[Mgmt Clock Select] field determines the clock frequency of the Mgmt Clock EC_MDC.)"</li> <li>Removed mentions of SGMII (SGMII has separate specs) from Section 8.1, "Enhanced Three-Speed Ethernet Controller (eTSEC) (10/100/1000 Mbps)—MII/RMII/RGMII/SGMII/RTBI Electrical Characteristics."</li> <li>Corrected Section 8.1, "Enhanced Three-Speed Ethernet Controller (eTSEC) (10/100/1000 Mbps)—MII/RMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGMII/RGM</li></ul> |