# E·XFL

#### NXP USA Inc. - MPC8313EZQAGDC Datasheet



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                               |
|---------------------------------|------------------------------------------------------------------------|
| Core Processor                  | PowerPC e300c3                                                         |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                         |
| Speed                           | 400MHz                                                                 |
| Co-Processors/DSP               | Security; SEC 2.2                                                      |
| RAM Controllers                 | DDR, DDR2                                                              |
| Graphics Acceleration           | No                                                                     |
| Display & Interface Controllers | -                                                                      |
| Ethernet                        | 10/100/1000Mbps (2)                                                    |
| SATA                            | -                                                                      |
| USB                             | USB 2.0 + PHY (1)                                                      |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                       |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                       |
| Security Features               | Cryptography                                                           |
| Package / Case                  | 516-BBGA Exposed Pad                                                   |
| Supplier Device Package         | 516-TEPBGA (27x27)                                                     |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8313ezqagdc |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 1 Overview

The MPC8313E incorporates the e300c3 core, which includes 16 Kbytes of L1 instruction and data caches and on-chip memory management units (MMUs). The MPC8313E has interfaces to dual enhanced three-speed 10/100/1000 Mbps Ethernet controllers, a DDR1/DDR2 SDRAM memory controller, an enhanced local bus controller, a 32-bit PCI controller, a dedicated security engine, a USB 2.0 dual-role controller and an on-chip high-speed PHY, a programmable interrupt controller, dual I<sup>2</sup>C controllers, a 4-channel DMA controller, and a general-purpose I/O port. This figure shows a block diagram of the MPC8313E.



#### Figure 1. MPC8313E Block Diagram

The MPC8313E security engine (SEC 2.2) allows CPU-intensive cryptographic operations to be offloaded from the main CPU core. The security-processing accelerator provides hardware acceleration for the DES, 3DES, AES, SHA-1, and MD-5 algorithms.

### 1.1 MPC8313E Features

The following features are supported in the MPC8313E:

- Embedded PowerPC<sup>TM</sup> e300 processor core built on Power Architecture<sup>TM</sup> technology; operates at up to 333 MHz.
- High-performance, low-power, and cost-effective host processor
- DDR1/DDR2 memory controller—one 16-/32-bit interface at up to 333 MHz supporting both DDR1 and DDR2
- 16-Kbyte instruction cache and 16-Kbyte data cache, a floating point unit, and two integer units
- Peripheral interfaces such as 32-bit PCI interface with up to 66-MHz operation, 16-bit enhanced local bus interface with up to 66-MHz operation, and USB 2.0 (high speed) with an on-chip PHY.
- Security engine provides acceleration for control and data plane security protocols
- Power management controller for low-power consumption
- High degree of software compatibility with previous-generation PowerQUICC processor-based designs for backward compatibility and easier software migration



# 1.10 Serial Peripheral Interface (SPI)

The serial peripheral interface (SPI) allows the MPC8313E to exchange data between other PowerQUICC family chips, Ethernet PHYs for configuration, and peripheral devices such as EEPROMs, real-time clocks, A/D converters, and ISDN devices.

The SPI is a full-duplex, synchronous, character-oriented channel that supports a four-wire interface (receive, transmit, clock, and slave select). The SPI block consists of transmitter and receiver sections, an independent baud-rate generator, and a control unit.

# 1.11 DMA Controller, Dual I<sup>2</sup>C, DUART, Local Bus Controller, and Timers

The MPC8313E provides an integrated four-channel DMA controller with the following features:

- Allows chaining (both extended and direct) through local memory-mapped chain descriptors (accessible by local masters)
- Supports misaligned transfers

There are two I<sup>2</sup>C controllers. These synchronous, multi-master buses can be connected to additional devices for expansion and system development.

The DUART supports full-duplex operation and is compatible with the PC16450 and PC16550 programming models. The 16-byte FIFOs are supported for both the transmitter and the receiver.

The MPC8313E local bus controller (LBC) port allows connections with a wide variety of external DSPs and ASICs. Three separate state machines share the same external pins and can be programmed separately to access different types of devices. The general-purpose chip select machine (GPCM) controls accesses to asynchronous devices using a simple handshake protocol. The three user programmable machines (UPMs) can be programmed to interface to synchronous devices or custom ASIC interfaces. Each chip select can be configured so that the associated chip interface can be controlled by the GPCM or UPM controller. The FCM provides a glueless interface to parallel-bus NAND Flash E2PROM devices. The FCM contains three basic configuration register groups—BR*n*, OR*n*, and FMR. Both may exist in the same system. The local bus can operate at up to 66 MHz.

The MPC8313E system timers include the following features: periodic interrupt timer, real time clock, software watchdog timer, and two general-purpose timer blocks.

# 2 Electrical Characteristics

This section provides the AC and DC electrical specifications and thermal characteristics for the MPC8313E. The MPC8313E is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications.



| Interface                     | Parameter | GV <sub>DD</sub><br>(1.8 V) | GV <sub>DD</sub><br>(2.5 V) | NV <sub>DD</sub><br>(3.3 V) | LV <sub>DDA</sub> /<br>LV <sub>DDB</sub><br>(3.3 V) | LV <sub>DDA</sub> /<br>LV <sub>DDB</sub><br>(2.5 V) | LV <sub>DD</sub><br>(3.3 V) | Unit | Comments |
|-------------------------------|-----------|-----------------------------|-----------------------------|-----------------------------|-----------------------------------------------------|-----------------------------------------------------|-----------------------------|------|----------|
| USBDR controller load = 20 pF | 60 MHz    |                             |                             |                             | 0.078                                               |                                                     | _                           | W    | _        |
| Other I/O                     | —         | _                           | _                           | 0.015                       |                                                     |                                                     | _                           | W    | —        |

Table 5. MPC8313E Typical I/O Power Dissipation (continued)

This table shows the estimated core power dissipation of the MPC8313E while transitioning into the D3 warm low-power state.

|--|

| 333-MHz Core, 167-MHz CSB <sup>2</sup> | Rev. 1.0 <sup>3</sup> | Rev. 2.x or Later <sup>3</sup> | Unit |
|----------------------------------------|-----------------------|--------------------------------|------|
| D3 warm                                | 400                   | 425                            | mW   |

Note:

- 1. All interfaces are enabled. For further power savings, disable the clocks to unused blocks.
- The interfaces are run at the following frequencies: DDR: 333 MHz, eLBC 83 MHz, PCI 33 MHz, eTSEC1 and TSEC2: 167 MHz, SEC: 167 MHz, USB: 167 MHz. See the SCCR register for more information.
- 3. This is maximum power in D3 Warm based on a voltage of 1.05 V and a junction temperature of 105°C.

# 4 Clock Input Timing

This section provides the clock input DC and AC electrical characteristics for the MPC8313E.

# 4.1 DC Electrical Characteristics

This table provides the system clock input (SYS\_CLK\_IN/PCI\_SYNC\_IN) DC timing specifications for the MPC8313E.

| Parameter                 | Condition                                                                                                         | Symbol          | Min  | Max                    | Unit |
|---------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------|------|------------------------|------|
| Input high voltage        | _                                                                                                                 | V <sub>IH</sub> | 2.4  | NV <sub>DD</sub> + 0.3 | V    |
| Input low voltage         | —                                                                                                                 | V <sub>IL</sub> | -0.3 | 0.4                    | V    |
| SYS_CLK_IN input current  | $0 \ V \ \leq V_{IN} \leq NV_{DD}$                                                                                | I <sub>IN</sub> | —    | ±10                    | μA   |
| PCI_SYNC_IN input current | $\begin{array}{c} 0 \ V \leq V_{IN} \leq 0.5 \ V \\ or \\ NV_{DD} - 0.5 \ V \leq V_{IN} \leq NV_{DD} \end{array}$ | I <sub>IN</sub> | _    | ±10                    | μΑ   |
| PCI_SYNC_IN input current | $0.5~\text{V} \leq \text{V}_{\text{IN}} \leq \text{NV}_{\text{DD}} - 0.5~\text{V}$                                | I <sub>IN</sub> | —    | ±50                    | μΑ   |

Table 7. SYS\_CLK\_IN DC Electrical Characteristics



# 4.2 AC Electrical Characteristics

The primary clock source for the MPC8313E can be one of two inputs, SYS\_CLK\_IN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. This table provides the system clock input (SYS\_CLK\_IN/PCI\_CLK) AC timing specifications for the MPC8313E.

| Parameter/Condition           | Symbol                                    | Min | Тур | Мах   | Unit | Note |
|-------------------------------|-------------------------------------------|-----|-----|-------|------|------|
| SYS_CLK_IN/PCI_CLK frequency  | fsys_clk_in                               | 24  | _   | 66.67 | MHz  | 1    |
| SYS_CLK_IN/PCI_CLK cycle time | <sup>t</sup> SYS_CLK_IN                   | 15  | _   | _     | ns   | —    |
| SYS_CLK_IN rise and fall time | t <sub>KH</sub> , t <sub>KL</sub>         | 0.6 | 0.8 | 4     | ns   | 2    |
| PCI_CLK rise and fall time    | t <sub>PCH</sub> , t <sub>PCL</sub>       | 0.6 | 0.8 | 1.2   | ns   | 2    |
| SYS_CLK_IN/PCI_CLK duty cycle | t <sub>KHK</sub> /t <sub>SYS_CLK_IN</sub> | 40  | _   | 60    | %    | 3    |
| SYS_CLK_IN/PCI_CLK jitter     | _                                         | _   | _   | ±150  | ps   | 4, 5 |

#### Table 8. SYS\_CLK\_IN AC Timing Specifications

Notes:

1. Caution: The system, core, security block must not exceed their respective maximum or minimum operating frequencies.

2. Rise and fall times for SYS\_CLK\_IN/PCI\_CLK are measured at 0.4 and 2.4 V.

3. Timing is guaranteed by design and characterization.

4. This represents the total input jitter-short term and long term-and is guaranteed by design.

5. The SYS\_CLK\_IN/PCI\_CLK driver's closed loop jitter bandwidth should be <500 kHz at -20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track SYS\_CLK\_IN drivers with the specified jitter.

# 5 **RESET** Initialization

This section describes the DC and AC electrical specifications for the reset initialization timing and electrical requirements of the MPC8313E.

# 5.1 **RESET DC Electrical Characteristics**

This table provides the DC electrical characteristics for the RESET pins.

| Table 9. RESET Pins DC Electrical Characteristic |
|--------------------------------------------------|
|--------------------------------------------------|

| Characteristic      | Symbol          | Condition                      | Min  | Мах                    | Unit |
|---------------------|-----------------|--------------------------------|------|------------------------|------|
| Input high voltage  | V <sub>IH</sub> | —                              | 2.1  | NV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> | —                              | -0.3 | 0.8                    | V    |
| Input current       | I <sub>IN</sub> | $0~V \leq V_{IN} \leq NV_{DD}$ | —    | ±5                     | μA   |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -8.0 mA      | 2.4  | —                      | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA       | —    | 0.5                    | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA       | —    | 0.4                    | V    |



Table 14. DDR SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 2.5 V (continued)

| Parameter/Condition                             | Symbol          | Min   | Мах  | Unit | Note |
|-------------------------------------------------|-----------------|-------|------|------|------|
| Output leakage current                          | I <sub>OZ</sub> | -9.9  | -9.9 | μΑ   | 4    |
| Output high current (V <sub>OUT</sub> = 1.95 V) | I <sub>ОН</sub> | -16.2 | —    | mA   | _    |
| Output low current (V <sub>OUT</sub> = 0.35 V)  | I <sub>OL</sub> | 16.2  | _    | mA   |      |

Note:

1.  $GV_{DD}$  is expected to be within 50 mV of the DRAM  $GV_{DD}$  at all times.

MV<sub>REF</sub> is expected to be equal to 0.5 × GV<sub>DD</sub>, and to track GV<sub>DD</sub> DC variations as measured at the receiver. Peak-to-peak noise on MV<sub>REF</sub> may not exceed ±2% of the DC value.

3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub>. This rail should track variations in the DC level of MV<sub>REF</sub>.

4. Output leakage is measured with all outputs disabled,  $0 V \le V_{OUT} \le GV_{DD}$ .

This table provides the DDR capacitance when  $GV_{DD}(typ) = 2.5$  V.

#### Table 15. DDR SDRAM Capacitance for GV<sub>DD</sub>(typ) = 2.5 V

| Parameter/Condition                     | Symbol           | Min | Мах | Unit | Note |
|-----------------------------------------|------------------|-----|-----|------|------|
| Input/output capacitance: DQ, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   | 1    |
| Delta input/output capacitance: DQ, DQS | C <sub>DIO</sub> | —   | 0.5 | pF   | 1    |

Note:

1. This parameter is sampled.  $GV_{DD} = 2.5 V \pm 0.125 V$ , f = 1 MHz,  $T_A = 25^{\circ}C$ ,  $V_{OUT} = GV_{DD}/2$ ,  $V_{OUT}$  (peak-to-peak) = 0.2 V.

This table provides the current draw characteristics for MV<sub>REF</sub>.

#### Table 16. Current Draw Characteristics for MV<sub>REF</sub>

| Parameter/Condition                | Symbol             | Min | Мах | Unit | Note |
|------------------------------------|--------------------|-----|-----|------|------|
| Current draw for MV <sub>REF</sub> | I <sub>MVREF</sub> | —   | 500 | μA   | 1    |

Note:

1. The voltage regulator for  $\text{MV}_{\text{REF}}$  must be able to supply up to 500  $\mu\text{A}$  current.

### 6.2 DDR and DDR2 SDRAM AC Electrical Characteristics

This section provides the AC electrical characteristics for the DDR SDRAM interface.

### 6.2.1 DDR and DDR2 SDRAM Input AC Timing Specifications

This table provides the input AC timing specifications for the DDR2 SDRAM when  $GV_{DD}(typ) = 1.8 V$ .

#### Table 17. DDR2 SDRAM Input AC Timing Specifications for 1.8-V Interface

At recommended operating conditions with  $GV_{DD}$  of 1.8 ± 5%.

| Parameter             | Symbol          | Min                      | Мах                      | Unit | Note |
|-----------------------|-----------------|--------------------------|--------------------------|------|------|
| AC input low voltage  | V <sub>IL</sub> | —                        | MV <sub>REF</sub> – 0.25 | V    | —    |
| AC input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.25 |                          | V    | _    |



# 9 High-Speed Serial Interfaces (HSSI)

This section describes the common portion of SerDes DC electrical specifications, which is the DC requirement for SerDes reference clocks. The SerDes data lane's transmitter and receiver reference circuits are also shown.

# 9.1 Signal Terms Definition

The SerDes utilizes differential signaling to transfer data across the serial link. This section defines terms used in the description and specification of differential signals.

Figure 22 shows how the signals are defined. For illustration purpose, only one SerDes lane is used for description. The figure shows waveform for either a transmitter output (TXn and  $\overline{TXn}$ ) or a receiver input (RXn and  $\overline{RXn}$ ). Each signal swings between A volts and B volts where A > B.

Using this waveform, the definitions are as follows. To simplify illustration, the following definitions assume that the SerDes transmitter and receiver operate in a fully symmetrical differential signaling environment.

1. Single-ended swing

The transmitter output signals and the receiver input signals TXn,  $\overline{TXn}$ , RXn, and  $\overline{RXn}$  each have a peak-to-peak swing of A – B volts. This is also referred as each signal wire's single-ended swing.

2. Differential output voltage, V<sub>OD</sub> (or differential output swing):

The differential output voltage (or swing) of the transmitter,  $V_{OD}$ , is defined as the difference of the two complimentary output voltages:  $V_{TXn} - V_{\overline{TXn}}$ . The  $V_{OD}$  value can be either positive or negative.

3. Differential input voltage, V<sub>ID</sub> (or differential input swing):

The differential input voltage (or swing) of the receiver,  $V_{ID}$ , is defined as the difference of the two complimentary input voltages:  $V_{RXn} - V_{\overline{RXn}}$ . The  $V_{ID}$  value can be either positive or negative.

- 4. Differential peak voltage,  $V_{DIFFp}$ The peak value of the differential transmitter output signal or the differential receiver input signal is defined as differential peak voltage,  $V_{DIFFp} = |A - B|$  volts.
- 5. Differential peak-to-peak, V<sub>DIFFp-p</sub>

Since the differential output signal of the transmitter and the differential input signal of the receiver each range from A – B to –(A – B) volts, the peak-to-peak value of the differential transmitter output signal or the differential receiver input signal is defined as differential peak-to-peak voltage,  $V_{DIFFp-p} = 2 \times V_{DIFFp} = 2 \times |(A - B)|$  volts, which is twice of differential swing in amplitude, or twice of the differential peak. For example, the output differential peak-peak voltage can also be calculated as  $V_{TX-DIFFp-p} = 2 \times |V_{OD}|$ .

6. Differential waveform

The differential waveform is constructed by subtracting the inverting signal (TX*n*, for example) from the non-inverting signal (TX*n*, for example) within a differential pair. There is only one signal trace curve in a differential waveform. The voltage represented in the differential waveform is not referenced to ground. Refer to Figure 22 as an example for differential waveform.

7. Common mode voltage,  $V_{cm}$ 



of the differential pair must have a single-ended swing less than 800 mV and greater than 200 mV. This requirement is the same for both external DC-coupled or AC-coupled connection.

- For external DC-coupled connection, as described in Section 9.2.1, "SerDes Reference Clock Receiver Characteristics," the maximum average current requirements sets the requirement for average voltage (common mode voltage) to be between 100 and 400 mV. Figure 24 shows the SerDes reference clock input requirement for the DC-coupled connection scheme.
- For external AC-coupled connection, there is no common mode voltage requirement for the clock driver. Since the external AC-coupling capacitor blocks the DC level, the clock driver and the SerDes reference clock receiver operate in different command mode voltages. The SerDes reference clock receiver in this connection scheme has its common mode voltage set to  $XCOREV_{SS}$ . Each signal wire of the differential inputs is allowed to swing below and above the command mode voltage ( $XCOREV_{SS}$ ). Figure 25 shows the SerDes reference clock input requirement for AC-coupled connection scheme.
- Single-ended mode
  - The reference clock can also be single-ended. The SD\_REF\_CLK input amplitude (single-ended swing) must be between 400 and 800 mV peak-to-peak (from  $V_{min}$  to  $V_{max}$ ) with SD\_REF\_CLK either left unconnected or tied to ground.
  - The SD\_REF\_CLK input average voltage must be between 200 and 400 mV. Figure 26 shows the SerDes reference clock input requirement for the single-ended signaling mode.
  - To meet the input amplitude requirement, the reference clock inputs might need to be DC or AC coupled externally. For the best noise performance, the reference of the clock could be DC or AC coupled into the unused phase (SD\_REF\_CLK) through the same source impedance as the clock input (SD\_REF\_CLK) in use.



Figure 24. Differential Reference Clock Input DC Requirements (External DC-Coupled)





Figure 25. Differential Reference Clock Input DC Requirements (External AC-Coupled)





### 9.2.3 Interfacing With Other Differential Signaling Levels

- With on-chip termination to XCOREV<sub>SS</sub>, the differential reference clocks inputs are HCSL (high-speed current steering logic) compatible DC coupled.
- Many other low voltage differential type outputs like LVDS (low voltage differential signaling) can be used but may need to be AC coupled due to the limited common mode input range allowed (100 to 400 mV) for DC-coupled connection.
- LVPECL outputs can produce a signal with too large of an amplitude and may need to be DC-biased at the clock driver output first, then followed with series attenuation resistor to reduce the amplitude, in addition to AC coupling.

### NOTE

Figure 27 through Figure 30 are for conceptual reference only. Due to the fact that the clock driver chip's internal structure, output impedance, and termination requirements are different between various clock driver chip manufacturers, it is possible that the clock circuit reference designs provided by clock driver chip vendors are different from what is shown in the figures. They might also vary from one vendor to the other. Therefore, Freescale can neither provide the optimal clock driver reference circuits, nor guarantee the correctness of the following clock driver connection reference circuits. It is recommended that the system designer contact the selected clock driver chip vendor for the optimal reference circuits for the MPC8313E SerDes reference clock receiver requirement provided in this document.



### 9.2.4 AC Requirements for SerDes Reference Clocks

The clock driver selected should provide a high quality reference clock with low-phase noise and cycle-to-cycle jitter. Phase noise less than 100 kHz can be tracked by the PLL and data recovery loops and is less of a problem. Phase noise above 15 MHz is filtered by the PLL. The most problematic phase noise occurs in the 1–15 MHz range. The source impedance of the clock driver should be 50  $\Omega$  to match the transmission line and reduce reflections which are a source of noise to the system.

This table describes some AC parameters for SGMII protocol.

#### Table 39. SerDes Reference Clock Common AC Parameters

At recommended operating conditions with  $XV_{DD\_SRDS1}$  or  $XV_{DD\_SRDS2}$  = 1.0 V ± 5%.

| Parameter                                                                  | Symbol             | Min  | Max  | Unit | Note |
|----------------------------------------------------------------------------|--------------------|------|------|------|------|
| Rising edge rate                                                           | Rise edge rate     | 1.0  | 4.0  | V/ns | 2, 3 |
| Falling edge rate                                                          | Fall edge rate     | 1.0  | 4.0  | V/ns | 2, 3 |
| Differential input high voltage                                            | V <sub>IH</sub>    | +200 | —    | mV   | 2    |
| Differential input low voltage                                             | V <sub>IL</sub>    | _    | -200 | mV   | 2    |
| Rising edge rate (SDn_REF_CLK) to falling edge rate (SDn_REF_CLK) matching | Rise-fall matching | _    | 20   | %    | 1, 4 |

#### Notes:

- 1. Measurement taken from single-ended waveform.
- 2. Measurement taken from differential waveform.
- 3. Measured from –200 to +200 mV on the differential waveform (derived from SD*n*\_REF\_CLK minus SD*n*\_REF\_CLK). The signal must be monotonic through the measurement region for rise and fall time. The 400 mV measurement window is centered on the differential zero crossing. See Figure 31.
- 4. Matching applies to rising edge rate for SDn\_REF\_CLK and falling edge rate for SDn\_REF\_CLK. It is measured using a 200 mV window centered on the median cross point, where SDn\_REF\_CLK rising meets SDn\_REF\_CLK falling. The median cross point is used to calculate the voltage thresholds the oscilloscope is to use for the edge rate calculations. The rise edge rate of SDn\_REF\_CLK should be compared to the fall edge rate of SDn\_REF\_CLK, the maximum allowed difference should not exceed 20% of the slowest edge rate. See Figure 32.



Figure 31. Differential Measurement Points for Rise and Fall Time



# 10 USB

# 10.1 USB Dual-Role Controllers

This section provides the AC and DC electrical specifications for the USB interface.

### **10.1.1 USB DC Electrical Characteristics**

This table provides the DC electrical characteristics for the USB interface.

| Table 40. U | SB DC Electrica | I Characteristics |
|-------------|-----------------|-------------------|
|-------------|-----------------|-------------------|

| Parameter                                          | Symbol          | Min              | Мах                     | Unit |
|----------------------------------------------------|-----------------|------------------|-------------------------|------|
| High-level input voltage                           | V <sub>IH</sub> | 2.0              | LV <sub>DDB</sub> + 0.3 | V    |
| Low-level input voltage                            | V <sub>IL</sub> | -0.3             | 0.8                     | V    |
| Input current                                      | I <sub>IN</sub> | —                | ±5                      | μA   |
| High-level output voltage, $I_{OH} = -100 \ \mu A$ | V <sub>OH</sub> | $LV_{DDB} - 0.2$ | —                       | V    |
| Low-level output voltage, $I_{OL} = 100 \ \mu A$   | V <sub>OL</sub> | _                | 0.2                     | V    |

# 10.1.2 USB AC Electrical Specifications

This table describes the general timing parameters of the USB interface.

Table 41. USB General Timing Parameters (ULPI Mode Only)

| Parameter                              | Symbol <sup>1</sup> | Min | Мах | Unit | Note |
|----------------------------------------|---------------------|-----|-----|------|------|
| USB clock cycle time                   | t <sub>USCK</sub>   | 15  | —   | ns   |      |
| Input setup to USB clock—all inputs    | t <sub>USIVKH</sub> | 4   | —   | ns   |      |
| input hold to USB clock—all inputs     | t <sub>USIXKH</sub> | 1   | —   | ns   |      |
| USB clock to output valid—all outputs  | t <sub>USKHOV</sub> | —   | 7   | ns   |      |
| Output hold from USB clock—all outputs | t <sub>USKHOX</sub> | 2   | —   | ns   |      |

Note:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>USIXKH</sub> symbolizes USB timing (USB) for the input (I) to go invalid (X) with respect to the time the USB clock reference (K) goes high (H). Also, t<sub>USKHOX</sub> symbolizes us timing (USB) for the USB clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.
</sub>

The following two figures provide the AC test load and signals for the USB, respectively.



Figure 34. USB AC Test Load





Figure 39. Local Bus Signals, GPCM/UPM Signals for LCRR[CLKDIV] = 4





| Parameter                      | Symbol <sup>1</sup> | Min | Мах | Unit | Note |
|--------------------------------|---------------------|-----|-----|------|------|
| Clock to output high impedance | t <sub>PCKHOZ</sub> | _   | 14  | ns   | 2, 3 |
| Input setup to clock           | t <sub>PCIVKH</sub> | 3.0 | —   | ns   | 2, 4 |
| Input hold from clock          | t <sub>PCIXKH</sub> | 0   | —   | ns   | 2, 4 |

#### Table 51. PCI AC Timing Specifications at 66 MHz (continued)

#### Notes:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the PCI\_SYNC\_IN clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state.
</sub></sub>

2. See the timing measurement conditions in the PCI 2.3 Local Bus Specifications.

- 3. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 4. Input timings are measured at the pin.

#### This table shows the PCI AC timing specifications at 33 MHz.

#### Table 52. PCI AC Timing Specifications at 33 MHz

| Parameter                      | Symbol <sup>1</sup> | Min | Мах | Unit | Note |
|--------------------------------|---------------------|-----|-----|------|------|
| Clock to output valid          | <sup>t</sup> PCKHOV | —   | 11  | ns   | 2    |
| Output hold from clock         | t <sub>PCKHOX</sub> | 2   | —   | ns   | 2    |
| Clock to output high impedance | t <sub>PCKHOZ</sub> | —   | 14  | ns   | 2, 3 |
| Input setup to clock           | <sup>t</sup> PCIVKH | 3.0 | —   | ns   | 2, 4 |
| Input hold from clock          | t <sub>PCIXKH</sub> | 0   | —   | ns   | 2, 4 |

#### Notes:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the PCI\_SYNC\_IN clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state.
</sub>

- 2. See the timing measurement conditions in the PCI 2.3 Local Bus Specifications.
- 3. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 4. Input timings are measured at the pin.

This figure provides the AC test load for PCI.



Figure 48. PCI AC Test Load



This figure shows the SPI timing in slave mode (external clock).



Note: The clock edge is selectable on SPI.



This figure shows the SPI timing in master mode (internal clock).



Figure 55. SPI AC Timing in Master Mode (Internal Clock) Diagram

# 19 Package and Pin Listings

This section details package parameters, pin assignments, and dimensions. The MPC8313E is available in a thermally enhanced plastic ball grid array (TEPBGAII), see Section 19.1, "Package Parameters for the MPC8313E TEPBGAII," and Section 19.2, "Mechanical Dimensions of the MPC8313E TEPBGAII," for information on the TEPBGAII.

# 19.1 Package Parameters for the MPC8313E TEPBGAII

The package parameters are as provided in the following list. The package type is 27 mm  $\times$  27 mm, 516 TEPBGAII.

| Package outline         | $27 \text{ mm} \times 27 \text{ mm}$                  |
|-------------------------|-------------------------------------------------------|
| Interconnects           | 516                                                   |
| Pitch                   | 1.00 mm                                               |
| Module height (typical) | 2.25 mm                                               |
| Solder Balls            | 96.5 Sn/3.5 Ag(VR package),                           |
|                         | 62 Sn/36 Pb/2 Ag (ZQ package) Ball diameter (typical) |
| 0.6 mm                  |                                                       |



| MEMC_MDQ29A20MEMC_MDQ30C22MEMC_MDQ31B22MEMC_MDM0B7MEMC_MDM1E6MEMC_MDM2E18                                            | I/O         I/O         I/O         O         O         O         I/O         I/O | $\begin{array}{c} {\rm GV}_{\rm DD} \\ {\rm GV}_{\rm DD} \end{array}$ |   |
|----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| MEMC_MDQ30C22MEMC_MDQ31B22MEMC_MDM0B7MEMC_MDM1E6MEMC_MDM2E18                                                         | I/O<br>I/O<br>O<br>O<br>O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>O                                                                                                                                                                                                                             | $\begin{array}{c} {\rm GV}_{\rm DD} \\ {\rm GV}_{\rm DD} \end{array}$                                           |   |
| MEMC_MDQ31         B22           MEMC_MDM0         B7           MEMC_MDM1         E6           MEMC_MDM2         E18 | I/O<br>O<br>O<br>O<br>I/O<br>I/O<br>I/O<br>I/O<br>O                                                                                                                                                                                                                                           | $\begin{array}{c} {\rm GV}_{\rm DD} \\ {\rm GV}_{\rm DD} \end{array}$                                                                |   |
| MEMC_MDM0B7MEMC_MDM1E6MEMC_MDM2E18                                                                                   | 0<br>0<br>0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>0                                                                                                                                                                                                                                           | $\begin{array}{c} {\rm GV}_{\rm DD} \\ {\rm GV}_{\rm DD} \end{array}$                                                                                     |   |
| MEMC_MDM1E6MEMC_MDM2E18                                                                                              | 0<br>0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>0                                                                                                                                                                                                                                                | $\begin{array}{c} {\rm GV}_{\rm DD} \\ {\rm GV}_{\rm DD} \end{array}$                                                                                                          |   |
| MEMC_MDM2 E18                                                                                                        | 0<br>0<br>1/0<br>1/0<br>1/0<br>1/0<br>0                                                                                                                                                                                                                                                       | $\begin{array}{c} {\rm GV}_{\rm DD} \\ {\rm GV}_{\rm DD} \end{array}$                                                                                                                               |   |
|                                                                                                                      | 0<br>1/0<br>1/0<br>1/0<br>1/0<br>0                                                                                                                                                                                                                                                            | GV <sub>DD</sub><br>GV <sub>DD</sub><br>GV <sub>DD</sub><br>GV <sub>DD</sub><br>GV <sub>DD</sub>                                                                                                                                                                                                             |   |
| MEMC_MDM3 E20                                                                                                        | /O<br> /O<br> /O<br> /O                                                                                                                                                                                                                                                                       | $\begin{array}{c} {\rm GV}_{\rm DD} \\ {\rm GV}_{\rm DD} \\ {\rm GV}_{\rm DD} \\ {\rm GV}_{\rm DD} \end{array}$                                                                                                                                                                                              |   |
| MEMC_MDQS0 A7                                                                                                        | I/O<br>I/O<br>I/O<br>O                                                                                                                                                                                                                                                                        | GV <sub>DD</sub><br>GV <sub>DD</sub><br>GV <sub>DD</sub>                                                                                                                                                                                                                                                     |   |
| MEMC_MDQS1 E7                                                                                                        | I/O<br>I/O<br>O                                                                                                                                                                                                                                                                               | GV <sub>DD</sub><br>GV <sub>DD</sub>                                                                                                                                                                                                                                                                         | _ |
| MEMC_MDQS2 B19                                                                                                       | I/O<br>O                                                                                                                                                                                                                                                                                      | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             |   |
| MEMC_MDQS3 A23                                                                                                       | 0                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                              | — |
| MEMC_MBA0 D15                                                                                                        |                                                                                                                                                                                                                                                                                               | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MBA1 A18                                                                                                        | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MBA2 A15                                                                                                        | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MA0 E12                                                                                                         | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MA1 D11                                                                                                         | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MA2 B11                                                                                                         | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MA3 A11                                                                                                         | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MA4 A12                                                                                                         | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MA5 E13                                                                                                         | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MA6 C12                                                                                                         | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MA7 E14                                                                                                         | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MA8 B15                                                                                                         | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MA9 C17                                                                                                         | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MA10 C13                                                                                                        | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MA11 A16                                                                                                        | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MA12 C15                                                                                                        | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MA13 C16                                                                                                        | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MA14 E15                                                                                                        | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |
| MEMC_MWE B18                                                                                                         | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | — |
| MEMC_MRAS C11                                                                                                        | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | — |
| MEMC_MCAS B10                                                                                                        | 0                                                                                                                                                                                                                                                                                             | GV <sub>DD</sub>                                                                                                                                                                                                                                                                                             | _ |

#### Table 62. MPC8313E TEPBGAII Pinout Listing (continued)



#### Table 62. MPC8313E TEPBGAII Pinout Listing (continued)

| Signal         | Package Pin Number | Pin Type | Power<br>Supply  | Note |  |
|----------------|--------------------|----------|------------------|------|--|
| TMS            | E4                 | I        | NV <sub>DD</sub> | 4    |  |
| TRST           | E5                 | I        | NV <sub>DD</sub> | 4    |  |
|                | TEST               |          |                  |      |  |
| TEST_MODE      | F4                 | I        | NV <sub>DD</sub> | 6    |  |
|                | DEBUG              |          |                  |      |  |
| QUIESCE        | F5                 | 0        | NV <sub>DD</sub> | —    |  |
| Sy             | System Control     |          |                  |      |  |
| HRESET         | F2                 | I/O      | $NV_{DD}$        | 1    |  |
| PORESET        | F3                 | I        | NV <sub>DD</sub> | —    |  |
| SRESET         | F1                 | I        | NV <sub>DD</sub> | —    |  |
|                | Clocks             |          |                  |      |  |
| SYS_CR_CLK_IN  | U26                | I        | $NV_{DD}$        | —    |  |
| SYS_CR_CLK_OUT | U25                | 0        | $NV_{DD}$        | —    |  |
| SYS_CLK_IN     | U23                | I        | $NV_{DD}$        | —    |  |
| USB_CR_CLK_IN  | T26                | I        | $NV_{DD}$        | —    |  |
| USB_CR_CLK_OUT | R26                | 0        | $NV_{DD}$        | —    |  |
| USB_CLK_IN     | T22                | I        | $NV_{DD}$        | —    |  |
| PCI_SYNC_OUT   | U24                | 0        | $NV_{DD}$        | 3    |  |
| RTC_PIT_CLOCK  | R22                | I        | $NV_{DD}$        | —    |  |
| PCI_SYNC_IN    | T24                | I        | $NV_{DD}$        | —    |  |
|                | MISC               |          |                  |      |  |
| THERM0         | N1                 | I        | NV <sub>DD</sub> | 7    |  |
| THERM1         | N3                 | I        | NV <sub>DD</sub> | 7    |  |
|                | PCI                |          |                  |      |  |
| PCI_INTA       | AF7                | 0        | NV <sub>DD</sub> | —    |  |
| PCI_RESET_OUT  | AB11               | 0        | NV <sub>DD</sub> | —    |  |
| PCI_AD0        | AB20               | I/O      | NV <sub>DD</sub> | —    |  |
| PCI_AD1        | AF23               | I/O      | NV <sub>DD</sub> | —    |  |
| PCI_AD2        | AF22               | I/O      | NV <sub>DD</sub> | —    |  |
| PCI_AD3        | AB19               | I/O      | NV <sub>DD</sub> | —    |  |
| PCI_AD4        | AE22               | I/O      | NV <sub>DD</sub> | —    |  |
| PCI_AD5        | AF21               | I/O      | $NV_{DD}$        |      |  |



| Signal    | Package Pin Number | Pin Type | Power<br>Supply  | Note |
|-----------|--------------------|----------|------------------|------|
| PCI_AD6   | AD19               | I/O      | NV <sub>DD</sub> |      |
| PCI_AD7   | AD20               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD8   | AC18               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD9   | AD18               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD10  | AB18               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD11  | AE19               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD12  | AB17               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD13  | AE18               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD14  | AD17               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD15  | AF19               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD16  | AB14               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD17  | AF15               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD18  | AD14               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD19  | AE14               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD20  | AF12               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD21  | AE11               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD22  | AD12               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD23  | AB13               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD24  | AF9                | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD25  | AD11               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD26  | AE10               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD27  | AB12               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD28  | AD10               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD29  | AC10               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD30  | AF10               | I/O      | NV <sub>DD</sub> | _    |
| PCI_AD31  | AF8                | I/O      | NV <sub>DD</sub> | _    |
| PCI_C/BE0 | AC19               | I/O      | NV <sub>DD</sub> |      |
| PCI_C/BE1 | AB15               | I/O      | NV <sub>DD</sub> | _    |
| PCI_C/BE2 | AF14               | I/O      | NV <sub>DD</sub> |      |
| PCI_C/BE3 | AF11               | I/O      | NV <sub>DD</sub> |      |
| PCI_PAR   | AD16               | I/O      | NV <sub>DD</sub> | —    |
| PCI_FRAME | AF16               | I/O      | $NV_{DD}$        | 5    |

#### Table 62. MPC8313E TEPBGAII Pinout Listing (continued)



| Table 62. MPC8313E T | <b>FEPBGAll Pinout</b> | Listing (continued) |
|----------------------|------------------------|---------------------|
|----------------------|------------------------|---------------------|

| Signal                                     | Package Pin Number | Pin Type | Power<br>Supply   | Note  |
|--------------------------------------------|--------------------|----------|-------------------|-------|
| TSEC1_TXD1/TSEC_1588_PP2                   | AD6                | 0        | LV <sub>DDB</sub> |       |
| TSEC1_TXD0/USBDR_STP/TSEC_1588_PP3         | AD5                | 0        | LV <sub>DDB</sub> | _     |
| TSEC1_TX_EN/TSEC_1588_ALARM1               | AB7                | 0        | LV <sub>DDB</sub> | _     |
| TSEC1_TX_ER/TSEC_1588_ALARM2               | AB8                | 0        | LV <sub>DDB</sub> |       |
| TSEC1_GTX_CLK125                           | AE1                | I        | LV <sub>DDB</sub> |       |
| TSEC1_MDC/LB_POR_CFG_BOOT_ECC_DIS          | AF6                | 0        | NV <sub>DD</sub>  | 9, 11 |
| TSEC1_MDIO                                 | AB9                | I/O      | NV <sub>DD</sub>  | _     |
|                                            | ETSEC2             |          |                   |       |
| TSEC2_COL/GTM1_TIN4/GTM2_TIN3/GPIO15       | AB4                | I/O      | LV <sub>DDA</sub> | _     |
| TSEC2_CRS/GTM1_TGATE4/GTM2_TGATE3/GPIO16   | AB3                | I/O      | LV <sub>DDA</sub> |       |
| TSEC2_GTX_CLK/GTM1_TOUT4/GTM2_TOUT3/GPIO17 | AC1                | I/O      | LV <sub>DDA</sub> | 12    |
| TSEC2_RX_CLK/GTM1_TIN2/GTM2_TIN1/GPIO18    | AC2                | I/O      | LV <sub>DDA</sub> |       |
| TSCE2_RX_DV/GTM1_TGATE2/GTM2_TGATE1/GPIO19 | AA3                | I/O      | LV <sub>DDA</sub> |       |
| TSEC2_RXD3/GPIO20                          | Y5                 | I/O      | LV <sub>DDA</sub> |       |
| TSEC2_RXD2/GPIO21                          | AA4                | I/O      | LV <sub>DDA</sub> |       |
| TSEC2_RXD1/GPIO22                          | AB2                | I/O      | LV <sub>DDA</sub> |       |
| TSEC2_RXD0/GPIO23                          | AA5                | I/O      | LV <sub>DDA</sub> | _     |
| TSEC2_RX_ER/GTM1_TOUT2/GTM2_TOUT1/GPIO24   | AA2                | I/O      | LV <sub>DDA</sub> | _     |
| TSEC2_TX_CLK/GPIO25                        | AB1                | I/O      | LV <sub>DDA</sub> |       |
| TSEC2_TXD3/CFG_RESET_SOURCE0               | W3                 | I/O      | LV <sub>DDA</sub> |       |
| TSEC2_TXD2/CFG_RESET_SOURCE1               | Y1                 | I/O      | LV <sub>DDA</sub> | _     |
| TSEC2_TXD1/CFG_RESET_SOURCE2               | W5                 | I/O      | LV <sub>DDA</sub> |       |
| TSEC2_TXD0/CFG_RESET_SOURCE3               | Y3                 | I/O      | LV <sub>DDA</sub> |       |
| TSEC2_TX_EN/GPIO26                         | AA1                | I/O      | LV <sub>DDA</sub> |       |
| TSEC2_TX_ER/GPIO27                         | W1                 | I/O      | LV <sub>DDA</sub> |       |
|                                            | SGMII PHY          |          |                   |       |
| ТХА                                        | U3                 | 0        |                   | _     |
| TXA                                        | V3                 | 0        |                   | _     |
| RXA                                        | U1                 | I        |                   |       |
| RXA                                        | V1                 | Ι        |                   |       |
| ТХВ                                        | P4                 | 0        |                   |       |
| ТХВ                                        | N4                 | 0        |                   | —     |



# 20 Clocking

This figure shows the internal distribution of clocks within the MPC8313E.



<sup>2</sup> Multiplication factor L = 2, 3, 4, 5, and 6. Value is decided by RCWLR[SPMF].







#### Notes:

 Some systems require power to be fed from the application board into the debugger repeater card via the COP header. In this case the resistor value for VDD\_SENSE should be around 20 Ω.
 Key location; pin 14 is not physically present on the COP header.

Figure 61. JTAG Interface Connection

# 23 Ordering Information

Ordering information for the parts fully covered by this specification document is provided in Section 23.1, "Part Numbers Fully Addressed by this Document."



# 23.1 Part Numbers Fully Addressed by this Document

This table provides the Freescale part numbering nomenclature for the MPC8313E. Note that the individual part numbers correspond to a maximum processor core frequency. For available frequencies, contact your local Freescale sales office. In addition to the processor frequency, the part numbering scheme also includes an application modifier which may specify special application conditions. Each part number also contains a revision code which refers to the die mask revision number.

| MPC             | nnnn               | е                                       | t                                       | рр                                              | aa                                           | а                          | X                                            |
|-----------------|--------------------|-----------------------------------------|-----------------------------------------|-------------------------------------------------|----------------------------------------------|----------------------------|----------------------------------------------|
| Product<br>Code | Part<br>Identifier | Encryption<br>Acceleration              | Temperature<br>Range <sup>3</sup>       | Package <sup>1, 4</sup>                         | e300 core<br>Frequency <sup>2</sup>          | DDR<br>Frequency           | Revision<br>Level                            |
| MPC             | 8313               | Blank = Not<br>included<br>E = included | Blank = 0° to 105°C<br>C= –40° to 105°C | ZQ = PB<br>TEPBGAII<br>VR = PB free<br>TEPBGAII | AD = 266 MHz<br>AF = 333 MHz<br>AG = 400 MHz | D = 266 MHz<br>F = 333 MHz | Blank = 1.0<br>A = 2.0<br>B = 2.1<br>C = 2.2 |

#### Table 72. Part Numbering Nomenclature

Note:

1. See Section 19, "Package and Pin Listings," for more information on available package types.

- Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by Part Number Specifications may support other maximum core frequencies.
- 3. Contact local Freescale office on availability of parts with °C temperature range.
- 4. ZQ package was available for Rev 1.0. For Rev 2.x, only VR package is available.

### 23.2 Part Marking

Parts are marked as shown in this figure.



Notes:

MPCnnnnetppaar is the orderable part number. ATWLYYWW is the standard assembly, test, year, and work week codes. CCCCC is the country code. MMMMM is the mask number.

Figure 62. Part Marking for TEPBGAII Device