

#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

E·XF

| Product Status                  | Obsolete                                                   |
|---------------------------------|------------------------------------------------------------|
| Core Processor                  | PowerPC e300c3                                             |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                             |
| Speed                           | 400MHz                                                     |
| Co-Processors/DSP               | -                                                          |
| RAM Controllers                 | DDR, DDR2                                                  |
| Graphics Acceleration           | No                                                         |
| Display & Interface Controllers | -                                                          |
| Ethernet                        | 10/100/1000Mbps (2)                                        |
| SATA                            | -                                                          |
| USB                             | USB 2.0 + PHY (1)                                          |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                           |
| Operating Temperature           | 0°C ~ 105°C (TA)                                           |
| Security Features               | -                                                          |
| Package / Case                  | 516-BBGA Exposed Pad                                       |
| Supplier Device Package         | 516-TEPBGA (27x27)                                         |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc8313vragdb |
|                                 |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 1.6 USB Dual-Role Controller

The MPC8313E USB controller includes the following features:

- Supports USB on-the-go mode, which includes both device and host functionality, when using an external ULPI (UTMI + low-pin interface) PHY
- Compatible with Universal Serial Bus Specification, Rev. 2.0
- Supports operation as a stand-alone USB device
  - Supports one upstream facing port
  - Supports three programmable USB endpoints
- Supports operation as a stand-alone USB host controller
  - Supports USB root hub with one downstream-facing port
  - Enhanced host controller interface (EHCI) compatible
- Supports high-speed (480 Mbps), full-speed (12 Mbps), and low-speed (1.5 Mbps) operation. Low-speed operation is supported only in host mode.
- Supports UTMI + low pin interface (ULPI) or on-chip USB 2.0 full-speed/high-speed PHY

# 1.7 Dual Enhanced Three-Speed Ethernet Controllers (eTSECs)

The MPC8313E eTSECs include the following features:

- Two RGMII/SGMII/MII/RMII/RTBI interfaces
- Two controllers designed to comply with IEEE Std 802.3®, 802.3u®, 802.3x®, 802.3z®, 802.3au®, and 802.3ab®
- Support for Wake-on-Magic Packet<sup>™</sup>, a method to bring the device from standby to full operating mode
- MII management interface for external PHY control and status
- Three-speed support (10/100/1000 Mbps)
- On-chip high-speed serial interface to external SGMII PHY interface
- Support for IEEE Std 1588<sup>TM</sup>
- Support for two full-duplex FIFO interface modes
- Multiple PHY interface configuration
- TCP/IP acceleration and QoS features available
- IP v4 and IP v6 header recognition on receive
- IP v4 header checksum verification and generation
- TCP and UDP checksum verification and generation
- Per-packet configurable acceleration
- Recognition of VLAN, stacked (queue in queue) VLAN, IEEE Std 802.2<sup>®</sup>, PPPoE session, MPLS stacks, and ESP/AH IP-security headers
- Transmission from up to eight physical queues.
- Reception to up to eight physical queues



# 2.1 **Overall DC Electrical Characteristics**

This section covers the ratings, conditions, and other characteristics.

### 2.1.1 Absolute Maximum Ratings

This table provides the absolute maximum ratings.

| Table | 1. Absolute | Maximum | Ratings <sup>1</sup> |
|-------|-------------|---------|----------------------|
|-------|-------------|---------|----------------------|

|                                                                                           | Characteristic                                                                                         | Symbol                               | Max Value                                                                    | Unit | Note |
|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--------------------------------------|------------------------------------------------------------------------------|------|------|
| Core supply volta                                                                         | age                                                                                                    | V <sub>DD</sub>                      | -0.3 to 1.26                                                                 | V    |      |
| PLL supply voltage                                                                        | ge                                                                                                     | AV <sub>DD</sub>                     | -0.3 to 1.26                                                                 | V    | —    |
| Core power supp                                                                           | ly for SerDes transceivers                                                                             | XCOREV <sub>DD</sub>                 | -0.3 to 1.26                                                                 | V    | —    |
| Pad power supply                                                                          | y for SerDes transceivers                                                                              | XPADV <sub>DD</sub>                  | -0.3 to 1.26                                                                 | V    | —    |
| DDR and DDR2                                                                              | DRAM I/O voltage                                                                                       | GV <sub>DD</sub>                     | -0.3 to 2.75<br>-0.3 to 1.98                                                 | V    | _    |
| PCI, local bus, DUART, system control and power management, $I^2C$ , and JTAG I/O voltage |                                                                                                        | NV <sub>DD</sub> /LV <sub>DD</sub>   | -0.3 to 3.6                                                                  | V    | —    |
| eTSEC, USB                                                                                |                                                                                                        | LV <sub>DDA</sub> /LV <sub>DDB</sub> | -0.3 to 3.6                                                                  | V    |      |
| Input voltage                                                                             | DDR DRAM signals                                                                                       | MV <sub>IN</sub>                     | –0.3 to (GV <sub>DD</sub> + 0.3)                                             | V    | 2, 5 |
|                                                                                           | DDR DRAM reference                                                                                     | MV <sub>REF</sub>                    | –0.3 to (GV <sub>DD</sub> + 0.3)                                             | V    | 2, 5 |
|                                                                                           | Enhanced three-speed Ethernet signals                                                                  | LV <sub>IN</sub>                     | -0.3 to (LV <sub>DDA</sub> + 0.3)<br>or<br>-0.3 to (LV <sub>DDB</sub> + 0.3) | V    | 4, 5 |
|                                                                                           | Local bus, DUART, SYS_CLK_IN, system control, and power management, I <sup>2</sup> C, and JTAG signals | NV <sub>IN</sub>                     | –0.3 to (NV <sub>DD</sub> + 0.3)                                             | V    | 3, 5 |
|                                                                                           | PCI                                                                                                    | NV <sub>IN</sub>                     | –0.3 to (NV <sub>DD</sub> + 0.3)                                             | V    | 6    |
| Storage tempera                                                                           | Storage temperature range                                                                              |                                      | –55 to 150                                                                   | °C   |      |

Notes:

- 1. Functional and tested operating conditions are given in Table 2. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.
- Caution: MV<sub>IN</sub> must not exceed GV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 3. **Caution:** NV<sub>IN</sub> must not exceed NV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- Caution: LV<sub>IN</sub> must not exceed LV<sub>DDA</sub>/LV<sub>DDB</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.

## 2.1.2 Power Supply Voltage Specification

This table provides the recommended operating conditions for the MPC8313E. Note that the values in this table are the recommended and tested operating conditions. If a particular block is given a voltage falling within the range in the Recommended Value column, the MPC8313E is capable of delivering the amount of current listed in the Current Requirement column; this is the maximum current possible. Proper device operation outside of these conditions is not guaranteed.



| Characteristic                                    | Symbol                                                                                                             | Recommended Value <sup>1</sup>       | Unit | Current<br>Requirement |
|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------|------|------------------------|
| Core supply voltage                               | V <sub>DD</sub>                                                                                                    | 1.0 V ± 50 mV                        | V    | 469 mA                 |
| Internal core logic constant power                | V <sub>DDC</sub>                                                                                                   | 1.0 V ± 50 mV                        | V    | 377 mA                 |
| SerDes internal digital power                     | XCOREV <sub>DD</sub>                                                                                               | 1.0                                  | V    | 170 mA                 |
| SerDes internal digital ground                    | XCOREV <sub>SS</sub>                                                                                               | 0.0                                  | V    | —                      |
| SerDes I/O digital power                          | XPADV <sub>DD</sub>                                                                                                | 1.0                                  | V    | 10 mA                  |
| SerDes I/O digital ground                         | XPADV <sub>SS</sub>                                                                                                | 0.0                                  | V    | _                      |
| SerDes analog power for PLL                       | SDAV <sub>DD</sub>                                                                                                 | 1.0 V ± 50 mV                        | V    | 10 mA                  |
| SerDes analog ground for PLL                      | SDAV <sub>SS</sub>                                                                                                 | 0.0                                  | V    | —                      |
| Dedicated 3.3 V analog power for USB PLL          | USB_PLL_PWR3                                                                                                       | 3.3 V ± 300 mV                       | V    | 2–3 mA                 |
| Dedicated 1.0 V analog power for USB PLL          | USB_PLL_PWR1                                                                                                       | 1.0 V ± 50 mV                        | V    | 2–3 mA                 |
| Dedicated analog ground for USB PLL               | USB_PLL_GND                                                                                                        | 0.0                                  | V    | —                      |
| Dedicated USB power for USB bias circuit          | USB_VDDA_BIAS                                                                                                      | 3.3 V ± 300 mV                       | V    | 4–5 mA                 |
| Dedicated USB ground for USB bias circuit         | USB_VSSA_BIAS                                                                                                      | 0.0                                  | V    | —                      |
| Dedicated power for USB transceiver               | USB_VDDA                                                                                                           | 3.3 V ± 300 mV                       | V    | 75 mA                  |
| Dedicated ground for USB transceiver              | USB_VSSA                                                                                                           | 0.0                                  | V    |                        |
| Analog power for e300 core APLL                   | AV <sub>DD1</sub> <sup>6</sup>                                                                                     | 1.0 V ± 50 mV                        | V    | 2–3 mA                 |
| Analog power for system APLL                      | AV <sub>DD2</sub> <sup>6</sup>                                                                                     | 1.0 V ± 50 mV                        | V    | 2–3 mA                 |
| DDR1 DRAM I/O voltage (333 MHz, 32-bit operation) | GV <sub>DD</sub>                                                                                                   | 2.5 V ± 125 mV                       | V    | 131 mA                 |
| DDR2 DRAM I/O voltage (333 MHz, 32-bit operation) | GV <sub>DD</sub>                                                                                                   | 1.8 V ± 80 mV                        | V    | 140 mA                 |
| Differential reference voltage for DDR controller | iferential reference voltage for DDR controller $MV_{REF}$ 1/2 DDR supply<br>(0.49 × GV_{DD} to<br>0.51 × GV_{DD}) |                                      | V    | _                      |
| Standard I/O voltage                              | NV <sub>DD</sub>                                                                                                   | $3.3 \text{ V} \pm 300 \text{ mV}^2$ | V    | 74 mA                  |
| eTSEC2 I/O supply                                 | LV <sub>DDA</sub>                                                                                                  | 2.5 V ± 125 mV/<br>3.3 V ± 300 mV    | V    | 22 mA                  |
| eTSEC1/USB DR I/O supply                          | LV <sub>DDB</sub>                                                                                                  | 2.5 V ± 125 mV/<br>3.3 V ± 300 mV    | V    | 44 mA                  |
| Supply for eLBC IOs                               | LV <sub>DD</sub>                                                                                                   | 3.3 V ± 300 mV                       | V    | 16 mA                  |
| Analog and digital ground                         | V <sub>SS</sub>                                                                                                    | 0.0                                  | V    | _                      |
| Junction temperature range                        | T <sub>A</sub> /T <sub>J</sub> <sup>3</sup>                                                                        | 0 to 105                             | °C   |                        |

#### Table 2. Recommended Operating Conditions



# **3** Power Characteristics

The estimated typical power dissipation, not including I/O supply power, for this family of MPC8313E devices is shown in this table. Table 5 shows the estimated typical I/O power dissipation.

| Core Frequency<br>(MHz) | CSB Frequency<br>(MHz) | Typical <sup>2</sup> | Maximum for<br>Rev. 1.0 Silicon <sup>3</sup> | Maximum for<br>Rev. 2.x or Later Silicon <sup>3</sup> | Unit |
|-------------------------|------------------------|----------------------|----------------------------------------------|-------------------------------------------------------|------|
| 333                     | 167                    | 820                  | 1020                                         | 1200                                                  | mW   |
| 400                     | 133                    | 820                  | 1020                                         | 1200                                                  | mW   |

#### Table 4. MPC8313E Power Dissipation<sup>1</sup>

#### Note:

 The values do not include I/O supply power or AV<sub>DD</sub>, but do include core, USB PLL, and a portion of SerDes digital power (not including XCOREV<sub>DD</sub>, XPADV<sub>DD</sub>, or SDAV<sub>DD</sub>, which all have dedicated power supplies for the SerDes PHY).

2. Typical power is based on a voltage of  $V_{DD}$  = 1.05 V and an artificial smoker test running at room temperature.

3. Maximum power is based on a voltage of  $V_{DD}$  = 1.05 V, a junction temperature of T<sub>J</sub> = 105°C, and an artificial smoker test.

This table describes a typical scenario where blocks with the stated percentage of utilization and impedances consume the amount of power described.

| Interface                                                                                                                                                                                                            | Parameter           | GV <sub>DD</sub><br>(1.8 V) | GV <sub>DD</sub><br>(2.5 V) | NV <sub>DD</sub><br>(3.3 V) | LV <sub>DDA</sub> /<br>LV <sub>DDB</sub><br>(3.3 V) | LV <sub>DDA</sub> /<br>LV <sub>DDB</sub><br>(2.5 V) | LV <sub>DD</sub><br>(3.3 V) | Unit | Comments                 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------------------------------|-----------------------------------------------------|-----------------------------|------|--------------------------|
| DDR 1, 60% utilization,<br>50% read/write                                                                                                                                                                            | 333 MHz,<br>32 bits | —                           | 0.355                       | —                           | _                                                   | —                                                   | —                           | W    |                          |
| $\begin{array}{l} R_{s} = 22 \ \Omega \\ R_{t} = 50 \ \Omega \\ \text{single pair of clock} \\ \text{capacitive load: data} = 8 \ pF, \\ \text{control address} = 8 \ pF, \\ \text{clock} = 8 \ pF \end{array}$      | 266 MHz,<br>32 bits | _                           | 0.323                       | _                           | _                                                   | _                                                   | _                           | W    | _                        |
| DDR 2, 60% utilization,<br>50% read/write                                                                                                                                                                            | 333 MHz,<br>32 bits | 0.266                       | —                           | —                           | _                                                   | —                                                   | —                           | W    | _                        |
| $\begin{array}{l} R_{s} = 22 \; \Omega \\ R_{t} = 75 \; \Omega \\ \text{single pair of clock} \\ \text{capacitive load: data} = 8 \; pF, \\ \text{control address} = 8 \; pF, \\ \text{clock} = 8 \; pF \end{array}$ | 266 MHz,<br>32 bits | 0.246                       | _                           | _                           | _                                                   | _                                                   | _                           | W    | _                        |
| PCI I/O load = 50 pF                                                                                                                                                                                                 | 33 MHz              | —                           | _                           | 0.120                       |                                                     | —                                                   | —                           | W    | _                        |
|                                                                                                                                                                                                                      | 66 MHz              |                             | —                           | 0.249                       |                                                     | —                                                   | —                           | W    | _                        |
| Local bus I/O load = 20 pF                                                                                                                                                                                           | 66 MHz              |                             |                             |                             |                                                     | —                                                   | 0.056                       | W    | _                        |
|                                                                                                                                                                                                                      | 50 MHz              | _                           | —                           | —                           | _                                                   | —                                                   | 0.040                       | W    | _                        |
| TSEC I/O load = 20 pF                                                                                                                                                                                                | MII,<br>25 MHz      | —                           | _                           | —                           | 0.008                                               | _                                                   | —                           | W    | Multiple by<br>number of |
|                                                                                                                                                                                                                      | RGMII,<br>125 MHz   | —                           | —                           | —                           | 0.078                                               | 0.044                                               | —                           | W    | interface used           |

Table 5. MPC8313E Typical I/O Power Dissipation



# 6.1 DDR and DDR2 SDRAM DC Electrical Characteristics

This table provides the recommended operating conditions for the DDR2 SDRAM component(s) when  $GV_{DD}(typ) = 1.8 \text{ V}.$ 

| Parameter/Condition                              | Symbol            | Min                       | Мах                       | Unit | Note |
|--------------------------------------------------|-------------------|---------------------------|---------------------------|------|------|
| I/O supply voltage                               | GV <sub>DD</sub>  | 1.7                       | 1.9                       | V    | 1    |
| I/O reference voltage                            | MV <sub>REF</sub> | $0.49 	imes GV_{DD}$      | $0.51 \times GV_{DD}$     | V    | 2    |
| I/O termination voltage                          | V <sub>TT</sub>   | MV <sub>REF</sub> – 0.04  | MV <sub>REF</sub> + 0.04  | V    | 3    |
| Input high voltage                               | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.125 | GV <sub>DD</sub> + 0.3    | V    | _    |
| Input low voltage                                | V <sub>IL</sub>   | -0.3                      | MV <sub>REF</sub> – 0.125 | V    | _    |
| Output leakage current                           | I <sub>OZ</sub>   | -9.9                      | 9.9                       | μΑ   | 4    |
| Output high current (V <sub>OUT</sub> = 1.420 V) | I <sub>OH</sub>   | -13.4                     | —                         | mA   |      |
| Output low current (V <sub>OUT</sub> = 0.280 V)  | I <sub>OL</sub>   | 13.4                      | _                         | mA   | _    |

Table 12. DDR2 SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 1.8 V

Notes:

1.  $GV_{DD}$  is expected to be within 50 mV of the DRAM  $GV_{DD}$  at all times.

2.  $MV_{REF}$  is expected to be equal to  $0.5 \times GV_{DD}$ , and to track  $GV_{DD}$  DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}$  may not exceed ±2% of the DC value.

3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub>. This rail should track variations in the DC level of MV<sub>REF</sub>.

4. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.

This table provides the DDR2 capacitance when  $GV_{DD}(typ) = 1.8$  V.

| Table 13. | DDR2 SD | RAM Capa | citance for | GV <sub>DD</sub> (tvp) =                | 1.8 V |
|-----------|---------|----------|-------------|-----------------------------------------|-------|
|           |         |          |             | ~ ` ``````````````````````````````````` |       |

| Parameter/Condition                          | Symbol           | Min | Max | Unit | Note |
|----------------------------------------------|------------------|-----|-----|------|------|
| Input/output capacitance: DQ, DQS, DQS       | CIO              | 6   | 8   | pF   | 1    |
| Delta input/output capacitance: DQ, DQS, DQS | C <sub>DIO</sub> | _   | 0.5 | pF   | 1    |

Note:

1. This parameter is sampled.  $GV_{DD}$  = 1.8 V ± 0.090 V, f = 1 MHz,  $T_A$  = 25°C,  $V_{OUT}$  =  $GV_{DD}/2$ ,  $V_{OUT}$  (peak-to-peak) = 0.2 V.

This table provides the recommended operating conditions for the DDR SDRAM component(s) when  $GV_{DD}(typ) = 2.5 \text{ V}.$ 

Table 14. DDR SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 2.5 V

| Parameter/Condition     | Symbol            | Min                      | Мах                      | Unit | Note |
|-------------------------|-------------------|--------------------------|--------------------------|------|------|
| I/O supply voltage      | GV <sub>DD</sub>  | 2.3                      | 2.7                      | V    | 1    |
| I/O reference voltage   | MV <sub>REF</sub> | $0.49 	imes GV_{DD}$     | $0.51 	imes GV_{DD}$     | V    | 2    |
| I/O termination voltage | V <sub>TT</sub>   | MV <sub>REF</sub> – 0.04 | MV <sub>REF</sub> + 0.04 | V    | 3    |
| Input high voltage      | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.15 | GV <sub>DD</sub> + 0.3   | V    | —    |
| Input low voltage       | V <sub>IL</sub>   | -0.3                     | MV <sub>REF</sub> – 0.15 | V    | —    |



### 8.2.1.4 RMII Receive AC Timing Specifications

This table provides the RMII receive AC timing specifications.

#### Table 29. RMII Receive AC Timing Specifications

At recommended operating conditions with NV<sub>DD</sub> of 3.3 V  $\pm$  0.3 V.

| Parameter/Condition                                               | Symbol <sup>1</sup>                 | Min | Тур | Мах | Unit |
|-------------------------------------------------------------------|-------------------------------------|-----|-----|-----|------|
| REF_CLK clock period                                              | t <sub>RMX</sub>                    | _   | 20  | —   | ns   |
| REF_CLK duty cycle                                                | t <sub>RMXH</sub> /t <sub>RMX</sub> | 35  | —   | 65  | %    |
| RXD[1:0], CRS_DV, RX_ER setup time to REF_CLK                     | t <sub>RMRDVKH</sub>                | 4.0 | —   | —   | ns   |
| RXD[1:0], CRS_DV, RX_ER hold time to REF_CLK                      | t <sub>RMRDXKH</sub>                | 2.0 | —   | —   | ns   |
| REF_CLK clock rise V <sub>IL</sub> (min) to V <sub>IH</sub> (max) | t <sub>RMXR</sub>                   | 1.0 | —   | 4.0 | ns   |
| REF_CLK clock fall time $V_{IH}(max)$ to $V_{IL}(min)$            | t <sub>RMXF</sub>                   | 1.0 | —   | 4.0 | ns   |

#### Note:

1. The symbols used for timing specifications follow the pattern of t<sub>(first three letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>RMRDVKH</sub> symbolizes RMII receive timing (RMR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>RMX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>RMRDXKL</sub> symbolizes RMII receive timing (RMR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>RMX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>RMX</sub> represents the RMII (RM) reference (X) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>

This table provides the AC test load.



Figure 12. AC Test Load

This table shows the RMII receive AC timing diagram.



Figure 13. RMII Receive AC Timing Diagram





Figure 15. 4-Wire AC-Coupled SGMII Serial Link Connection Example



Figure 16. SGMII Transmitter DC Measurement Circuit

| Table 33. | SGMII DC | Receiver | Electrical | Characteristics |
|-----------|----------|----------|------------|-----------------|
|-----------|----------|----------|------------|-----------------|

| Parameter                             | Symbol                  | Min  | Тур | Max  | Unit | Note |
|---------------------------------------|-------------------------|------|-----|------|------|------|
| Supply voltage                        | XCOREV <sub>DD</sub>    | 0.95 | 1.0 | 1.05 | V    |      |
| DC Input voltage range                |                         |      | N/A |      |      | 1    |
| Input differential voltage            | V <sub>RX_DIFFp-p</sub> | 100  | —   | 1200 | mV   | 2    |
| Loss of signal threshold              | VL <sub>OS</sub>        | 30   | —   | 100  | mV   |      |
| Input AC common mode voltage          | V <sub>CM_ACp-p</sub>   | —    | —   | 100  | mV   | 3    |
| Receiver differential input impedance | Z <sub>RX_DIFF</sub>    | 80   | 100 | 120  | Ω    |      |
| Receiver common mode input impedance  | Z <sub>RX_CM</sub>      | 20   | —   | 35   | Ω    |      |





Figure 18. SGMII AC Test/Measurement Load

# 8.4 eTSEC IEEE 1588 AC Specifications

This figure provides the data and command output timing diagram.



**Note:** The output delay is count starting rising edge if t<sub>T1588CLKOUT</sub> is non-inverting. Otherwise, it is count starting falling edge.

Figure 19. eTSEC IEEE 1588 Output AC Timing

This figure provides the data and command input timing diagram.



Figure 20. eTSEC IEEE 1588 Input AC Timing

This table lists the IEEE 1588 AC timing specifications.

#### Table 36. eTSEC IEEE 1588 AC Timing Specifications

At recommended operating conditions with L/TV\_DD of 3.3 V  $\pm$  5%.

| Parameter/Condition        | Symbol                                        | Min | Тур | Max                    | Unit | Note |
|----------------------------|-----------------------------------------------|-----|-----|------------------------|------|------|
| TSEC_1588_CLK clock period | t <sub>T1588CLK</sub>                         | 3.8 |     | $T_{RX\_CLK} \times 9$ | ns   | 1, 3 |
| TSEC_1588_CLK duty cycle   | t <sub>T1588CLKH</sub> /t <sub>T1588CLK</sub> | 40  | 50  | 60                     | %    |      |



# 11 Enhanced Local Bus

This section describes the DC and AC electrical specifications for the local bus interface.

# **11.1 Local Bus DC Electrical Characteristics**

This table provides the DC electrical characteristics for the local bus interface.

| Table 44. Local Bus DC Electrical Chara | cteristics at 3.3 V |
|-----------------------------------------|---------------------|
|-----------------------------------------|---------------------|

| Parameter                                                                  | Symbol          | Min                    | Мах                    | Unit |
|----------------------------------------------------------------------------|-----------------|------------------------|------------------------|------|
| High-level input voltage for Rev 1.0                                       | V <sub>IH</sub> | 2.0                    | LV <sub>DD</sub> + 0.3 | V    |
| High-level input voltage for Rev 2.x or later                              | V <sub>IH</sub> | 2.1                    | LV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage                                                    | V <sub>IL</sub> | -0.3                   | 0.8                    | V    |
| Input current, $(V_{IN}^{1} = 0 V \text{ or } V_{IN} = LV_{DD})$           | I <sub>IN</sub> | —                      | ±5                     | μA   |
| High-level output voltage, (LV <sub>DD</sub> = min, $I_{OH} = -2$ mA)      | V <sub>OH</sub> | LV <sub>DD</sub> - 0.2 | —                      | V    |
| Low-level output voltage, (LV <sub>DD</sub> = min, I <sub>OH</sub> = 2 mA) | V <sub>OL</sub> | —                      | 0.2                    | V    |

Note: The parameters stated in above table are valid for all revisions unless explicitly mentioned.

# 11.2 Local Bus AC Electrical Specifications

This table describes the general timing parameters of the local bus interface.

Table 45. Local Bus General Timing Parameters

| Parameter                                                   | Symbol <sup>1</sup>   | Min  | Мах | Unit | Note |
|-------------------------------------------------------------|-----------------------|------|-----|------|------|
| Local bus cycle time                                        | t <sub>LBK</sub>      | 15   | _   | ns   | 2    |
| Input setup to local bus clock                              | t <sub>LBIVKH</sub>   | 7    | —   | ns   | 3, 4 |
| Input hold from local bus clock                             | t <sub>LBIXKH</sub>   | 1.0  | —   | ns   | 3, 4 |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT1</sub>  | 1.5  | —   | ns   | 5    |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT2</sub>  | 3    | —   | ns   | 6    |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT3</sub>  | 2.5  | —   | ns   | 7    |
| LALE output rise to LCLK negative edge                      | t <sub>LALEHOV</sub>  | —    | 3.0 | ns   |      |
| LALE output fall to LCLK negative edge                      | t <sub>LALETOT1</sub> | -1.5 | —   | ns   | 5    |
| LALE output fall to LCLK negative edge                      | t <sub>LALETOT2</sub> | -5.0 | —   | ns   | 6    |
| LALE output fall to LCLK negative edge                      | t <sub>LALETOT3</sub> | -4.5 | —   | ns   | 7    |
| Local bus clock to output valid                             | t <sub>LBKHOV</sub>   | —    | 3   | ns   | 3    |
| Local bus clock to output high impedance for LAD            | t <sub>LBKHOZ</sub>   | —    | 4   | ns   | 8    |





Figure 39. Local Bus Signals, GPCM/UPM Signals for LCRR[CLKDIV] = 4





#### Table 47. JTAG AC Timing Specifications (Independent of SYS\_CLK\_IN)<sup>1</sup> (continued)

At recommended operating conditions (see Table 2).

| Parameter                                                                  | Symbol <sup>2</sup>                        | Min    | Max     | Unit | Note |
|----------------------------------------------------------------------------|--------------------------------------------|--------|---------|------|------|
| JTAG external clock to output high impedance:<br>Boundary-scan data<br>TDO | t <sub>JTKLDZ</sub><br>t <sub>JTKLOZ</sub> | 2<br>2 | 19<br>9 | ns   | 5, 6 |

Notes:

- All outputs are measured from the midpoint voltage of the falling/rising edge of t<sub>TCLK</sub> to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50-Ω load (see Figure 34). Time-of-flight delays must be added for trace lengths, vias, and connectors in the system.
- 2. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the time data input signals (D) went invalid (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub></sub>
- 3. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only.
- 4. Non-JTAG signal input timing with respect to  $t_{TCLK}$ .
- 5. Non-JTAG signal output timing with respect to t<sub>TCLK</sub>.
- 6. Guaranteed by design and characterization.

This figure provides the AC test load for TDO and the boundary-scan outputs.



Figure 41. AC Test Load for the JTAG Interface

This figure provides the JTAG clock input timing diagram.



Figure 42. JTAG Clock Input Timing Diagram

This figure provides the TRST timing diagram.





# 13 I<sup>2</sup>C

This section describes the DC and AC electrical characteristics for the I<sup>2</sup>C interface.

# **13.1** I<sup>2</sup>C DC Electrical Characteristics

This table provides the DC electrical characteristics for the  $I^2C$  interface.

#### Table 48. I<sup>2</sup>C DC Electrical Characteristics

At recommended operating conditions with NV\_{DD} of 3.3 V  $\pm$  0.3 V.

| Parameter                                                                                     | Symbol              | Min                   | Мах                               | Unit | Note |
|-----------------------------------------------------------------------------------------------|---------------------|-----------------------|-----------------------------------|------|------|
| Input high voltage level                                                                      | V <sub>IH</sub>     | $0.7 	imes NV_{DD}$   | NV <sub>DD</sub> + 0.3            | V    |      |
| Input low voltage level                                                                       | V <sub>IL</sub>     | -0.3                  | $0.3\times \text{NV}_{\text{DD}}$ | V    |      |
| Low level output voltage                                                                      | V <sub>OL</sub>     | 0                     | $0.2\times \text{NV}_{\text{DD}}$ | V    | 1    |
| Output fall time from $V_{IH}(min)$ to $V_{IL}(max)$ with a bus capacitance from 10 to 400 pF | <sup>t</sup> I2KLKV | $20 + 0.1 \times C_B$ | 250                               | ns   | 2    |
| Pulse width of spikes which must be suppressed by the input filter                            | t <sub>i2KHKL</sub> | 0                     | 50                                | ns   | 3    |
| Capacitance for each I/O pin                                                                  | CI                  | —                     | 10                                | pF   |      |
| Input current, (0 V $\leq$ V <sub>IN</sub> $\leq$ NV <sub>DD</sub> )                          | I <sub>IN</sub>     |                       | ± 5                               | μA   | 4    |

Notes:

1. Output voltage (open drain or open collector) condition = 3 mA sink current.

- 2.  $C_B$  = capacitance of one bus line in pF.
- 3. Refer to the MPC8313E PowerQUICC II Pro Integrated Processor Family Reference Manual, for information on the digital filter used.
- 4. I/O pins obstruct the SDA and SCL lines if  $\mathsf{NV}_{\mathsf{DD}}$  is switched off.

# 13.2 I<sup>2</sup>C AC Electrical Specifications

This table provides the AC timing parameters for the  $I^2C$  interface.

#### Table 49. I<sup>2</sup>C AC Electrical Specifications

All values refer to  $V_{IH}$  (min) and  $V_{IL}$  (max) levels (see Table 48).

| Parameter                                                                                    | Symbol <sup>1</sup> | Min | Мах | Unit |
|----------------------------------------------------------------------------------------------|---------------------|-----|-----|------|
| SCL clock frequency                                                                          | f <sub>I2C</sub>    | 0   | 400 | kHz  |
| Low period of the SCL clock                                                                  | t <sub>I2CL</sub>   | 1.3 | —   | μS   |
| High period of the SCL clock                                                                 | t <sub>I2CH</sub>   | 0.6 | —   | μS   |
| Setup time for a repeated START condition                                                    | t <sub>I2SVKH</sub> | 0.6 | —   | μS   |
| Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> | 0.6 | —   | μs   |
| Data setup time                                                                              | t <sub>I2DVKH</sub> | 100 | _   | ns   |



#### Table 49. I<sup>2</sup>C AC Electrical Specifications (continued)

All values refer to  $V_{IH}$  (min) and  $V_{IL}$  (max) levels (see Table 48).

| Parameter                                                                       | Symbol <sup>1</sup> | Min                                | Max                  | Unit |
|---------------------------------------------------------------------------------|---------------------|------------------------------------|----------------------|------|
| Data hold time:<br>CBUS compatible masters<br>I <sup>2</sup> C bus devices      | t <sub>I2DXKL</sub> | $\overline{0^2}$                   | <br>0.9 <sup>3</sup> | μs   |
| Fall time of both SDA and SCL signals <sup>5</sup>                              | t <sub>I2CF</sub>   | —                                  | 300                  | ns   |
| Setup time for STOP condition                                                   | t <sub>I2PVKH</sub> | 0.6                                | _                    | μs   |
| Bus free time between a STOP and START condition                                | t <sub>I2KHDX</sub> | 1.3                                | _                    | μs   |
| Noise margin at the LOW level for each connected device (including hysteresis)  | V <sub>NL</sub>     | $0.1 \times NV_{DD}$               | _                    | V    |
| Noise margin at the HIGH level for each connected device (including hysteresis) | V <sub>NH</sub>     | $0.2 \times \text{NV}_{\text{DD}}$ | _                    | V    |

#### Notes:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>12DVKH</sub> symbolizes I<sup>2</sup>C timing (I2) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>12C</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>12SXKL</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the start condition (S) went invalid (X) relative to the t<sub>12C</sub> clock reference (K) going to the bigh (H) state or hold time. Also, t<sub>12PVKH</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the start condition (S) went invalid (X) relative to the t<sub>12C</sub> clock reference (K) going to the stop condition (P) reaching the valid state (V) relative to the t<sub>12C</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
  </sub>
- The MPC8313E provides a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- 3. The maximum  $t_{12DVKH}$  has only to be met if the device does not stretch the LOW period ( $t_{12CL}$ ) of the SCL signal.
- 4.  $C_B$  = capacitance of one bus line in pF.
- 5. The MPC8313E does not follow the  $l^2C$ -BUS Specifications, Version 2.1, regarding the t<sub>I2CF</sub> AC parameter.

This figure provides the AC test load for the  $I^2C$ .



Figure 46. I<sup>2</sup>C AC Test Load



#### Table 62. MPC8313E TEPBGAII Pinout Listing (continued)

| Signal                              | Package Pin Number       | Pin Type | Power<br>Supply  | Note |  |  |
|-------------------------------------|--------------------------|----------|------------------|------|--|--|
| LA14/TSEC_1588_TRIG1                | L24                      | 0        | LV <sub>DD</sub> | 8    |  |  |
| LA15/TSEC_1588_ALARM2               | K26                      | 0        | LV <sub>DD</sub> | 8    |  |  |
|                                     | DUART                    |          | ·                |      |  |  |
| UART_SOUT1/MSRCID0                  | N2                       | 0        | NV <sub>DD</sub> | —    |  |  |
| UART_SIN1/MSRCID1                   | M5                       | I/O      | NV <sub>DD</sub> | —    |  |  |
| UART_CTS1/GPIO8/MSRCID2             | M1                       | I/O      | NV <sub>DD</sub> | —    |  |  |
| UART_RTS1/GPIO9/MSRCID3             | K1                       | I/O      | NV <sub>DD</sub> | —    |  |  |
| UART_SOUT2/MSRCID4/TSEC_1588_CLK    | M3                       | 0        | NV <sub>DD</sub> | 8    |  |  |
| UART_SIN2/MDVAL/TSEC_1588_GCLK      | L1                       | I/O      | NV <sub>DD</sub> | 8    |  |  |
| UART_CTS2/TSEC_1588_PP1             | L5                       | I/O      | NV <sub>DD</sub> | 8    |  |  |
| UART_RTS2/TSEC_1588_PP2             | L3                       | I/O      | NV <sub>DD</sub> | 8    |  |  |
| ľ                                   | <sup>2</sup> C interface |          | ·                |      |  |  |
| IIC1_SDA/CKSTOP_OUT/TSEC_1588_TRIG1 | J4                       | I/O      | NV <sub>DD</sub> | 2, 8 |  |  |
| IIC1_SCL/CKSTOP_IN/TSEC_1588_ALARM2 | J2                       | I/O      | NV <sub>DD</sub> | 2, 8 |  |  |
| IIC2_SDA/PMC_PWR_OK/GPIO10          | J3                       | I/O      | NV <sub>DD</sub> | 2    |  |  |
| IIC2_SCL/GPIO11                     | H5                       | I/O      | NV <sub>DD</sub> | 2    |  |  |
|                                     | Interrupts               |          |                  |      |  |  |
| MCP_OUT                             | G5                       | 0        | NV <sub>DD</sub> | 2    |  |  |
| IRQ0/MCP_IN                         | K5                       | I        | NV <sub>DD</sub> | —    |  |  |
| IRQ1                                | K4                       | I        | NV <sub>DD</sub> | —    |  |  |
| IRQ2                                | K2                       | I        | NV <sub>DD</sub> | —    |  |  |
| IRQ3/CKSTOP_OUT                     | К3                       | I/O      | NV <sub>DD</sub> | —    |  |  |
| IRQ4/CKSTOP_IN/GPIO12               | J1                       | I/O      | NV <sub>DD</sub> | —    |  |  |
| С                                   | onfiguration             |          |                  |      |  |  |
| CFG_CLKIN_DIV                       | D5                       | I        | NV <sub>DD</sub> | —    |  |  |
| EXT_PWR_CTRL                        | J5                       | 0        | NV <sub>DD</sub> | —    |  |  |
| CFG_LBIU_MUX_EN                     | R24                      | I        | NV <sub>DD</sub> | —    |  |  |
| JTAG                                |                          |          |                  |      |  |  |
| ТСК                                 | E1                       | I        | NV <sub>DD</sub> | _    |  |  |
| TDI                                 | E2                       | I        | NV <sub>DD</sub> | 4    |  |  |
| TDO                                 | E3                       | 0        | NV <sub>DD</sub> | 3    |  |  |



| Table 62. MPC8313E T | <b>FEPBGAll Pinout</b> | Listing (continued) |
|----------------------|------------------------|---------------------|
|----------------------|------------------------|---------------------|

| Signal                                     | Package Pin Number | Pin Type | Power<br>Supply   | Note  |
|--------------------------------------------|--------------------|----------|-------------------|-------|
| TSEC1_TXD1/TSEC_1588_PP2                   | AD6                | 0        | LV <sub>DDB</sub> |       |
| TSEC1_TXD0/USBDR_STP/TSEC_1588_PP3         | AD5                | 0        | LV <sub>DDB</sub> | _     |
| TSEC1_TX_EN/TSEC_1588_ALARM1               | AB7                | 0        | LV <sub>DDB</sub> | _     |
| TSEC1_TX_ER/TSEC_1588_ALARM2               | AB8                | 0        | LV <sub>DDB</sub> |       |
| TSEC1_GTX_CLK125                           | AE1                | I        | LV <sub>DDB</sub> |       |
| TSEC1_MDC/LB_POR_CFG_BOOT_ECC_DIS          | AF6                | 0        | NV <sub>DD</sub>  | 9, 11 |
| TSEC1_MDIO                                 | AB9                | I/O      | NV <sub>DD</sub>  | _     |
|                                            | ETSEC2             |          |                   |       |
| TSEC2_COL/GTM1_TIN4/GTM2_TIN3/GPIO15       | AB4                | I/O      | LV <sub>DDA</sub> | _     |
| TSEC2_CRS/GTM1_TGATE4/GTM2_TGATE3/GPIO16   | AB3                | I/O      | LV <sub>DDA</sub> |       |
| TSEC2_GTX_CLK/GTM1_TOUT4/GTM2_TOUT3/GPIO17 | AC1                | I/O      | LV <sub>DDA</sub> | 12    |
| TSEC2_RX_CLK/GTM1_TIN2/GTM2_TIN1/GPIO18    | AC2                | I/O      | LV <sub>DDA</sub> |       |
| TSCE2_RX_DV/GTM1_TGATE2/GTM2_TGATE1/GPIO19 | AA3                | I/O      | LV <sub>DDA</sub> |       |
| TSEC2_RXD3/GPIO20                          | Y5                 | I/O      | LV <sub>DDA</sub> |       |
| TSEC2_RXD2/GPIO21                          | AA4                | I/O      | LV <sub>DDA</sub> |       |
| TSEC2_RXD1/GPIO22                          | AB2                | I/O      | LV <sub>DDA</sub> |       |
| TSEC2_RXD0/GPIO23                          | AA5                | I/O      | LV <sub>DDA</sub> | _     |
| TSEC2_RX_ER/GTM1_TOUT2/GTM2_TOUT1/GPIO24   | AA2                | I/O      | LV <sub>DDA</sub> | _     |
| TSEC2_TX_CLK/GPIO25                        | AB1                | I/O      | LV <sub>DDA</sub> |       |
| TSEC2_TXD3/CFG_RESET_SOURCE0               | W3                 | I/O      | LV <sub>DDA</sub> |       |
| TSEC2_TXD2/CFG_RESET_SOURCE1               | Y1                 | I/O      | LV <sub>DDA</sub> | _     |
| TSEC2_TXD1/CFG_RESET_SOURCE2               | W5                 | I/O      | LV <sub>DDA</sub> |       |
| TSEC2_TXD0/CFG_RESET_SOURCE3               | Y3                 | I/O      | LV <sub>DDA</sub> |       |
| TSEC2_TX_EN/GPIO26                         | AA1                | I/O      | LV <sub>DDA</sub> |       |
| TSEC2_TX_ER/GPIO27                         | W1                 | I/O      | LV <sub>DDA</sub> |       |
|                                            | SGMII PHY          |          |                   |       |
| ТХА                                        | U3                 | 0        |                   | _     |
| TXA                                        | V3                 | 0        |                   | _     |
| RXA                                        | U1                 | I        |                   |       |
| RXA                                        | V1                 | Ι        |                   |       |
| ТХВ                                        | P4                 | 0        |                   |       |
| ТХВ                                        | N4                 | 0        |                   | —     |



# 20 Clocking

This figure shows the internal distribution of clocks within the MPC8313E.



<sup>2</sup> Multiplication factor L = 2, 3, 4, 5, and 6. Value is decided by RCWLR[SPMF].





The primary clock source for the MPC8313E can be one of two inputs, SYS\_CLK\_IN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. When the device is configured as a PCI host device, SYS\_CLK\_IN is its primary input clock. SYS\_CLK\_IN feeds the PCI clock divider (÷2) and the multiplexors for PCI\_SYNC\_OUT and PCI\_CLK\_OUT. The CFG\_CLKIN\_DIV configuration input selects whether SYS\_CLK\_IN or SYS\_CLK\_IN/2 is driven out on the PCI\_SYNC\_OUT signal. The OCCR[PCICOEn] parameters select whether the PCI\_SYNC\_OUT is driven out on the PCI\_CLK\_OUTn signals.

PCI\_SYNC\_OUT is connected externally to PCI\_SYNC\_IN to allow the internal clock subsystem to synchronize to the system PCI clocks. PCI\_SYNC\_OUT must be connected properly to PCI\_SYNC\_IN, with equal delay to all PCI agent devices in the system, to allow the device to function. When the device is configured as a PCI agent device, PCI\_CLK is the primary input clock. When the device is configured as a PCI agent device the SYS\_CLK\_IN signal should be tied to VSS.

As shown in Figure 57, the primary clock input (frequency) is multiplied up by the system phase-locked loop (PLL) and the clock unit to create the coherent system bus clock ( $csb\_clk$ ), the internal clock for the DDR controller ( $ddr\_clk$ ), and the internal clock for the local bus interface unit ( $lbc\_clk$ ).

The *csb\_clk* frequency is derived from a complex set of factors that can be simplified into the following equation:

$$csb_clk = \{PCI_SYNC_IN \times (1 + \sim \overline{CFG_CLKIN_DIV})\} \times SPMF$$

In PCI host mode, PCI\_SYNC\_IN  $\times$  (1 +  $\sim$ CFG\_CLKIN\_DIV) is the SYS\_CLK\_IN frequency.

The *csb\_clk* serves as the clock input to the e300 core. A second PLL inside the e300 core multiplies up the *csb\_clk* frequency to create the internal clock for the e300 core (*core\_clk*). The system and core PLL multipliers are selected by the SPMF and COREPLL fields in the reset configuration word low (RCWL) which is loaded at power-on reset or by one of the hard-coded reset options. See Chapter 4, "Reset, Clocking, and Initialization," in the *MPC8313E PowerQUICC II Pro Integrated Processor Family Reference Manual*, for more information on the clock subsystem.

The internal *ddr\_clk* frequency is determined by the following equation:

 $ddr_clk = csb_clk \times (1 + \text{RCWL}[\text{DDRCM}])$ 

Note that  $ddr_clk$  is not the external memory bus frequency;  $ddr_clk$  passes through the DDR clock divider (÷2) to create the differential DDR memory bus clock outputs (MCK and MCK). However, the data rate is the same frequency as  $ddr_clk$ .

The internal *lbc\_clk* frequency is determined by the following equation:

 $lbc\_clk = csb\_clk \times (1 + \text{RCWL[LBCM]})$ 

Note that *lbc\_clk* is not the external local bus frequency; *lbc\_clk* passes through the a LBC clock divider to create the external local bus clock outputs (LCLK[0:1]). The LBC clock divider ratio is controlled by LCRR[CLKDIV].

In addition, some of the internal units may be required to be shut off or operate at lower frequency than the  $csb\_clk$  frequency. Those units have a default clock ratio that can be configured by a memory mapped register after the device comes out of reset. Table 63 specifies which units have a configurable clock frequency.



| Unit                                      | Default<br>Frequency | Options                            |
|-------------------------------------------|----------------------|------------------------------------|
| TSEC1                                     | csb_clk              | Off, csb_clk, csb_clk/2, csb_clk/3 |
| TSEC2                                     | csb_clk              | Off, csb_clk, csb_clk/2, csb_clk/3 |
| Security Core, I <sup>2</sup> C, SAP, TPR | csb_clk              | Off, csb_clk, csb_clk/2, csb_clk/3 |
| USB DR                                    | csb_clk              | Off, csb_clk, csb_clk/2, csb_clk/3 |
| PCI and DMA complex                       | csb_clk              | Off, csb_clk                       |

#### Table 63. Configurable Clock Units

This table provides the operating frequencies for the MPC8313E TEPBGAII under recommended operating conditions (see Table 2).

| Characteristic <sup>1</sup>                      | Maximum Operating<br>Frequency | Unit |
|--------------------------------------------------|--------------------------------|------|
| e300 core frequency ( <i>core_clk</i> )          | 333                            | MHz  |
| Coherent system bus frequency ( <i>csb_clk</i> ) | 167                            | MHz  |
| DDR1/2 memory bus frequency (MCK) <sup>2</sup>   | 167                            | MHz  |
| Local bus frequency (LCLKn) <sup>3</sup>         | 66                             | MHz  |
| PCI input frequency (SYS_CLK_IN or PCI_CLK)      | 66                             | MHz  |

#### Table 64. Operating Frequencies for TEPBGAII

#### Note:

- The SYS\_CLK\_IN frequency, RCWL[SPMF], and RCWL[COREPLL] settings must be chosen such that the resulting *csb\_clk*, MCK, LCLK[0:1], and *core\_clk* frequencies do not exceed their respective maximum or minimum operating frequencies. The value of SCCR[ENCCM] and SCCR[USBDRCM] must be programmed such that the maximum internal operating frequency of the security core and USB modules do not exceed their respective value listed in this table.
- 2. The DDR data rate is 2x the DDR memory bus frequency.
- 3. The local bus frequency is 1/2, 1/4, or 1/8 of the *lbc\_clk* frequency (depending on LCRR[CLKDIV]), which is in turn, 1x or 2x the *csb\_clk* frequency (depending on RCWL[LBCM]).

### 20.1 System PLL Configuration

The system PLL is controlled by the RCWL[SPMF] parameter. This table shows the multiplication factor encodings for the system PLL.

| RCWL[SPMF] | System PLL<br>Multiplication Factor |  |  |
|------------|-------------------------------------|--|--|
| 0000       | Reserved                            |  |  |
| 0001       | Reserved                            |  |  |
| 0010       | × 2                                 |  |  |
| 0011       | × 3                                 |  |  |

#### Table 65. System PLL Multiplication Factors



Table 69. Package Thermal Characteristics for TEPBGAII (continued)

| Characteristic          | Board Type         | Symbol             | TEPBGA II | Unit | Note |  |
|-------------------------|--------------------|--------------------|-----------|------|------|--|
| Junction-to-case        | — R <sub>θJC</sub> |                    | 8         | °C/W | 5    |  |
| Junction-to-package top | Natural convection | $\Psi_{\text{JT}}$ | 7         | °C/W | 6    |  |

Note:

1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, airflow, power dissipation of other components on the board, and board thermal resistance.

2. Per JEDEC JESD51-2 with the single layer board horizontal. Board meets JESD51-9 specification.

- 3. Per JEDEC JESD51-6 with the board horizontal.
- 4. Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.

## 21.2 Thermal Management Information

For the following sections,  $P_D = (V_{DD} \times I_{DD}) + P_{I/O}$ , where  $P_{I/O}$  is the power dissipation of the I/O drivers.

### 21.2.1 Estimation of Junction Temperature with Junction-to-Ambient Thermal Resistance

An estimation of the chip junction temperature, T<sub>J</sub>, can be obtained from the equation:

$$T_J = T_A + (R_{\theta JA} \times P_D)$$

where:

 $T_J$  = junction temperature (°C)  $T_A$  = ambient temperature for the package (°C)  $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)  $P_D$  = power dissipation in the package (W)

The junction-to-ambient thermal resistance is an industry standard value that provides a quick and easy estimation of thermal performance. As a general statement, the value obtained on a single layer board is appropriate for a tightly packed printed-circuit board. The value obtained on the board with the internal planes is usually appropriate if the board has low power dissipation and the components are well separated. Test cases have demonstrated that errors of a factor of two (in the quantity  $T_I - T_A$ ) are possible.

# 21.2.2 Estimation of Junction Temperature with Junction-to-Board Thermal Resistance

The thermal performance of a device cannot be adequately predicted from the junction-to-ambient thermal resistance. The thermal performance of any component is strongly dependent on the power dissipation of surrounding components. In addition, the ambient temperature varies widely within the application. For many natural convection and especially closed box applications, the board temperature at the perimeter



# 23.1 Part Numbers Fully Addressed by this Document

This table provides the Freescale part numbering nomenclature for the MPC8313E. Note that the individual part numbers correspond to a maximum processor core frequency. For available frequencies, contact your local Freescale sales office. In addition to the processor frequency, the part numbering scheme also includes an application modifier which may specify special application conditions. Each part number also contains a revision code which refers to the die mask revision number.

| MPC             | nnnn               | е                                       | t                                       | рр                                              | aa                                           | а                          | X                                            |
|-----------------|--------------------|-----------------------------------------|-----------------------------------------|-------------------------------------------------|----------------------------------------------|----------------------------|----------------------------------------------|
| Product<br>Code | Part<br>Identifier | Encryption<br>Acceleration              | Temperature<br>Range <sup>3</sup>       | Package <sup>1, 4</sup>                         | e300 core<br>Frequency <sup>2</sup>          | DDR<br>Frequency           | Revision<br>Level                            |
| MPC             | 8313               | Blank = Not<br>included<br>E = included | Blank = 0° to 105°C<br>C= –40° to 105°C | ZQ = PB<br>TEPBGAII<br>VR = PB free<br>TEPBGAII | AD = 266 MHz<br>AF = 333 MHz<br>AG = 400 MHz | D = 266 MHz<br>F = 333 MHz | Blank = 1.0<br>A = 2.0<br>B = 2.1<br>C = 2.2 |

#### Table 72. Part Numbering Nomenclature

Note:

1. See Section 19, "Package and Pin Listings," for more information on available package types.

- Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by Part Number Specifications may support other maximum core frequencies.
- 3. Contact local Freescale office on availability of parts with °C temperature range.
- 4. ZQ package was available for Rev 1.0. For Rev 2.x, only VR package is available.

### 23.2 Part Marking

Parts are marked as shown in this figure.



Notes:

MPCnnnnetppaar is the orderable part number. ATWLYYWW is the standard assembly, test, year, and work week codes. CCCCC is the country code. MMMMM is the mask number.

Figure 62. Part Marking for TEPBGAII Device