

Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 32MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                 |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 17                                                                        |
| Program Memory Size        | 14KB (8K x 14)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 256 x 8                                                                   |
| RAM Size                   | 1K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                               |
| Data Converters            | A/D 12x10b                                                                |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 20-UFQFN Exposed Pad                                                      |
| Supplier Device Package    | 20-UQFN (4x4)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f1829-e-gz |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### **TABLE 1-3:** PIC16(L)F1829 PINOUT DESCRIPTION (CONTINUED)

| Name                                                                | Function | Input<br>Type | Output<br>Type | Description                         |
|---------------------------------------------------------------------|----------|---------------|----------------|-------------------------------------|
| RC2/AN6/CPS6/C12IN2-/                                               | RC2      | TTL           | CMOS           | General purpose I/O.                |
| P1D <sup>(1,2)</sup> /P2B <sup>(1,2)</sup> /MDCIN1                  | AN6      | AN            |                | A/D Channel 6 input.                |
|                                                                     | CPS6     | AN            | _              | Capacitive sensing input 6.         |
|                                                                     | C12IN2-  | AN            | —              | Comparator C1 or C2 negative input. |
|                                                                     | P1D      | _             | CMOS           | PWM output.                         |
|                                                                     | P2B      | _             | CMOS           | PWM output.                         |
|                                                                     | MDCIN1   | ST            | _              | Modulator Carrier Input 1.          |
| RC3/AN7/CPS7/C12IN3-/                                               | RC3      | TTL           | CMOS           | General purpose I/O.                |
| P2A <sup>(1,2)</sup> /CCP2 <sup>(1,2)</sup> /P1C <sup>(1,2)</sup> / | AN7      | AN            | _              | A/D Channel 7 input.                |
|                                                                     | CPS7     | AN            | _              | Capacitive sensing input 7.         |
|                                                                     | C12IN3-  | AN            |                | Comparator C1 or C2 negative input. |
|                                                                     | P2A      | _             | CMOS           | PWM output.                         |
|                                                                     | CCP2     | AN            | —              | Capture/Compare/PWM2.               |
|                                                                     | P1C      | _             | CMOS           | PWM output.                         |
|                                                                     | MDMIN    | ST            |                | Modulator source input.             |
| RC4/C2OUT/SRNQ/P1B/TX <sup>(1)</sup> /                              | RC4      | TTL           | CMOS           | General purpose I/O.                |
| CKVI/MDOUT                                                          | C2OUT    | —             | CMOS           | Comparator C2 output.               |
|                                                                     | SRNQ     | —             | CMOS           | SR Latch inverting output.          |
|                                                                     | P1B      | _             | CMOS           | PWM output.                         |
|                                                                     | ТХ       | _             | CMOS           | USART asynchronous transmit.        |
|                                                                     | СК       | ST            | CMOS           | USART synchronous clock.            |
|                                                                     | MDOUT    | _             | CMOS           | Modulator output.                   |
| RC5/P1A/CCP1/DT <sup>(1)</sup> /RX <sup>(1)</sup> /                 | RC5      | TTL           | CMOS           | General purpose I/O.                |
| MDCIN2                                                              | P1A      | —             | CMOS           | PWM output.                         |
|                                                                     | CCP1     | ST            | CMOS           | Capture/Compare/PWM1.               |
|                                                                     | RX       | ST            | —              | USART asynchronous input.           |
|                                                                     | DT       | ST            | CMOS           | USART synchronous data.             |
|                                                                     | MDCIN2   | ST            | —              | Modulator Carrier Input 2.          |
| RC6/AN8/CPS8/CCP4/SS1                                               | RC6      | TTL           | CMOS           | General purpose I/O.                |
|                                                                     | AN8      | AN            | —              | A/D Channel 8 input.                |
|                                                                     | CPS8     | AN            | —              | Capacitive sensing input 8.         |
|                                                                     | CCP4     | AN            | —              | Capture/Compare/PWM4.               |
|                                                                     | SS1      | ST            | —              | Slave Select input.                 |
| RC7/AN9/CPS9/SDO1                                                   | RC7      | TTL           | CMOS           | General purpose I/O.                |
|                                                                     | AN9      | AN            | —              | A/D Channel 9 input.                |
|                                                                     | CPS9     | AN            | —              | Capacitive sensing input 9.         |
|                                                                     | SDO1     | —             | CMOS           | SPI data output.                    |
| Vdd                                                                 | Vdd      | Power         | —              | Positive supply.                    |
| Vss                                                                 | Vss      | Power         | —              | Ground reference.                   |

**Legend:** AN = Analog input or output CMOS = CMOS compatible input or output

OD = Open Drain

TTL = TTL compatible input ST = Schmitt Trigger input with CMOS levels  $I^2C^{TM}$  = Schmitt Trigger input with  $I^2C$ HV = High Voltage XTAL = Crystal levels

Note 1: Pin functions can be moved using the APFCON0 or APFCON1 register.

2: Default function location.

| -                   |                 | -                              |                                                    |                  |                 | (             |            |         |         |                    |           |                                 |
|---------------------|-----------------|--------------------------------|----------------------------------------------------|------------------|-----------------|---------------|------------|---------|---------|--------------------|-----------|---------------------------------|
| Address             | Name            | Bit 7                          | Bit 6                                              | Bit 5            | Bit 4           | Bit 3         | Bit 2      | Bit 1   | Bit 0   | Value o<br>POR, Bo | on<br>OR  | Value on all<br>other<br>Resets |
| Bank 3              | 1               |                                |                                                    |                  |                 |               |            |         |         |                    |           |                                 |
| F80h <sup>(1)</sup> | INDF0           | Addressing to<br>(not a physic | his location us<br>al register)                    | es contents of   | FSR0H/FSR0      | )L to address | data memor | ý       |         | XXXX XX            | xx        | xxxx xxxx                       |
| F81h <sup>(1)</sup> | INDF1           | Addressing to<br>(not a physic | his location us<br>al register)                    | es contents of   | FSR1H/FSR1      | L to address  | data memor | ý       |         | XXXX XX            | xx        | XXXX XXXX                       |
| F82h <sup>(1)</sup> | PCL             | Program Cou                    | unter (PC) Lea                                     | st Significant E | Byte            |               |            |         |         | 0000 00            | 000       | 0000 0000                       |
| F83h <sup>(1)</sup> | STATUS          | —                              | _                                                  | - <u> </u>       |                 |               |            |         |         |                    | 000       | q quuu                          |
| F84h <sup>(1)</sup> | FSR0L           | Indirect Data                  | rect Data Memory Address 0 Low Pointer             |                  |                 |               |            |         |         |                    | 000       | uuuu uuuu                       |
| F85h <sup>(1)</sup> | FSR0H           | Indirect Data                  | direct Data Memory Address 0 High Pointer          |                  |                 |               |            |         |         | 0000 00            | 000       | 0000 0000                       |
| F86h <sup>(1)</sup> | FSR1L           | Indirect Data                  | Indirect Data Memory Address 1 Low Pointer         |                  |                 |               |            |         |         | 0000 00            | 000       | uuuu uuuu                       |
| F87h <sup>(1)</sup> | FSR1H           | Indirect Data                  | rect Data Memory Address 1 High Pointer            |                  |                 |               |            |         |         | 0000 00            | 000       | 0000 0000                       |
| F88h <sup>(1)</sup> | BSR             | _                              | —                                                  | — — BSR<4:0>     |                 |               |            |         |         | 0 00               | 000       | 0 0000                          |
| F89h <sup>(1)</sup> | WREG            | Working Reg                    | ister                                              |                  |                 |               |            |         |         | 0000 00            | 000       | uuuu uuuu                       |
| F8Ah <sup>(1)</sup> | PCLATH          | _                              | Write Buffer                                       | for the upper 7  | bits of the Pro | ogram Counte  | er         |         |         | -000 00            | 000       | -000 0000                       |
| F8Bh <sup>(1)</sup> | INTCON          | GIE                            | PEIE                                               | TMR0IE           | INTE            | IOCIE         | TMR0IF     | INTF    | IOCIF   | 0000 00            | 000       | 0000 0000                       |
| F8Ch                | -               | Unimplemen                     | Inimplemented                                      |                  |                 |               |            |         | 1       | -                  |           | _                               |
| FE3h                |                 |                                |                                                    |                  |                 |               |            |         |         |                    |           |                                 |
| FE4h                | STATUS_<br>SHAD | -                              | -                                                  | —                | -               | -             | Z_SHAD     | DC_SHAD | C_SHAD  | 2                  | xx        | uuu                             |
| FE5h                | WREG_           | Working Reg                    | ister Shadow                                       |                  |                 |               |            |         |         | 0000 00            | 000       | uuuu uuuu                       |
| FE6h                | BSR             | _                              | _                                                  | _                | Bank Select     | Register Sha  | dow        |         |         | x xx               | xx        |                                 |
|                     | SHAD            |                                |                                                    |                  |                 | -9            |            |         |         |                    |           |                                 |
| FE7h                | PCLATH_         | _                              | Program Cou                                        | unter Latch Hig  | h Register Sh   | adow          |            |         |         | -xxx xx            | xx        | uuuu uuuu                       |
|                     | SHAD            |                                |                                                    |                  |                 |               |            |         |         |                    |           |                                 |
| FE8h                | FSR0L_<br>SHAD  | Indirect Data                  | Indirect Data Memory Address 0 Low Pointer Shadow  |                  |                 |               |            |         | XXXX XX | xx                 | uuuu uuuu |                                 |
| FE9h                | FSR0H_          | Indirect Data                  | Indirect Data Memory Address 0 High Pointer Shadow |                  |                 |               |            |         |         | XXXX XX            | xx        | uuuu uuuu                       |
|                     | SHAD            |                                |                                                    |                  |                 |               |            |         |         |                    |           |                                 |
| FEAh                | FSR1L_          | Indirect Data                  | Indirect Data Memory Address 1 Low Pointer Shadow  |                  |                 |               |            |         |         | XXXX XX            | xx        | uuuu uuuu                       |
|                     | SHAD            |                                | ,                                                  |                  |                 |               |            |         |         |                    |           |                                 |
| FEBh                | FSR1H_          | Indirect Data                  | Memory Addr                                        | ess 1 High Poi   | inter Shadow    |               |            |         |         | XXXX XX            | cxx       | uuuu uuuu                       |
|                     | SHAD            |                                |                                                    |                  |                 |               |            |         |         |                    |           |                                 |
| FECh                | —               | Unimplemen                     | ted                                                |                  |                 |               |            |         |         |                    |           | _                               |
| FEDh                | STKPTR          | —                              | —                                                  | —                | Current Stac    | k pointer     |            |         |         | 1 11               | .11       | 1 1111                          |
| FEEh                | TOSL            | Top-of-Stack                   | Low byte                                           |                  |                 |               |            |         |         | XXXX XX            | cxx       | uuuu uuuu                       |
| FEFh                | TOSH            | —                              | Top-of-Stack High byte                             |                  |                 |               |            |         |         |                    | cxx       | -uuu uuuu                       |

#### SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED) **TABLE 3-8:**

x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, r = reserved. Shaded locations are unimplemented, read as '0'. Legend:

Note 1: These registers can be addressed from any bank.

2: PIC16(L)F1829 only.

3: PIC16(L)F1825 only.

4: Unimplemented, read as '1'.

### 5.4 Two-Speed Clock Start-up Mode

Two-Speed Start-up mode provides additional power savings by minimizing the latency between external oscillator start-up and code execution. In applications that make heavy use of the Sleep mode, Two-Speed Start-up will remove the external oscillator start-up time from the time spent awake and can reduce the overall power consumption of the device. This mode allows the application to wake-up from Sleep, perform a few instructions using the INTOSC internal oscillator block as the clock source and go back to Sleep without waiting for the external oscillator to become stable.

Two-Speed Start-up provides benefits when the oscillator module is configured for LP, XT or HS modes. The Oscillator Start-up Timer (OST) is enabled for these modes and must count 1024 oscillations before the oscillator can be used as the system clock source.

If the oscillator module is configured for any mode other than LP, XT or HS mode, then Two-Speed Start-up is disabled. This is because the external clock oscillator does not require any stabilization time after POR or an exit from Sleep.

If the OST count reaches 1024 before the device enters Sleep mode, the OSTS bit of the OSCSTAT register is set and program execution switches to the external oscillator. However, the system may never operate from the external oscillator if the time spent awake is very short.

| Note: | Executing a SLEEP instruction will abort    |
|-------|---------------------------------------------|
|       | the oscillator start-up time and will cause |
|       | the OSTS bit of the OSCSTAT register to     |
|       | remain clear.                               |

### 5.4.1 TWO-SPEED START-UP MODE CONFIGURATION

Two-Speed Start-up mode is configured by the following settings:

- IESO (of the Configuration Word 1) = 1; Internal/External Switchover bit (Two-Speed Start-up mode enabled).
- SCS (of the OSCCON register) = 00.
- FOSC<2:0> bits in the Configuration Word 1 configured for LP, XT or HS mode.

Two-Speed Start-up mode is entered after:

- Power-on Reset (POR) and, if enabled, after Power-up Timer (PWRT) has expired, or
- · Wake-up from Sleep.

Note: When FSCM is enabled, Two-Speed Start-up will automatically be enabled.

|  | TABLE 5-1: | OSCILLATOR SWITCHING DELAYS |
|--|------------|-----------------------------|
|--|------------|-----------------------------|

| Switch From      | Switch To                                                                     | Frequency                                       | Oscillator Delay                 |
|------------------|-------------------------------------------------------------------------------|-------------------------------------------------|----------------------------------|
| Sleep/POR        | LFINTOSC <sup>(1)</sup><br>MFINTOSC <sup>(1)</sup><br>HFINTOSC <sup>(1)</sup> | 31 kHz<br>31.25 kHz-500 kHz<br>31.25 kHz-16 MHz | Oscillator Warm-up Delay (Twarm) |
| Sleep/POR        | EC, RC <sup>(1)</sup>                                                         | DC – 32 MHz                                     | 2 cycles                         |
| LFINTOSC         | EC, RC <sup>(1)</sup>                                                         | DC – 32 MHz                                     | 1 cycle of each                  |
| Sleep/POR        | Timer1 Oscillator<br>LP, XT, HS <sup>(1)</sup>                                | 32 kHz-20 MHz                                   | 1024 Clock Cycles (OST)          |
| Any clock source | MFINTOSC <sup>(1)</sup><br>HFINTOSC <sup>(1)</sup>                            | 31.25 kHz-500 kHz<br>31.25 kHz-16 MHz           | 2 μs (approx.)                   |
| Any clock source | LFINTOSC <sup>(1)</sup>                                                       | 31 kHz                                          | 1 cycle of each                  |
| Any clock source | Timer1 Oscillator                                                             | 32 kHz                                          | 1024 Clock Cycles (OST)          |
| PLL inactive     | PLL active                                                                    | 16-32 MHz                                       | 2 ms (approx.)                   |

Note 1: PLL inactive.

### 12.0 I/O PORTS

Depending on the device selected and peripherals enabled, there are up to two ports available. In general, when a peripheral is enabled on a port pin, that pin cannot be used as a general purpose output. However, the pin can still be read.

Each port has three standard registers for its operation. These registers are:

- TRISx registers (data direction)
- PORTx registers (reads the levels on the pins of the device)
- LATx registers (output latch)

Some ports may have one or more of the following additional registers. These registers are:

- ANSELx (analog select)
- WPUx (weak pull-up)
- INLVLx (input level control)

TABLE 12-1:PORT AVAILABILITY PER<br/>DEVICE

| Device        | PORTA | РОКТВ | PORTC |
|---------------|-------|-------|-------|
| PIC16(L)F1825 | •     |       | ٠     |
| PIC16(L)F1829 | •     | ٠     | ٠     |

The Data Latch (LATx registers) is useful for read-modify-write operations on the value that the I/O pins are driving.

A write operation to the LATx register has the same effect as a write to the corresponding PORTx register. A read of the LATx register reads of the values held in the I/O PORT latches, while a read of the PORTx register reads the actual I/O pin value.

Ports that support analog inputs have an associated ANSELx register. When an ANSEL bit is set, the digital input buffer associated with that bit is disabled. Disabling the input buffer prevents analog signal levels on the pin between a logic high and low from causing excessive current in the logic input circuitry. A simplified model of a generic I/O port, without the interfaces to other peripherals, is shown in Figure 12-1.

### FIGURE 12-1: GENERIC I/O PORT OPERATION



### EXAMPLE 12-1: INITIALIZING PORTA

; This code example illustrates ; initializing the PORTA register. The ; other ports are initialized in the same ; manner. BANKSEL PORTA CLRF PORTA ;Init PORTA BANKSEL LATA ;Data Latch CLRF τ.απα ; BANKSEL ANSELA ; ;digital I/O CLRF ANSELA BANKSEL TRISA ; MOVLW B'00111000' ;Set RA<5:3> as inputs MOVWF ;and set RA<2:0> as TRISA ;outputs

### TABLE 16-1: ADC CLOCK PERIOD (TAD) Vs. DEVICE OPERATING FREQUENCIES

| ADC Clock P         | eriod (TAD) | Device Frequency (Fosc)     |                             |                             |                             |                             |                               |
|---------------------|-------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-------------------------------|
| ADC<br>Clock Source | ADCS<2:0>   | 32 MHz                      | 20 MHz                      | 16 MHz                      | 8 MHz                       | 4 MHz                       | 1 MHz                         |
| Fosc/2              | 000         | 62.5ns <sup>(2)</sup>       | 100 ns <sup>(2)</sup>       | 125 ns <sup>(2)</sup>       | 250 ns <sup>(2)</sup>       | 500 ns <sup>(2)</sup>       | 2.0 μs                        |
| Fosc/4              | 100         | 125 ns <sup>(2)</sup>       | 200 ns <sup>(2)</sup>       | 250 ns <sup>(2)</sup>       | 500 ns <sup>(2)</sup>       | 1.0 μs                      | 4.0 μs                        |
| Fosc/8              | 001         | 0.5 μs <sup>(2)</sup>       | 400 ns <sup>(2)</sup>       | 0.5 μs <sup>(2)</sup>       | 1.0 μs                      | 2.0 μs                      | 8.0 μs <sup>(3)</sup>         |
| Fosc/16             | 101         | 800 ns                      | 800 ns                      | 1.0 μs                      | 2.0 μs                      | 4.0 μs                      | 16.0 μs <b><sup>(3)</sup></b> |
| Fosc/32             | 010         | 1.0 μs                      | 1.6 μs                      | 2.0 μs                      | 4.0 μs                      | 8.0 μs <sup>(3)</sup>       | 32.0 μs <sup>(3)</sup>        |
| Fosc/64             | 110         | 2.0 μs                      | 3.2 μs                      | 4.0 μs                      | 8.0 μs <sup>(3)</sup>       | 16.0 μs <sup>(3)</sup>      | 64.0 μs <sup>(3)</sup>        |
| FRC                 | x11         | 1.0-6.0 μs <sup>(1,4)</sup>   |

Legend: Shaded cells are outside of recommended range.

- Note 1: The FRC source has a typical TAD time of 1.6  $\mu$ s for VDD.
  - **2:** These values violate the minimum required TAD time.
  - 3: For faster conversion times, the selection of another clock source is recommended.

4: The ADC clock period (TAD) and total ADC conversion time can be minimized when the ADC clock is derived from the system clock FOSC. However, the FRC clock source must be used when conversions are to be performed with the device in Sleep mode.

### FIGURE 16-2: ANALOG-TO-DIGITAL CONVERSION TAD CYCLES



### FIGURE 17-1: DIGITAL-TO-ANALOG CONVERTER BLOCK DIAGRAM







| R/W-0/0                                  | R-0/0                                                | R/W-0/0                | R/W-0/0             | U-0              | R/W-1/1         | R/W-0/0         | R/W-0/0         |
|------------------------------------------|------------------------------------------------------|------------------------|---------------------|------------------|-----------------|-----------------|-----------------|
| CxON                                     | CxOUT                                                | CxOE                   | CxPOL               |                  | CxSP            | CxHYS           | CxSYNC          |
| bit 7                                    |                                                      | ·                      | •                   |                  |                 |                 | bit 0           |
|                                          |                                                      |                        |                     |                  |                 |                 |                 |
| Legend:                                  |                                                      |                        |                     |                  |                 |                 |                 |
| R = Readable                             | bit                                                  | W = Writable           | bit                 | U = Unimpler     | nented bit, rea | d as '0'        |                 |
| u = Bit is unch                          | anged                                                | x = Bit is unkr        | nown                | -n/n = Value a   | at POR and BC   | R/Value at all  | other Resets    |
| '1' = Bit is set                         |                                                      | '0' = Bit is cle       | ared                |                  |                 |                 |                 |
| bit 7 <b>CxON:</b> Comparator Enable bit |                                                      |                        |                     |                  |                 |                 |                 |
|                                          | 1 = Compara                                          | tor is enabled         |                     |                  |                 |                 |                 |
|                                          | 0 = Compara                                          | tor is disabled        | and consumes        | s no active pow  | er              |                 |                 |
| bit 6                                    | CxOUT: Com                                           | parator Output         | bit                 |                  |                 |                 |                 |
|                                          | $\frac{\text{If CxPOL} = 1}{1 - CyVD < 0}$           | (inverted polar        | <u>ity):</u>        |                  |                 |                 |                 |
|                                          | 1 = CXVP < 0<br>0 = CXVP > 0                         |                        |                     |                  |                 |                 |                 |
|                                          | $\frac{\text{If CxPOL} = 0}{2}$                      | (non-inverted )        | <u>oolarity):</u>   |                  |                 |                 |                 |
|                                          | 1 = CxVP > 0                                         |                        |                     |                  |                 |                 |                 |
| bit 5                                    | $0 = C_{XVP} < 0$                                    | OXVIN<br>Approximation | Enabla bit          |                  |                 |                 |                 |
| DIL 5                                    | $1 = C \times O \cup T $                             | s present on th        |                     | Requires that th | ne associated T | RIS hit he clea | red to actually |
|                                          | drive the                                            | pin. Not affect        | ed by CxON.         |                  |                 |                 |                 |
|                                          | 0 = CxOUT i                                          | s internal only        |                     |                  |                 |                 |                 |
| bit 4                                    | CxPOL: Com                                           | parator Output         | Polarity Select     | ct bit           |                 |                 |                 |
|                                          | 1 = Compara                                          | tor output is inv      | /erted              |                  |                 |                 |                 |
| hit 3                                    |                                                      | tor output is no       |                     |                  |                 |                 |                 |
| bit 2                                    | CxSP: Comp                                           | arator Speed/F         | o<br>∕ower Select h | it               |                 |                 |                 |
| Sit 2                                    | 1 = Compara                                          | tor operates in        | normal power        | higher speed     | mode            |                 |                 |
|                                          | 0 = Comparator operates in low-power, low-speed mode |                        |                     |                  |                 |                 |                 |
| bit 1                                    | CxHYS: Comparator Hysteresis Enable bit              |                        |                     |                  |                 |                 |                 |
| 1 = Comparator hysteresis enabled        |                                                      |                        |                     |                  |                 |                 |                 |
| h # 0                                    | 0 = Comparator hysteresis disabled                   |                        |                     |                  |                 |                 |                 |
| U JID                                    |                                                      | mparator Outp          | ut Synchronol       | us iviode dit    | anous to share  | nos on Timori   | clock course    |
|                                          | Output u                                             | pdated on the          | falling edge of     | Timer1 clock s   | ource.          | yes on nineri   | CIUCK SOUICE.   |
|                                          | 0 = Compara                                          | ator output to T       | imer1 and I/O       | pin is asynchro  | nous.           |                 |                 |

### REGISTER 19-1: CMxCON0: COMPARATOR Cx CONTROL REGISTER 0

| U-0                                                                   | U-0                                                                    | U-0              | R/W-0/0                 | R/W-0/0         | R/W-0/0         | R/W-0/0                                 | R/W-1/1      |
|-----------------------------------------------------------------------|------------------------------------------------------------------------|------------------|-------------------------|-----------------|-----------------|-----------------------------------------|--------------|
| _                                                                     | _                                                                      | _                | STRxSYNC                | STRxD           | STRxC           | STRxB                                   | STRxA        |
| bit 7                                                                 |                                                                        | ·                |                         | •               |                 | •                                       | bit 0        |
|                                                                       |                                                                        |                  |                         |                 |                 |                                         |              |
| Legend:                                                               |                                                                        |                  |                         |                 |                 |                                         |              |
| R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'  |                                                                        |                  |                         |                 |                 |                                         |              |
| u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/V |                                                                        |                  |                         |                 |                 |                                         | other Resets |
| '1' = Bit is se                                                       | et                                                                     | '0' = Bit is cle | ared                    |                 |                 |                                         |              |
|                                                                       |                                                                        |                  |                         |                 |                 |                                         |              |
| bit 7-5                                                               | Unimplemen                                                             | ted: Read as '   | 0'                      |                 |                 |                                         |              |
| bit 4                                                                 | STRxSYNC:                                                              | Steering Sync    | bit                     |                 |                 |                                         |              |
|                                                                       | 1 = Output ste                                                         | eering update    | occurs on next          | PWM period      |                 |                                         |              |
|                                                                       | 0 = Output ste                                                         | eering update    | occurs at the b         | eginning of the | instruction cyc | le boundary                             |              |
| bit 3                                                                 | STRxD: Stee                                                            | ring Enable bit  | D                       |                 |                 |                                         |              |
|                                                                       | 1 = PxD pin h                                                          | as the PWM w     | /aveform with p         | olarity control | from CCPxM<     | 1:0>                                    |              |
|                                                                       | 0 = PxD pin is                                                         | s assigned to p  | ort pin                 |                 |                 |                                         |              |
| bit 2                                                                 | STRxC: Stee                                                            | ring Enable bit  | C                       |                 |                 |                                         |              |
|                                                                       | 1 = PxC pin h                                                          | as the PWM w     | aveform with p          | olarity control | from CCPxM<     | 1:0>                                    |              |
|                                                                       |                                                                        | s assigned to p  | ort pin                 |                 |                 |                                         |              |
| bit 1                                                                 | SIRxB: Steel                                                           | ring Enable bit  | В                       |                 |                 |                                         |              |
|                                                                       | 1 = PxB pin has the PWM waveform with polarity control from CCPxM<1:0> |                  |                         |                 |                 |                                         |              |
| 1.11.0                                                                | 0 = PxB pin is assigned to port pin                                    |                  |                         |                 |                 |                                         |              |
| bit 0                                                                 | SIRXA: Steel                                                           | ring Enable bit  | A                       |                 |                 |                                         |              |
|                                                                       | 1 = PXA pin n                                                          | as the PWM w     | aveform with p          | olarity control | from CCPXM<     | 1:0>                                    |              |
|                                                                       | 0 = PXA pin Is                                                         | s assigned to p  | ort pin                 |                 |                 |                                         |              |
|                                                                       |                                                                        |                  | ويعاور والمراجع والماجا |                 | NI              | 000-00-00-00-00-00-00-00-00-00-00-00-00 | 1.1. a.a.d   |

### **REGISTER 24-5: PSTRxCON: PWM STEERING CONTROL REGISTER<sup>(1)</sup>**

Note 1: The PWM Steering mode is available only when the CCPxCON register bits CCPxM<3:2> = 11 and PxM<1:0> = 00.

### 25.0 MASTER SYNCHRONOUS SERIAL PORT (MSSP1 AND MSSP2) MODULE

### 25.1 Master SSPx (MSSPx) Module Overview

The Master Synchronous Serial Port (MSSPx) module is a serial interface useful for communicating with other peripheral or microcontroller devices. These peripheral devices may be serial EEPROMs, shift registers, display drivers, A/D converters, etc. The MSSPx module can operate in one of two modes:

- Serial Peripheral Interface (SPI)
- Inter-Integrated Circuit (I<sup>2</sup>C<sup>™</sup>)

The SPI interface supports the following modes and features:

- Master mode
- Slave mode
- · Clock Parity
- Slave Select Synchronization (Slave mode only)
- · Daisy-chain connection of slave devices

Figure 25-1 is a block diagram of the SPI interface module.

### FIGURE 25-1: MSSPx BLOCK DIAGRAM (SPI MODE)



### 25.2.4 SPI SLAVE MODE

In Slave mode, the data is transmitted and received as external clock pulses appear on SCKx. When the last bit is latched, the SSPxIF interrupt flag bit is set.

Before enabling the module in SPI Slave mode, the clock line must match the proper Idle state. The clock line can be observed by reading the SCKx pin. The Idle state is determined by the CKP bit of the SSPxCON1 register.

While in Slave mode, the external clock is supplied by the external clock source on the SCKx pin. This external clock must meet the minimum high and low times as specified in the electrical specifications.

While in Sleep mode, the slave can transmit/receive data. The shift register is clocked from the SCKx pin input and when a byte is received, the device will generate an interrupt. If enabled, the device will wake-up from Sleep.

25.2.4.1 Daisy-Chain Configuration

The SPI bus can sometimes be connected in a daisy-chain configuration. The first slave output is connected to the second slave input, the second slave output is connected to the third slave input, and so on. The final slave output is connected to the master input. Each slave sends out, during a second group of clock pulses, an exact copy of what was received during the first group of clock pulses. The whole chain acts as one large communication shift register. The daisy-chain feature only requires a single Slave Select line from the master device.

Figure 25-7 shows the block diagram of a typical daisy-chain connection when operating in SPI mode.

In a daisy-chain configuration, only the most recent byte on the bus is required by the slave. Setting the BOEN bit of the SSPxCON3 register will enable writes to the SSPxBUF register, even if the previous byte has not been read. This allows the software to ignore data that may not apply to it.

### 25.2.5 SLAVE SELECT SYNCHRONIZATION

The Slave Select can also be used to synchronize communication. The Slave Select line is held high until the master device is ready to communicate. When the Slave Select line is pulled low, the slave knows that a new transmission is starting.

If the slave fails to receive the communication properly, it will be reset at the end of the transmission, when the Slave Select line returns to a high state. The slave is then ready to receive a new transmission when the Slave Select line is pulled low again. If the Slave Select line is not used, there is a risk that the slave will eventually become out of sync with the master. If the slave misses a bit, it will always be one bit off in future transmissions. Use of the Slave Select line allows the slave and master to align themselves at the beginning of each transmission.

The  $\overline{SSx}$  pin allows a Synchronous Slave mode. The SPI must be in Slave mode with  $\overline{SSx}$  pin control enabled (SSPxCON1<3:0> = 0100).

When the  $\overline{SSx}$  pin is low, transmission and reception are enabled and the SDOx pin is driven.

When the  $\overline{\text{SSx}}$  pin goes high, the SDOx pin is no longer driven, even if in the middle of a transmitted byte and becomes a floating output. External pull-up/pull-down resistors may be desirable depending on the application.

- Note 1: When the SPI is in Slave mode with SSx pin control enabled (SSPxCON1<3:0> = 0100), the SPI module will reset if the SSx pin is set to VDD.
  - 2: When the SPI is used in Slave mode with CKE set; the user must enable SSx pin control.
  - **3:** While operated in SPI Slave mode the SMP bit of the SSPxSTAT register must remain clear.

When the SPI module resets, the bit counter is forced to '0'. This can be done by either forcing the SSx pin to a high level or clearing the SSPEN bit.

### 25.5.1.3 Slave Reception

When the  $R/\overline{W}$  bit of a matching received address byte is clear, the  $R/\overline{W}$  bit of the SSPxSTAT register is cleared. The received address is loaded into the SSPxBUF register and acknowledged.

When the overflow condition exists for a received address, then not Acknowledge is given. An overflow condition is defined as either bit BF of the SSPxSTAT register is set, or bit SSPOV bit of the SSPxCON1 register is set. The BOEN bit of the SSPxCON3 register modifies this operation. For more information see Register 25-4.

An MSSPx interrupt is generated for each transferred data byte. Flag bit, SSPxIF, must be cleared by software.

When the SEN bit of the SSPxCON2 register is set, SCLx will be held low (clock stretch) following each received byte. The clock must be released by setting the CKP bit of the SSPxCON1 register, except sometimes in 10-bit mode. See **Section 25.2.3 "SPI Master Mode"** for more detail.

### 25.5.1.4 7-bit Addressing Reception

This section describes a standard sequence of events for the MSSPx module configured as an  $I^2C$  Slave in 7-bit Addressing mode. All decisions made by hardware or software and their effect on reception. Figure 25-14 and Figure 25-15 is used as a visual reference for this description.

This is a step by step process of what typically must be done to accomplish  $I^2C$  communication.

- 1. Start bit detected.
- S bit of SSPxSTAT is set; SSPxIF is set if interrupt on Start detect is enabled.
- 3. Matching address with  $R/\overline{W}$  bit clear is received.
- 4. The slave pulls SDAx low sending an ACK to the master, and sets SSPxIF bit.
- 5. Software clears the SSPxIF bit.
- 6. Software reads received address from SSPxBUF clearing the BF flag.
- 7. If SEN = 1; Slave software sets CKP bit to release the SCLx line.
- 8. The master clocks out a data byte.
- 9. Slave drives SDAx low sending an ACK to the master, and sets SSPxIF bit.
- 10. Software clears SSPxIF.
- 11. Software reads the received byte from SSPxBUF clearing BF.
- 12. Steps 8-12 are repeated for all received bytes from the Master.
- 13. Master sends Stop condition, setting P bit of SSPxSTAT, and the bus goes Idle.

## 25.5.1.5 7-bit Reception with AHEN and DHEN

Slave device reception with AHEN and DHEN set operate the same as without these options with extra interrupts and clock stretching added after the eighth falling edge of SCLx. These additional interrupts allow the slave software to decide whether it wants to ACK the receive address or data byte, rather than the hardware. This functionality adds support for PMBus<sup>™</sup> that was not present on previous versions of this module.

This list describes the steps that need to be taken by slave software to use these options for  $I^{2}C$  communcation. Figure 25-16 displays a module using both address and data holding. Figure 25-17 includes the operation with the SEN bit of the SSPxCON2 register set.

- 1. S bit of SSPxSTAT is set; SSPxIF is set if interrupt on Start detect is enabled.
- Matching address with R/W bit clear is clocked in. SSPxIF is set and CKP cleared after the eighth falling edge of SCLx.
- 3. Slave clears the SSPxIF.
- Slave can look at the ACKTIM bit of the SSPxCON3 register to determine if the SSPxIF was after or before the ACK.
- 5. Slave reads the address value from SSPxBUF, clearing the BF flag.
- 6. Slave sets ACK value clocked out to the master by setting ACKDT.
- 7. Slave releases the clock by setting CKP.
- 8. SSPxIF is set after an ACK, not after a NACK.
- 9. If SEN = 1 the slave hardware will stretch the clock after the ACK.
- 10. Slave clears SSPxIF.

Note: SSPxIF is still set after the ninth falling edge of SCLx even if there is no clock stretching and BF has been cleared. Only if NACK is sent to Master is SSPxIF not set

- 11. SSPxIF set and CKP cleared after eighth falling edge of SCLx for a received data byte.
- 12. Slave looks at ACKTIM bit of SSPxCON3 to determine the source of the interrupt.
- 13. Slave reads the received data from SSPxBUF clearing BF.
- 14. Steps 7-14 are the same for each received data byte.
- 15. Communication is ended by either the slave sending an ACK = 1, or the master sending a Stop condition. If a Stop is sent and Interrupt on Stop Detect is disabled, the slave will only know by polling the P bit of the SSTSTAT register.



### 25.6.2 CLOCK ARBITRATION

Clock arbitration occurs when the master, during any receive, transmit or Repeated Start/Stop condition, releases the SCLx pin (SCLx allowed to float high). When the SCLx pin is allowed to float high, the Baud Rate Generator (BRG) is suspended from counting until the SCLx pin is actually sampled high. When the SCLx pin is sampled high, the Baud Rate Generator is reloaded with the contents of SSPxADD<7:0> and begins counting. This ensures that the SCLx high time will always be at least one BRG rollover count in the event that the clock is held low by an external device (Figure 25-25).





### 25.6.3 WCOL STATUS FLAG

If the user writes the SSPxBUF when a Start, Restart, Stop, Receive or Transmit sequence is in progress, the WCOL bit is set and the contents of the buffer are unchanged (the write does not occur). Any time the WCOL bit is set it indicates that an action on SSPxBUF was attempted while the module was not Idle.

| Note: | Because queuing of events is not allowed,<br>writing to the lower five bits of SSPxCON2 |
|-------|-----------------------------------------------------------------------------------------|
|       | is disabled until the Start condition is complete.                                      |

### 25.6.4 I<sup>2</sup>C MASTER MODE START CONDITION TIMING

To initiate a Start condition (Figure 25-26), the user sets the Start Enable bit, SEN bit of the SSPxCON2 register. If the SDAx and SCLx pins are sampled high, the Baud Rate Generator is reloaded with the contents of SSPxADD<7:0> and starts its count. If SCLx and SDAx are both sampled high when the Baud Rate Generator times out (TBRG), the SDAx pin is driven low. The action of the SDAx being driven low while SCLx is high is the Start condition and causes the S bit of the SSPxADD<7:0> and resumes its count. When the Baud Rate Generator times out (TBRG), the SDAx bit of the SSPxSTAT1 register to be set. Following this, the Baud Rate Generator is reloaded with the contents of SSPxADD<7:0> and resumes its count. When the Baud Rate Generator times out (TBRG), the SEN bit of the SSPxCON2 register will be automatically cleared

### FIGURE 25-26: FIRST START BIT TIMING

by hardware; the Baud Rate Generator is suspended, leaving the SDAx line held low and the Start condition is complete.

- Note 1: If at the beginning of the Start condition, the SDAx and SCLx pins are already sampled low, or if during the Start condition, the SCLx line is sampled low before the SDAx line is driven low, a bus collision occurs, the Bus Collision Interrupt Flag, BCLxIF, is set, the Start condition is aborted and the I<sup>2</sup>C module is reset into its Idle state.
  - 2: The Philips I<sup>2</sup>C<sup>™</sup> Specification states that a bus collision cannot occur on a Start.



### 26.1.1.5 TSR Status

The TRMT bit of the TXSTA register indicates the status of the TSR register. This is a read-only bit. The TRMT bit is set when the TSR register is empty and is cleared when a character is transferred to the TSR register from the TXREG. The TRMT bit remains clear until all bits have been shifted out of the TSR register. No interrupt logic is tied to this bit, so the user has to poll this bit to determine the TSR status.

| Note: | The TSR register is not mapped in data      |
|-------|---------------------------------------------|
|       | memory, so it is not available to the user. |

### 26.1.1.6 Transmitting 9-bit Characters

The EUSART supports 9-bit character transmissions. When the TX9 bit of the TXSTA register is set, the EUSART will shift nine bits out for each character transmitted. The TX9D bit of the TXSTA register is the ninth, and Most Significant, data bit. When transmitting 9-bit data, the TX9D data bit must be written before writing the eight Least Significant bits into the TXREG. All nine bits of data will be transferred to the TSR shift register immediately after the TXREG is written.

A special 9-bit Address mode is available for use with multiple receivers. See **Section 26.1.2.7** "Address **Detection**" for more information on the address mode.

- 26.1.1.7 Asynchronous Transmission Setup:
- 1. Initialize the SPBRGH, SPBRGL register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 26.3 "EUSART Baud Rate Generator (BRG)".
- 2. Enable the asynchronous serial port by clearing the SYNC bit and setting the SPEN bit.
- 3. If 9-bit transmission is desired, set the TX9 control bit. A set ninth data bit will indicate that the eight Least Significant data bits are an address when the receiver is set for address detection.
- 4. Set SCKP bit if inverted transmit is desired.
- 5. Enable the transmission by setting the TXEN control bit. This will cause the TXIF interrupt bit to be set.
- If interrupts are desired, set the TXIE interrupt enable bit of the PIE1 register. An interrupt will occur immediately provided that the GIE and PEIE bits of the INTCON register are also set.
- 7. If 9-bit transmission is selected, the ninth bit should be loaded into the TX9D data bit.
- 8. Load 8-bit data into the TXREG register. This will start the transmission.



### FIGURE 26-3: ASYNCHRONOUS TRANSMISSION

### 26.4 EUSART Synchronous Mode

Synchronous serial communications are typically used in systems with a single master and one or more slaves. The master device contains the necessary circuitry for baud rate generation and supplies the clock for all devices in the system. Slave devices can take advantage of the master clock by eliminating the internal clock generation circuitry.

There are two signal lines in Synchronous mode: a bidirectional data line and a clock line. Slaves use the external clock supplied by the master to shift the serial data into and out of their respective receive and transmit shift registers. Since the data line is bidirectional, synchronous operation is half-duplex only. Half-duplex refers to the fact that master and slave devices can receive and transmit data but not both simultaneously. The EUSART can operate as either a master or slave device.

Start and Stop bits are not used in synchronous transmissions.

### 26.4.1 SYNCHRONOUS MASTER MODE

The following bits are used to configure the EUSART for Synchronous Master operation:

- SYNC = 1
- CSRC = 1
- SREN = 0 (for transmit); SREN = 1 (for receive)
- CREN = 0 (for transmit); CREN = 1 (for receive)
- SPEN = 1

Setting the SYNC bit of the TXSTA register configures the device for synchronous operation. Setting the CSRC bit of the TXSTA register configures the device as a master. Clearing the SREN and CREN bits of the RCSTA register ensures that the device is in the Transmit mode, otherwise the device will be configured to receive. Setting the SPEN bit of the RCSTA register enables the EUSART.

### 26.4.1.1 Master Clock

Synchronous data transfers use a separate clock line, which is synchronous with the data. A device configured as a master transmits the clock on the TX/CK line. The TX/CK pin output driver is automatically enabled when the EUSART is configured for synchronous transmit or receive operation. Serial data bits change on the leading edge to ensure they are valid at the trailing edge of each clock. One clock cycle is generated for each data bit. Only as many clock cycles are generated as there are data bits.

### 26.4.1.2 Clock Polarity

A clock polarity option is provided for Microwire compatibility. Clock polarity is selected with the SCKP bit of the BAUDCON register. Setting the SCKP bit sets the clock Idle state as high. When the SCKP bit is set, the data changes on the falling edge of each clock. Clearing the SCKP bit sets the Idle state as low. When the SCKP bit is cleared, the data changes on the rising edge of each clock.

### 26.4.1.3 Synchronous Master Transmission

Data is transferred out of the device on the RX/DT pin. The RX/DT and TX/CK pin output drivers are automatically enabled when the EUSART is configured for synchronous master transmit operation.

A transmission is initiated by writing a character to the TXREG register. If the TSR still contains all or part of a previous character the new character data is held in the TXREG until the last bit of the previous character has been transmitted. If this is the first character, or the previous character has been completely flushed from the TSR, the data in the TXREG is immediately transferred to the TSR. The transmission of the character commences immediately following the transfer of the data to the TSR from the TXREG.

Each data bit changes on the leading edge of the master clock and remains valid until the subsequent leading clock edge.

**Note:** The TSR register is not mapped in data memory, so it is not available to the user.

- 26.4.1.4 Synchronous Master Transmission Setup:
- Initialize the SPBRGH, SPBRGL register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 26.3 "EUSART Baud Rate Generator (BRG)").
- 2. Enable the synchronous master serial port by setting bits SYNC, SPEN and CSRC.
- 3. Disable Receive mode by clearing bits SREN and CREN.
- 4. Enable Transmit mode by setting the TXEN bit.
- 5. If 9-bit transmission is desired, set the TX9 bit.
- If interrupts are desired, set the TXIE bit of the PIE1 register and the GIE and PEIE bits of the INTCON register.
- 7. If 9-bit transmission is selected, the ninth bit should be loaded in the TX9D bit.
- 8. Start transmission by loading data to the TXREG register.





FIGURE 31-57: COMPARATOR RESPONSE TIME OVER TEMPERATURE, NORMAL-POWER MODE (CxSP = 1)





### FIGURE 31-58: COMPARATOR INPUT OFFSET AT 25°C, NORMAL-POWER MODE (CxSP = 1),

### 14-Lead Plastic Small Outline (SL) - Narrow, 3.90 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





| v | - | v | a. | 0 |  |
|---|---|---|----|---|--|
|   |   |   |    |   |  |
|   |   |   |    |   |  |

|                          | MILLIMETERS |          |     |      |  |
|--------------------------|-------------|----------|-----|------|--|
| Dimension Lin            | nits        | MIN      | NOM | MAX  |  |
| Number of Pins           | N           | 14       |     |      |  |
| Pitch                    | е           | 1.27 BSC |     |      |  |
| Overall Height           | А           | -        | -   | 1.75 |  |
| Molded Package Thickness | A2          | 1.25     | -   | -    |  |
| Standoff §               | A1          | 0.10     | -   | 0.25 |  |
| Overall Width            | Е           | 6.00 BSC |     |      |  |
| Molded Package Width     | E1          | 3.90 BSC |     |      |  |
| Overall Length           | D           | 8.65 BSC |     |      |  |
| Chamfer (Optional)       | h           | 0.25     | -   | 0.50 |  |
| Foot Length              | L           | 0.40     | -   | 1.27 |  |
| Footprint                | L1          | 1.04 REF |     |      |  |
| Lead Angle               | Θ           | 0°       | -   | -    |  |
| Foot Angle               | φ           | 0°       | -   | 8°   |  |
| Lead Thickness           | С           | 0.10     | -   | 0.25 |  |
| Lead Width               | b           | 0.31     | -   | 0.51 |  |
| Mold Draft Angle Top     | α           | 5°       | -   | 15°  |  |
| Mold Draft Angle Bottom  | β           | 5°       | -   | 15°  |  |

### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic
- Dimension D does not include mold flash, protrusions or gate burrs, which shall not exceed 0.15 mm per end. Dimension E1 does not include interlead flash or protrusion, which shall not exceed 0.25 mm per side.
- Dimensioning and tolerancing per ASME Y14.5M
  BSC: Basic Dimension. Theoretically exact value shown without tolerances.
  REF: Reference Dimension, usually without tolerance, for information purposes only.
- 5. Datums A & B to be determined at Datum H.

Microchip Technology Drawing No. C04-065C Sheet 2 of 2

### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

## QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, flexPWR, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, MediaLB, MOST, MOST logo, MPLAB, OptoLyzer, PIC, PICSTART, PIC<sup>32</sup> logo, RightTouch, SpyNIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

The Embedded Control Solutions Company and mTouch are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, ECAN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, KleerNet, KleerNet logo, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, RightTouch logo, REAL ICE, SQI, Serial Quad I/O, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademarks of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2010-2015, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-63277-254-1

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELoQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.