

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XF

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 32MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                  |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 11                                                                         |
| Program Memory Size        | 14KB (8K x 14)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 256 x 8                                                                    |
| RAM Size                   | 1K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                |
| Data Converters            | A/D 8x10b                                                                  |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 14-TSSOP (0.173", 4.40mm Width)                                            |
| Supplier Device Package    | 14-TSSOP                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf1825-i-st |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Address             | Name                 | Bit 7                                                                                                     | Bit 6                           | Bit 5             | Bit 4           | Bit 3                   | Bit 2       | Bit 1  | Bit 0  | Value on<br>POR, BOR | Value on all<br>other<br>Resets |
|---------------------|----------------------|-----------------------------------------------------------------------------------------------------------|---------------------------------|-------------------|-----------------|-------------------------|-------------|--------|--------|----------------------|---------------------------------|
| Bank 0              | k0                   |                                                                                                           |                                 |                   |                 |                         |             |        |        |                      |                                 |
| 000h <sup>(1)</sup> | INDF0                | Addressing this location uses contents of FSR0H/FSR0L to address data memory<br>(not a physical register) |                                 |                   |                 |                         |             |        |        |                      | XXXX XXXX                       |
| 001h <sup>(1)</sup> | INDF1                | Addressing tl<br>(not a physic                                                                            | his location us<br>al register) | es contents of    | FSR1H/FSR1      | L to address            | data memory | ,      |        | XXXX XXXX            | XXXX XXXX                       |
| 002h <sup>(1)</sup> | PCL                  | Program Cou                                                                                               | unter (PC) Lea                  | st Significant E  | lyte            |                         |             |        |        | 0000 0000            | 0000 0000                       |
| 003h <sup>(1)</sup> | STATUS               | _                                                                                                         | _                               | —                 | TO              | PD                      | Z           | DC     | С      | 1 1000               | q quuu                          |
| 004h <sup>(1)</sup> | FSR0L                | Indirect Data                                                                                             | Memory Addr                     | ess 0 Low Poir    | nter            |                         |             |        |        | 0000 0000            | uuuu uuuu                       |
| 005h <sup>(1)</sup> | FSR0H                | Indirect Data                                                                                             | Memory Addr                     | ess 0 High Poi    | nter            |                         |             |        |        | 0000 0000            | 0000 0000                       |
| 006h <sup>(1)</sup> | FSR1L                | Indirect Data                                                                                             | Memory Addr                     | ess 1 Low Poir    | nter            |                         |             |        |        | 0000 0000            | uuuu uuuu                       |
| 007h <sup>(1)</sup> | FSR1H                | Indirect Data                                                                                             | Memory Addr                     | ess 1 High Poi    | nter            |                         |             |        |        | 0000 0000            | 0000 0000                       |
| 008h <sup>(1)</sup> | BSR                  | —                                                                                                         | _                               | _                 |                 |                         | BSR<4:0>    |        |        | 0 0000               | 0 0000                          |
| 009h <sup>(1)</sup> | WREG                 | Working Reg                                                                                               | ister                           |                   | •               |                         |             |        |        | 0000 0000            | uuuu uuuu                       |
| 00Ah <sup>(1)</sup> | PCLATH               | —                                                                                                         | Write Buffer f                  | or the upper 7    | bits of the Pro | ogram Counte            | er          |        |        | -000 0000            | -000 0000                       |
| 00Bh <sup>(1)</sup> | INTCON               | GIE                                                                                                       | PEIE                            | TMR0IE            | INTE            | IOCIE                   | TMR0IF      | INTF   | IOCIF  | 0000 0000            | 0000 0000                       |
| 00Ch                | PORTA                | —                                                                                                         | _                               | RA5               | RA4             | RA3                     | RA2         | RA1    | RA0    | xx xxxx              | xx xxxx                         |
| 00Dh                | PORTB <sup>(2)</sup> | RB7                                                                                                       | RB6                             | RB5               | RB4             | _                       | _           | _      | _      | xxxx                 | xxxx                            |
| 00Eh                | PORTC                | RC7 <sup>(2)</sup>                                                                                        | RC6 <sup>(2)</sup>              | RC5               | RC4             | RC3                     | RC2         | RC1    | RC0    | xxxx xxxx            | xxxx xxxx                       |
| 00Fh                | —                    | Unimplement                                                                                               | ted                             |                   |                 |                         |             |        |        | _                    | _                               |
| 010h                | —                    | Unimplement                                                                                               | ted                             |                   |                 |                         |             |        |        | _                    | _                               |
| 011h                | PIR1                 | TMR1GIF                                                                                                   | ADIF                            | RCIF              | TXIF            | SSP1IF                  | CCP1IF      | TMR2IF | TMR1IF | 0000 0000            | 0000 0000                       |
| 012h                | PIR2                 | OSFIF                                                                                                     | C2IF                            | C1IF              | EEIF            | BCL1IF                  | _           | _      | CCP2IF | 0000 00              | 0000 00                         |
| 013h                | PIR3                 | _                                                                                                         | _                               | CCP4IF            | CCP3IF          | TMR6IF                  | _           | TMR4IF | _      | 00 0-0-              | 00 0-0-                         |
| 014h                | PIR4 <sup>(2)</sup>  | _                                                                                                         | _                               | —                 | _               | _                       | _           | BCL2IF | SSP2IF | 00                   | 00                              |
| 015h                | TMR0                 | Timer0 Modu                                                                                               | ile Register                    |                   |                 |                         |             |        |        | xxxx xxxx            | uuuu uuuu                       |
| 016h                | TMR1L                | Holding Regi                                                                                              | ster for the Le                 | ast Significant   | Byte of the 16  | 6-bit TMR1 Re           | egister     |        |        | xxxx xxxx            | uuuu uuuu                       |
| 017h                | TMR1H                | Holding Regi                                                                                              | ster for the Mo                 | ost Significant E | Byte of the 16  | -bit TMR1 Re            | gister      |        |        | xxxx xxxx            | uuuu uuuu                       |
| 018h                | T1CON                | TMR1CS1                                                                                                   | TMR1CS0                         | T1CKP             | S<1:0>          | T1OSCEN                 | T1SYNC      | _      | TMR10N | 0000 00-0            | uuuu uu-u                       |
| 019h                | T1GCON               | TMR1GE                                                                                                    | T1GPOL                          | T1GTM             | T1GSPM          | T <u>1GGO</u> /<br>DONE | T1GVAL      | T1GSS  | 6<1:0> | 0000 0x00            | uuuu uxuu                       |
| 01Ah                | TMR2                 | Timer2 Modu                                                                                               | le Register                     | •                 | •               | •                       | •           |        |        | 0000 0000            | 0000 0000                       |
| 01Bh                | PR2                  | Timer2 Period Register                                                                                    |                                 |                   |                 |                         |             |        |        |                      | 1111 1111                       |
| 01Ch                | T2CON                | —                                                                                                         |                                 | T2OUTP            | 'S<3:0>         |                         | TMR2ON      | T2CKP  | S<1:0> | -000 0000            | -000 0000                       |
| 01Dh                | —                    | Unimplement                                                                                               | ted                             |                   |                 |                         |             |        |        | -                    | —                               |
| 01Eh                | CPSCON0              | CPSON                                                                                                     | CPSRM                           | —                 | —               | CPSRN                   | G<1:0>      | CPSOUT | T0XCS  | 00 0000              | 00 0000                         |
| 01Fh                | CPSCON1              | _                                                                                                         | _                               | CPSCH<3:0>        |                 |                         |             |        |        | 0000                 | 0000                            |

| TABLE 3-8: | SPECIAL | FUNCTION REGISTER | SUMMARY      |
|------------|---------|-------------------|--------------|
|            |         |                   | 0011111/1111 |

**Legend:** x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, r = reserved. Shaded locations are unimplemented, read as '0'.

Note 1: These registers can be addressed from any bank.

2: PIC16(L)F1829 only.

**3:** PIC16(L)F1825 only.

4: Unimplemented, read as '1'.

### 8.6 Interrupt Control Registers

#### 8.6.1 INTCON REGISTER

The INTCON register is a readable and writable register, that contains the various enable and flag bits for TMR0 register overflow, interrupt-on-change and external INT pin interrupts.

Note: Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the Global Enable bit, GIE, of the INTCON register. User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt.

### REGISTER 8-1: INTCON: INTERRUPT CONTROL REGISTER

| R/W-0/0 | R-0/0                |
|---------|---------|---------|---------|---------|---------|---------|----------------------|
| GIE     | PEIE    | TMR0IE  | INTE    | IOCIE   | TMR0IF  | INTF    | IOCIF <sup>(1)</sup> |
| bit 7   |         |         |         |         |         |         | bit 0                |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

| bit 7   | GIE: Global Interrupt Enable bit                                                                                                                                                                          |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | 1 = Enables all active interrupts<br>0 = Disables all interrupts                                                                                                                                          |
| bit 6   | <b>PEIE:</b> Peripheral Interrupt Enable bit<br>1 = Enables all active peripheral interrupts<br>0 = Disables all peripheral interrupts                                                                    |
| bit 5   | <b>TMR0IE:</b> Timer0 Overflow Interrupt Enable bit<br>1 = Enables the Timer0 interrupt<br>0 = Disables the Timer0 interrupt                                                                              |
| bit 4   | INTE: INT External Interrupt Enable bit<br>1 = Enables the INT external interrupt<br>0 = Disables the INT external interrupt                                                                              |
| bit 3   | IOCIE: Interrupt-on-Change Enable bit<br>1 = Enables the interrupt-on-change<br>0 = Disables the interrupt-on-change                                                                                      |
| bit 2   | <b>TMR0IF:</b> Timer0 Overflow Interrupt Flag bit<br>1 = TMR0 register has overflowed<br>0 = TMR0 register did not overflow                                                                               |
| bit 1   | INTF: INT External Interrupt Flag bit<br>1 = The INT external interrupt occurred<br>0 = The INT external interrupt did not occur                                                                          |
| bit 0   | <b>IOCIF:</b> Interrupt-on-Change Interrupt Flag bit <sup>(1)</sup><br>1 = When at least one of the interrupt-on-change pins changed state<br>0 = None of the interrupt-on-change pins have changed state |
| Note 1: | The IOCIF Flag bit is read-only and cleared when all the Interrupt-on-Change flags in the IOCxF register                                                                                                  |

**Note 1:** The IOCIF Flag bit is read-only and cleared when all the Interrupt-on-Change flags in the IOCxF register have been cleared by software.

| W-0/0            | W-0/0                     | W-0/0              | W-0/0 | W-0/0                              | W-0/0         | W-0/0            | W-0/0        |  |  |
|------------------|---------------------------|--------------------|-------|------------------------------------|---------------|------------------|--------------|--|--|
|                  | EEPROM Control Register 2 |                    |       |                                    |               |                  |              |  |  |
| bit 7            |                           |                    |       |                                    |               |                  | bit 0        |  |  |
|                  |                           |                    |       |                                    |               |                  |              |  |  |
| Legend:          |                           |                    |       |                                    |               |                  |              |  |  |
| R = Readable b   | it                        | W = Writable       | bit   | U = Unimplemented bit, read as '0' |               |                  |              |  |  |
| S = Bit can only | be set                    | x = Bit is unknown |       | -n/n = Value a                     | at POR and BO | R/Value at all o | other Resets |  |  |
| '1' = Bit is set |                           | '0' = Bit is clea  | ared  |                                    |               |                  |              |  |  |

## REGISTER 11-6: EECON2: EEPROM CONTROL 2 REGISTER

#### bit 7-0 Data EEPROM Unlock Pattern bits

To unlock writes, a 55h must be written first, followed by an AAh, before setting the WR bit of the EECON1 register. The value written to this register is used to unlock the writes. There are specific timing requirements on these writes. Refer to **Section 11.2.2** "Writing to the Data EEPROM Memory" for more information.

#### TABLE 11-3: SUMMARY OF REGISTERS ASSOCIATED WITH DATA EEPROM

| Name   | Bit 7                                                 | Bit 6 | Bit 5  | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0  | Register<br>on Page |
|--------|-------------------------------------------------------|-------|--------|-------|--------|--------|-------|--------|---------------------|
| EECON1 | EEPGD                                                 | CFGS  | LWLO   | FREE  | WRERR  | WREN   | WR    | RD     | 114                 |
| EECON2 | 2 EEPROM Control Register 2 (not a physical register) |       |        |       |        |        |       |        | 115*                |
| EEADRL | EEADRL<7:0>                                           |       |        |       |        |        |       | 113    |                     |
| EEADRH | (1) EEADRH<6:0                                        |       |        |       |        |        |       | 113    |                     |
| EEDATL | EEDATL<7:0>                                           |       |        |       |        |        |       |        | 113                 |
| EEDATH | _                                                     | _     |        |       | EEDAT  | H<5:0> |       |        | 113                 |
| INTCON | GIE                                                   | PEIE  | TMR0IE | INTE  | IOCIE  | TMR0IF | INTF  | IOCIF  | 87                  |
| PIE2   | OSFIE                                                 | C2IE  | C1IE   | EEIE  | BCL1IE | _      |       | CCP2IE | 89                  |
| PIR2   | OSFIF                                                 | C2IF  | C1IF   | EEIF  | BCL1IF | _      |       | CCP2IF | 93                  |

Legend: — Unimplemented location, read as '0'. Shaded cells are not used by data EEPROM module. \* Page provides register information.

**Note 1:** Unimplemented, read as '1'.

### REGISTER 12-9: PORTB: PORTB REGISTER

| R/W-x/u                  | R/W-x/u | R/W-x/u            | R/W-x/u | U-0                                                   | U-0 | U-0 | U-0   |  |
|--------------------------|---------|--------------------|---------|-------------------------------------------------------|-----|-----|-------|--|
| RB7                      | RB6     | RB5                | RB4     |                                                       | —   |     | _     |  |
| bit 7                    |         |                    |         |                                                       |     |     | bit 0 |  |
|                          |         |                    |         |                                                       |     |     |       |  |
| Legend:                  |         |                    |         |                                                       |     |     |       |  |
| R = Readable I           | oit     | W = Writable bit   |         | U = Unimplemented bit, read as '0'                    |     |     |       |  |
| u = Bit is unchanged x = |         | x = Bit is unknown |         | -n/n = Value at POR and BOR/Value at all other Resets |     |     |       |  |
| '1' = Bit is set         |         | '0' = Bit is clea  | ared    |                                                       |     |     |       |  |
|                          |         |                    |         |                                                       |     |     |       |  |

| bit 7-4 | <b>RB&lt;7:4&gt;</b> : PORTB General Purpose I/O Pin bits |
|---------|-----------------------------------------------------------|
|         | 1 = Port pin is <u>&gt;</u> Vін                           |
|         | 0 <b>= Port pin is <u>&lt;</u> VI</b> ∟                   |
| bit 3-0 | Unimplemented: Read as '0'                                |

### REGISTER 12-10: TRISB: PORTB TRI-STATE REGISTER

| R/W-1/1 | R/W-1/1     | R/W-1/1 | R/W-1/1 | U-0 | U-0 | U-0 | U-0 |  |  |
|---------|-------------|---------|---------|-----|-----|-----|-----|--|--|
| TRISB7  | TRISB6      | TRISB5  | TRISB4  | —   | —   | —   | —   |  |  |
| bit 7   | bit 7 bit 0 |         |         |     |     |     |     |  |  |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-4 **TRISB<7:4>:** PORTB Tri-State Control bits 1 = PORTB pin configured as an input (tri-stated) 0 = PORTB pin configured as an output

bit 3-0 Unimplemented: Read as '0'

### REGISTER 12-11: LATB: PORTB DATA LATCH REGISTER

| R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | U-0 | U-0 | U-0 | U-0   |
|---------|---------|---------|---------|-----|-----|-----|-------|
| LATB7   | LATB6   | LATB5   | LATB4   | —   | —   | —   | —     |
| bit 7   |         |         |         |     |     |     | bit 0 |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-4 LATB<7:4>: PORTB Output Latch Value bits<sup>(1)</sup>

bit 3-0 Unimplemented: Read as '0'

**Note 1:** Writes to PORTB are actually written to corresponding LATB register. Reads from PORTB register is return of actual I/O pin values.

## 15.0 TEMPERATURE INDICATOR MODULE

This family of devices is equipped with a temperature circuit designed to measure the operating temperature of the silicon die. The circuit's range of operating temperature falls between -40°C and +85°C. The output is a voltage that is proportional to the device temperature. The output of the temperature indicator is internally connected to the device ADC.

The circuit may be used as a temperature threshold detector or a more accurate temperature indicator, depending on the level of calibration performed. A one-point calibration allows the circuit to indicate a temperature closely surrounding that point. A two-point calibration allows the circuit to sense the entire range of temperature more accurately. Reference Application Note AN1333, *"Use and Calibration of the Internal Temperature Indicator"* (DS01333) for more details regarding the calibration process.

# 15.1 Circuit Operation

Figure 15-1 shows a simplified block diagram of the temperature circuit. The proportional voltage output is achieved by measuring the forward voltage drop across multiple silicon junctions.

Equation 15-1 describes the output characteristics of the temperature indicator.

## EQUATION 15-1: VOUT RANGES

High Range: VOUT = VDD - 4VT

Low Range: VOUT = VDD - 2VT

The temperature sense circuit is integrated with the Fixed Voltage Reference (FVR) module. See **Section 14.0 "Fixed Voltage Reference (FVR)"** for more information.

The circuit is enabled by setting the TSEN bit of the FVRCON register. When disabled, the circuit draws no current.

The circuit operates in either high or low range. The high range, selected by setting the TSRNG bit of the FVRCON register, provides a wider output voltage. This provides more resolution over the temperature range, but may be less consistent from part to part. This range requires a higher bias voltage to operate and thus, a higher VDD is needed.

The low range is selected by clearing the TSRNG bit of the FVRCON register. The low range generates a lower voltage drop and thus, a lower bias voltage is needed to operate the circuit. The low range is provided for low voltage operation.

#### FIGURE 15-1: TEMPERATURE CIRCUIT DIAGRAM



# 15.2 Minimum Operating VDD vs. Minimum Sensing Temperature

When the temperature circuit is operated in low range, the device may be operated at any operating voltage that is within specifications.

When the temperature circuit is operated in high range, the device operating voltage, VDD, must be high enough to ensure that the temperature circuit is correctly biased.

Table 15-1 shows the recommended minimum VDD vs. range setting.

TABLE 15-1: RECOMMENDED VDD VS. RANGE

| Min. VDD, TSRNG = 1 | Min. VDD, TSRNG = 0 |
|---------------------|---------------------|
| 3.6V                | 1.8V                |

## **15.3 Temperature Output**

The output of the circuit is measured using the internal Analog-to-Digital converter. A channel is reserved for the temperature circuit output. Refer to **Section 16.0 "Analog-to-Digital Converter (ADC) Module"** for detailed information.

# 15.4 ADC Acquisition Time

To ensure accurate temperature measurements, the user must wait at least 200  $\mu$ s after the ADC input multiplexer is connected to the temperature indicator output before the conversion is performed. In addition, the user must wait 200  $\mu$ s between sequential conversions of the temperature indicator output.

# 20.0 TIMER0 MODULE

The Timer0 module is an 8-bit timer/counter with the following features:

- 8-bit timer/counter register (TMR0)
- 8-bit prescaler (independent of Watchdog Timer)
- · Programmable internal or external clock source
- Programmable external clock edge selection
- · Interrupt on overflow
- TMR0 can be used to gate Timer1

Figure 20-1 is a block diagram of the Timer0 module.

## 20.1 Timer0 Operation

The Timer0 module can be used as either an 8-bit timer or an 8-bit counter.

#### 20.1.1 8-BIT TIMER MODE

The Timer0 module will increment every instruction cycle, if used without a prescaler. 8-bit Timer mode is selected by clearing the TMR0CS bit of the OPTION\_REG register.

When TMR0 is written, the increment is inhibited for two instruction cycles immediately following the write.

**Note:** The value written to the TMR0 register can be adjusted, in order to account for the two instruction cycle delay when TMR0 is written.

### 20.1.2 8-BIT COUNTER MODE

In 8-Bit Counter mode, the Timer0 module will increment on every rising or falling edge of the T0CKI pin or the Capacitive Sensing Oscillator (CPSCLK) signal.

8-Bit Counter mode using the T0CKI pin is selected by setting the TMR0CS bit in the OPTION\_REG register to '1' and resetting the T0XCS bit in the CPSCON0 register to '0'.

8-Bit Counter mode using the Capacitive Sensing Oscillator (CPSCLK) signal is selected by setting the TMR0CS bit in the OPTION\_REG register to '1' and setting the T0XCS bit in the CPSCON0 register to '1'.

The rising or falling transition of the incrementing edge for either input source is determined by the TMR0SE bit in the OPTION\_REG register.



### FIGURE 20-1: BLOCK DIAGRAM OF THE TIMER0

| R/W-x/u          | U-0           | U-0               | U-0            | R/W-x/u          | R/W-x/u          | R/W-x/u          | R/W-x/u     |
|------------------|---------------|-------------------|----------------|------------------|------------------|------------------|-------------|
| MDMSODIS         | —             | _                 |                |                  | MDMS             | 6<3:0>           |             |
| bit 7            |               | •                 |                |                  |                  |                  | bit 0       |
| L                |               |                   |                |                  |                  |                  |             |
| Legend:          |               |                   |                |                  |                  |                  |             |
| R = Readable I   | oit           | W = Writable      | bit            | U = Unimplen     | nented bit, read | l as '0'         |             |
| u = Bit is uncha | anged         | x = Bit is unkr   | nown           | -n/n = Value a   | at POR and BO    | R/Value at all o | ther Resets |
| '1' = Bit is set |               | '0' = Bit is clea | ared           |                  |                  |                  |             |
|                  |               |                   |                |                  |                  |                  |             |
| bit 7            | MDMSODIS:     | Modulation So     | urce Output D  | Disable bit      |                  |                  |             |
|                  | 1 = Output si | gnal driving the  | e peripheral o | utput pin (selec | ted by MDMS<     | 3:0>) is disable | ed          |
|                  | 0 = Output si | gnal driving the  | e peripheral o | utput pin (selec | ted by MDMS<     | 3:0>) is enable  | d           |
| bit 6-4          | Unimplemen    | ted: Read as '    | 0'             |                  |                  |                  |             |
| bit 3-0          | MDMS<3:0>     | Modulation Sou    | urce Selection | n bits           |                  |                  |             |
|                  | 1111 = Rese   | erved. No char    | nnel connecte  | d.               |                  |                  |             |
|                  | 1110 = Rese   | erved. No char    | nnel connecte  | d.               |                  |                  |             |
|                  | 1101 = Rese   | erved. No char    | nnel connecte  | d.               |                  |                  |             |
|                  | 1011 = Rest   | erved No char     | nel connecte   | d.               |                  |                  |             |
|                  | 1010 = FUS    | ART TX output     | her connecte   | ·u.              |                  |                  |             |
|                  | 1001 = MSS    | P2 SDO1 outp      | out            |                  |                  |                  |             |
|                  | 1000 = MSS    | P1 SDO2 outp      | out            |                  |                  |                  |             |
|                  | 0111 = Com    | parator2 outpu    | t              |                  |                  |                  |             |
|                  | 0110 = Com    | parator1 outpu    | t              |                  |                  |                  |             |
|                  | 0101 = CCP    | P4 output (PWM    | 1 Output mode  | e only)          |                  |                  |             |
|                  | 0100 = CCP    | '3 output (PWN    | 1 Output mode  | e only)          |                  |                  |             |
|                  | 0011 = CCP    | 2 output (PWN     | 1 Output mode  | e only)          |                  |                  |             |
|                  | 0010 = CCP    | '1 output (PWN    | 1 Output mode  | e only)          |                  |                  |             |
|                  | 0001 = MDN    | IN port pin       | NI register is | modulation as:   | 1700             |                  |             |
|                  | 0000 = WDE    |                   | JN register is | modulation SOL   | lice             |                  |             |

## REGISTER 23-2: MDSRC: MODULATION SOURCE CONTROL REGISTER

Note 1: Narrowed carrier pulse widths or spurs may occur in the signal stream if the carrier is not synchronized.

## 24.4 PWM (Enhanced Mode)

The enhanced PWM function described in this section is available for CCP modules ECCP1 and ECCP2, with any differences between modules noted.

The enhanced PWM mode generates a Pulse-Width Modulation (PWM) signal on up to four different output pins with up to ten bits of resolution. The period, duty cycle, and resolution are controlled by the following registers:

- PRx registers
- TxCON registers
- CCPRxL registers
- CCPxCON registers

The ECCP modules have the following additional PWM registers which control Auto-shutdown, Auto-restart, Dead-band Delay and PWM Steering modes:

- · CCPxAS registers
- PSTRxCON registers
- PWMxCON registers

The enhanced PWM module can generate the following five PWM Output modes:

- Single PWM
- Half-Bridge PWM
- Full-Bridge PWM, Forward mode
- Full-Bridge PWM, Reverse mode
- · Single PWM with PWM Steering mode

To select an Enhanced PWM Output mode, the PxM bits of the CCPxCON register must be configured appropriately.

The PWM outputs are multiplexed with I/O pins and are designated PxA, PxB, PxC and PxD. The polarity of the PWM pins is configurable and is selected by setting the CCPxM bits in the CCPxCON register appropriately.

Figure 24-5 shows an example of a simplified block diagram of the Enhanced PWM module.

Figure 24-8 shows the pin assignments for various Enhanced PWM modes.

- Note 1: The corresponding TRIS bit must be cleared to enable the PWM output on the CCPx pin.
  - 2: Clearing the CCPxCON register will relinquish control of the CCPx pin.
  - **3:** Any pin not used in the enhanced PWM mode is available for alternate pin functions, if applicable.
  - 4: To prevent the generation of an incomplete waveform when the PWM is first enabled, the ECCP module waits until the start of a new PWM period before generating a PWM signal.



### FIGURE 24-5: EXAMPLE SIMPLIFIED BLOCK DIAGRAM OF THE ENHANCED PWM MODE



© 2010-2015 Microchip Technology Inc.

### 25.6.2 CLOCK ARBITRATION

Clock arbitration occurs when the master, during any receive, transmit or Repeated Start/Stop condition, releases the SCLx pin (SCLx allowed to float high). When the SCLx pin is allowed to float high, the Baud Rate Generator (BRG) is suspended from counting until the SCLx pin is actually sampled high. When the SCLx pin is sampled high, the Baud Rate Generator is reloaded with the contents of SSPxADD<7:0> and begins counting. This ensures that the SCLx high time will always be at least one BRG rollover count in the event that the clock is held low by an external device (Figure 25-25).





#### 25.6.3 WCOL STATUS FLAG

If the user writes the SSPxBUF when a Start, Restart, Stop, Receive or Transmit sequence is in progress, the WCOL bit is set and the contents of the buffer are unchanged (the write does not occur). Any time the WCOL bit is set it indicates that an action on SSPxBUF was attempted while the module was not Idle.

| Note: | Because queuing of events is not allowed,          |  |  |  |  |  |  |  |  |
|-------|----------------------------------------------------|--|--|--|--|--|--|--|--|
|       | is disabled until the Start condition is complete. |  |  |  |  |  |  |  |  |

### 25.6.4 I<sup>2</sup>C MASTER MODE START CONDITION TIMING

To initiate a Start condition (Figure 25-26), the user sets the Start Enable bit, SEN bit of the SSPxCON2 register. If the SDAx and SCLx pins are sampled high, the Baud Rate Generator is reloaded with the contents of SSPxADD<7:0> and starts its count. If SCLx and SDAx are both sampled high when the Baud Rate Generator times out (TBRG), the SDAx pin is driven low. The action of the SDAx being driven low while SCLx is high is the Start condition and causes the S bit of the SSPxADD<7:0> and resumes its count. When the Baud Rate Generator times out (TBRG), the SDAx bit of the SSPxSTAT1 register to be set. Following this, the Baud Rate Generator is reloaded with the contents of SSPxADD<7:0> and resumes its count. When the Baud Rate Generator times out (TBRG), the SEN bit of the SSPxCON2 register will be automatically cleared

### FIGURE 25-26: FIRST START BIT TIMING

by hardware; the Baud Rate Generator is suspended, leaving the SDAx line held low and the Start condition is complete.

- Note 1: If at the beginning of the Start condition, the SDAx and SCLx pins are already sampled low, or if during the Start condition, the SCLx line is sampled low before the SDAx line is driven low, a bus collision occurs, the Bus Collision Interrupt Flag, BCLxIF, is set, the Start condition is aborted and the I<sup>2</sup>C module is reset into its Idle state.
  - 2: The Philips I<sup>2</sup>C<sup>™</sup> Specification states that a bus collision cannot occur on a Start.



### 25.6.6 I<sup>2</sup>C MASTER MODE TRANSMISSION

Transmission of a data byte, a 7-bit address or the other half of a 10-bit address is accomplished by simply writing a value to the SSPxBUF register. This action will set the Buffer Full flag bit, BF and allow the Baud Rate Generator to begin counting and start the next transmission. Each bit of address/data will be shifted out onto the SDAx pin after the falling edge of SCLx is asserted. SCLx is held low for one Baud Rate Generator rollover count (TBRG). Data should be valid before SCLx is released high. When the SCLx pin is released high, it is held that way for TBRG. The data on the SDAx pin must remain stable for that duration and some hold time after the next falling edge of SCLx. After the eighth bit is shifted out (the falling edge of the eighth clock), the BF flag is cleared and the master releases SDAx. This allows the slave device being addressed to respond with an ACK bit during the ninth bit time if an address match occurred, or if data was received properly. The status of ACK is written into the ACKSTAT bit on the rising edge of the ninth clock. If the master receives an Acknowledge, the Acknowledge Status bit, ACKSTAT, is cleared. If not, the bit is set. After the ninth clock, the SSPxIF bit is set and the master clock (Baud Rate Generator) is suspended until the next data byte is loaded into the SSPxBUF, leaving SCLx low and SDAx unchanged (Figure 25-28).

After the write to the SSPxBUF, each bit of the address will be shifted out on the falling edge of SCLx until all seven address bits and the R/W bit are completed. On the falling edge of the eighth clock, the master will release the SDAx pin, allowing the slave to respond with an Acknowledge. On the falling edge of the ninth clock, the master will sample the SDAx pin to see if the address was recognized by a slave. The status of the ACK bit is loaded into the ACKSTAT Status bit of the SSPxCON2 register. Following the falling edge of the ninth clock transmission of the address, the SSPxIF is set, the BF flag is cleared and the Baud Rate Generator is turned off until another write to the SSPxBUF takes place, holding SCLx low and allowing SDAx to float.

#### 25.6.6.1 BF Status Flag

In Transmit mode, the BF bit of the SSPxSTAT register is set when the CPU writes to SSPxBUF and is cleared when all eight bits are shifted out.

### 25.6.6.2 WCOL Status Flag

If the user writes the SSPxBUF when a transmit is already in progress (i.e., SSPxSR is still shifting out a data byte), the WCOL bit is set and the contents of the buffer are unchanged (the write does not occur).

WCOL must be cleared by software before the next transmission.

### 25.6.6.3 ACKSTAT Status Flag

In Transmit mode, the ACKSTAT bit of the SSPxCON2 register is cleared when the slave has sent an Acknowledge ( $\overline{ACK} = 0$ ) and is set when the slave does not Acknowledge ( $\overline{ACK} = 1$ ). A slave sends an Acknowledge when it has recognized its address (including a general call), or when the slave has properly received its data.

25.6.6.4 Typical Transmit Sequence:

- 1. The user generates a Start condition by setting the SEN bit of the SSPxCON2 register.
- 2. SSPxIF is set by hardware on completion of the Start.
- 3. SSPxIF is cleared by software.
- 4. The MSSPx module will wait the required start time before any other operation takes place.
- 5. The user loads the SSPxBUF with the slave address to transmit.
- 6. Address is shifted out the SDAx pin until all eight bits are transmitted. Transmission begins as soon as SSPxBUF is written to.
- The MSSPx module shifts in the ACK bit from the slave device and writes its value into the ACKSTAT bit of the SSPxCON2 register.
- The MSSPx module generates an interrupt at the end of the ninth clock cycle by setting the SSPxIF bit.
- 9. The user loads the SSPxBUF with eight bits of data.
- 10. Data is shifted out the SDAx pin until all eight bits are transmitted.
- 11. The MSSPx module shifts in the ACK bit from the slave device and writes its value into the ACKSTAT bit of the SSPxCON2 register.
- 12. Steps 8-11 are repeated for all transmitted data bytes.
- 13. The user generates a Stop or Restart condition by setting the PEN or RSEN bits of the SSPxCON2 register. Interrupt is generated once the Stop/Restart condition is complete.

#### 25.6.10 SLEEP OPERATION

While in Sleep mode, the I<sup>2</sup>C slave module can receive addresses or data and when an address match or complete byte transfer occurs, wake the processor from Sleep (if the MSSPx interrupt is enabled).

#### 25.6.11 EFFECTS OF A RESET

A Reset disables the MSSPx module and terminates the current transfer.

#### 25.6.12 MULTI-MASTER MODE

In Multi-Master mode, the interrupt generation on the detection of the Start and Stop conditions allows the determination of when the bus is free. The Stop (P) and Start (S) bits are cleared from a Reset or when the MSSPx module is disabled. Control of the I<sup>2</sup>C bus may be taken when the P bit of the SSPxSTAT register is set, or the bus is Idle, with both the S and P bits clear. When the bus is busy, enabling the SSPx interrupt will generate the interrupt when the Stop condition occurs.

In multi-master operation, the SDAx line must be monitored for arbitration to see if the signal level is the expected output level. This check is performed by hardware with the result placed in the BCLxIF bit.

The states where arbitration can be lost are:

- · Address Transfer
- Data Transfer
- A Start Condition
- A Repeated Start Condition
- An Acknowledge Condition

#### 25.6.13 MULTI -MASTER COMMUNICATION, BUS COLLISION AND BUS ARBITRATION

Multi-Master mode support is achieved by bus arbitration. When the master outputs address/data bits onto the SDAx pin, arbitration takes place when the master outputs a '1' on SDAx, by letting SDAx float high and another master asserts a '0'. When the SCLx pin floats high, data should be stable. If the expected data on SDAx is a '1' and the data sampled on the SDAx pin is '0', then a bus collision has taken place. The master will set the Bus Collision Interrupt Flag, BCLxIF and reset the I<sup>2</sup>C port to its Idle state (Figure 25-32).

If a transmit was in progress when the bus collision occurred, the transmission is halted, the BF flag is cleared, the SDAx and SCLx lines are deasserted and the SSPxBUF can be written to. When the user services the bus collision Interrupt Service Routine and if the I<sup>2</sup>C bus is free, the user can resume communication by asserting a Start condition.

If a Start, Repeated Start, Stop or Acknowledge condition was in progress when the bus collision occurred, the condition is aborted, the SDAx and SCLx lines are deasserted and the respective control bits in the SSPxCON2 register are cleared. When the user services the bus collision Interrupt Service Routine and if the  $I^2C$  bus is free, the user can resume communication by asserting a Start condition.

The master will continue to monitor the SDAx and SCLx pins. If a Stop condition occurs, the SSPxIF bit will be set.

A write to the SSPxBUF will start the transmission of data at the first data bit, regardless of where the transmitter left off when the bus collision occurred.

In Multi-Master mode, the interrupt generation on the detection of Start and Stop conditions allows the determination of when the bus is free. Control of the  $I^2C$  bus can be taken when the P bit is set in the SSPxSTAT register, or the bus is Idle and the S and P bits are cleared.

#### FIGURE 25-32: BUS COLLISION TIMING FOR TRANSMIT AND ACKNOWLEDGE



### 26.1.2.4 Receive Framing Error

Each character in the receive FIFO buffer has a corresponding framing error Status bit. A framing error indicates that a Stop bit was not seen at the expected time. The framing error status is accessed via the FERR bit of the RCSTA register. The FERR bit represents the status of the top unread character in the receive FIFO. Therefore, the FERR bit must be read before reading the RCREG.

The FERR bit is read-only and only applies to the top unread character in the receive FIFO. A framing error (FERR = 1) does not preclude reception of additional characters. It is not necessary to clear the FERR bit. Reading the next character from the FIFO buffer will advance the FIFO to the next character and the next corresponding framing error.

The FERR bit can be forced clear by clearing the SPEN bit of the RCSTA register which resets the EUSART. Clearing the CREN bit of the RCSTA register does not affect the FERR bit. A framing error by itself does not generate an interrupt.

| Note: | If all receive characters in the receive  |
|-------|-------------------------------------------|
|       | FIFO have framing errors, repeated reads  |
|       | of the RCREG will not clear the FERR bit. |

#### 26.1.2.5 Receive Overrun Error

The receive FIFO buffer can hold two characters. An overrun error will be generated if a third character, in its entirety, is received before the FIFO is accessed. When this happens the OERR bit of the RCSTA register is set. The characters already in the FIFO buffer can be read but no additional characters will be received until the error is cleared. The error must be cleared by either clearing the CREN bit of the RCSTA register or by resetting the EUSART by clearing the SPEN bit of the RCSTA register.

#### 26.1.2.6 Receiving 9-bit Characters

The EUSART supports 9-bit character reception. When the RX9 bit of the RCSTA register is set the EUSART will shift nine bits into the RSR for each character received. The RX9D bit of the RCSTA register is the ninth and Most Significant data bit of the top unread character in the receive FIFO. When reading 9-bit data from the receive FIFO buffer, the RX9D data bit must be read before reading the eight Least Significant bits from the RCREG.

#### 26.1.2.7 Address Detection

A special Address Detection mode is available for use when multiple receivers share the same transmission line, such as in RS-485 systems. Address detection is enabled by setting the ADDEN bit of the RCSTA register.

Address detection requires 9-bit character reception. When address detection is enabled, only characters with the ninth data bit set will be transferred to the receive FIFO buffer, thereby setting the RCIF interrupt bit. All other characters will be ignored.

Upon receiving an address character, user software determines if the address matches its own. Upon address match, user software must disable address detection by clearing the ADDEN bit before the next Stop bit occurs. When user software detects the end of the message, determined by the message protocol used, software places the receiver back into the Address Detection mode by setting the ADDEN bit.

## 26.4 EUSART Synchronous Mode

Synchronous serial communications are typically used in systems with a single master and one or more slaves. The master device contains the necessary circuitry for baud rate generation and supplies the clock for all devices in the system. Slave devices can take advantage of the master clock by eliminating the internal clock generation circuitry.

There are two signal lines in Synchronous mode: a bidirectional data line and a clock line. Slaves use the external clock supplied by the master to shift the serial data into and out of their respective receive and transmit shift registers. Since the data line is bidirectional, synchronous operation is half-duplex only. Half-duplex refers to the fact that master and slave devices can receive and transmit data but not both simultaneously. The EUSART can operate as either a master or slave device.

Start and Stop bits are not used in synchronous transmissions.

#### 26.4.1 SYNCHRONOUS MASTER MODE

The following bits are used to configure the EUSART for Synchronous Master operation:

- SYNC = 1
- CSRC = 1
- SREN = 0 (for transmit); SREN = 1 (for receive)
- CREN = 0 (for transmit); CREN = 1 (for receive)
- SPEN = 1

Setting the SYNC bit of the TXSTA register configures the device for synchronous operation. Setting the CSRC bit of the TXSTA register configures the device as a master. Clearing the SREN and CREN bits of the RCSTA register ensures that the device is in the Transmit mode, otherwise the device will be configured to receive. Setting the SPEN bit of the RCSTA register enables the EUSART.

### 26.4.1.1 Master Clock

Synchronous data transfers use a separate clock line, which is synchronous with the data. A device configured as a master transmits the clock on the TX/CK line. The TX/CK pin output driver is automatically enabled when the EUSART is configured for synchronous transmit or receive operation. Serial data bits change on the leading edge to ensure they are valid at the trailing edge of each clock. One clock cycle is generated for each data bit. Only as many clock cycles are generated as there are data bits.

#### 26.4.1.2 Clock Polarity

A clock polarity option is provided for Microwire compatibility. Clock polarity is selected with the SCKP bit of the BAUDCON register. Setting the SCKP bit sets the clock Idle state as high. When the SCKP bit is set, the data changes on the falling edge of each clock. Clearing the SCKP bit sets the Idle state as low. When the SCKP bit is cleared, the data changes on the rising edge of each clock.

#### 26.4.1.3 Synchronous Master Transmission

Data is transferred out of the device on the RX/DT pin. The RX/DT and TX/CK pin output drivers are automatically enabled when the EUSART is configured for synchronous master transmit operation.

A transmission is initiated by writing a character to the TXREG register. If the TSR still contains all or part of a previous character the new character data is held in the TXREG until the last bit of the previous character has been transmitted. If this is the first character, or the previous character has been completely flushed from the TSR, the data in the TXREG is immediately transferred to the TSR. The transmission of the character commences immediately following the transfer of the data to the TSR from the TXREG.

Each data bit changes on the leading edge of the master clock and remains valid until the subsequent leading clock edge.

**Note:** The TSR register is not mapped in data memory, so it is not available to the user.

- 26.4.1.4 Synchronous Master Transmission Setup:
- Initialize the SPBRGH, SPBRGL register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 26.3 "EUSART Baud Rate Generator (BRG)").
- 2. Enable the synchronous master serial port by setting bits SYNC, SPEN and CSRC.
- 3. Disable Receive mode by clearing bits SREN and CREN.
- 4. Enable Transmit mode by setting the TXEN bit.
- 5. If 9-bit transmission is desired, set the TX9 bit.
- If interrupts are desired, set the TXIE bit of the PIE1 register and the GIE and PEIE bits of the INTCON register.
- 7. If 9-bit transmission is selected, the ninth bit should be loaded in the TX9D bit.
- 8. Start transmission by loading data to the TXREG register.

| PIC16F1825/9 |         |                                            |      | Standard Operating Conditions: (unless otherwise stated)<br>Operating Temperature: $-40^{\circ}C \le TA \le +150^{\circ}C$ for High Temperature |      |       |                                                                                                                                    |  |
|--------------|---------|--------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------|--|
| Param<br>No. | Sym.    | Characteristics                            | Min. | Тур.                                                                                                                                            | Max. | Units | Condition                                                                                                                          |  |
| D001         | Vdd     | Supply Voltage                             | 2.5  |                                                                                                                                                 | 5.5  | V     | Fosc ≤ 32 MHz <b>(Note 2)</b>                                                                                                      |  |
| D002*        | Vdr     | RAM Data Retention Voltage <sup>(1)</sup>  | 2.1  | _                                                                                                                                               | 5.5  | V     | Device in Sleep mode                                                                                                               |  |
| D003         | VADFVR  | Fixed Voltage Reference<br>Voltage for ADC | -10  | _                                                                                                                                               | 8    | %     | $\begin{array}{l} 1.024V, \mbox{ VDD } \geq 2.5V \\ 2.048V, \mbox{ VDD } \geq 2.5V \\ 4.096V, \mbox{ VDD } \geq 4.75V \end{array}$ |  |
| D003A        | VCDAFVR | Fixed Voltage Reference<br>Voltage for ADC | -13  |                                                                                                                                                 | 9    | %     | $\begin{array}{l} 1.024V, \mbox{ VDD } \geq 2.5V \\ 2.048V, \mbox{ VDD } \geq 2.5V \\ 4.096V, \mbox{ VDD } \geq 4.75V \end{array}$ |  |

### TABLE 30-19: DC CHARACTERISTICS FOR PIC16F1825/9-H (High Temp.)

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered in Sleep mode without losing RAM data.

**2:** PLL required for 32 MHz operation.

### 14-Lead Plastic Small Outline (SL) - Narrow, 3.90 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





| v | - | v | a. | 0 |  |
|---|---|---|----|---|--|
|   |   |   |    |   |  |
|   |   |   |    |   |  |

|                          | Units | I MILLIMETERS |          |      |  |
|--------------------------|-------|---------------|----------|------|--|
| Dimension Lin            | nits  | MIN           | NOM      | MAX  |  |
| Number of Pins           | N     | 14            |          |      |  |
| Pitch                    | е     |               | 1.27 BSC |      |  |
| Overall Height           | А     | -             | -        | 1.75 |  |
| Molded Package Thickness | A2    | 1.25          | -        | -    |  |
| Standoff §               | A1    | 0.10          | -        | 0.25 |  |
| Overall Width            | Е     | 6.00 BSC      |          |      |  |
| Molded Package Width     | E1    | 3.90 BSC      |          |      |  |
| Overall Length           | D     | 8.65 BSC      |          |      |  |
| Chamfer (Optional)       | h     | 0.25          | -        | 0.50 |  |
| Foot Length              | L     | 0.40          | -        | 1.27 |  |
| Footprint                | L1    | 1.04 REF      |          |      |  |
| Lead Angle               | Θ     | 0°            | -        | -    |  |
| Foot Angle               | φ     | 0°            | -        | 8°   |  |
| Lead Thickness           | С     | 0.10          | -        | 0.25 |  |
| Lead Width               | b     | 0.31          | -        | 0.51 |  |
| Mold Draft Angle Top     | α     | 5°            | -        | 15°  |  |
| Mold Draft Angle Bottom  | β     | 5°            | -        | 15°  |  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic
- Dimension D does not include mold flash, protrusions or gate burrs, which shall not exceed 0.15 mm per end. Dimension E1 does not include interlead flash or protrusion, which shall not exceed 0.25 mm per side.
- Dimensioning and tolerancing per ASME Y14.5M
  BSC: Basic Dimension. Theoretically exact value shown without tolerances.
  REF: Reference Dimension, usually without tolerance, for information purposes only.
- 5. Datums A & B to be determined at Datum H.

Microchip Technology Drawing No. C04-065C Sheet 2 of 2

## 14-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





Microchip Technology Drawing C04-087C Sheet 1 of 2



### 20-Lead Plastic Shrink Small Outline (SS) – 5.30 mm Body [SSOP]

|                          | Units    |      |          | MILLIMETERS |  |  |  |
|--------------------------|----------|------|----------|-------------|--|--|--|
| Dimension                | n Limits | MIN  | NOM      | MAX         |  |  |  |
| Number of Pins           | Ν        |      | 20       |             |  |  |  |
| Pitch                    | е        |      | 0.65 BSC |             |  |  |  |
| Overall Height           | Α        | -    | -        | 2.00        |  |  |  |
| Molded Package Thickness | A2       | 1.65 | 1.75     | 1.85        |  |  |  |
| Standoff                 | A1       | 0.05 | -        | -           |  |  |  |
| Overall Width            | E        | 7.40 | 7.80     | 8.20        |  |  |  |
| Molded Package Width     | E1       | 5.00 | 5.30     | 5.60        |  |  |  |
| Overall Length           | D        | 6.90 | 7.20     | 7.50        |  |  |  |
| Foot Length              | L        | 0.55 | 0.75     | 0.95        |  |  |  |
| Footprint                | L1       |      | 1.25 REF |             |  |  |  |
| Lead Thickness           | С        | 0.09 | -        | 0.25        |  |  |  |
| Foot Angle               | φ        | 0°   | 4°       | 8°          |  |  |  |
| Lead Width               | b        | 0.22 | -        | 0.38        |  |  |  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.20 mm per side.
- 3. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.
  - REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-072B

# 20-Lead Ultra Thin Plastic Quad Flat, No Lead Package (GZ) - 4x4x0.5 mm Body [UQFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



# RECOMMENDED LAND PATTERN

|                                 | MILLIMETERS |          |      |      |
|---------------------------------|-------------|----------|------|------|
| Dimension                       | MIN         | NOM      | MAX  |      |
| Contact Pitch                   | E           | 0.50 BSC |      |      |
| Optional Center Pad Width       | X2          |          |      | 2.80 |
| Optional Center Pad Length      | Y2          |          |      | 2.80 |
| Contact Pad Spacing             | C1          |          | 4.00 |      |
| Contact Pad Spacing             | C2          |          | 4.00 |      |
| Contact Pad Width (X20)         | X1          |          |      | 0.30 |
| Contact Pad Length (X20)        | Y1          |          |      | 0.80 |
| Contact Pad to Center Pad (X20) | G1          | 0.20     |      |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-2255A