



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                 |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | AVR                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 10MHz                                                                    |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                        |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                    |
| Number of I/O              | 23                                                                       |
| Program Memory Size        | 4KB (2K x 16)                                                            |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | 256 x 8                                                                  |
| RAM Size                   | 512 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                              |
| Data Converters            | A/D 8x10b                                                                |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 32-VFQFN Exposed Pad                                                     |
| Supplier Device Package    | 32-VQFN (5x5)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/atmega48v-10mi |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

If Timer/Counter2 is enabled, it will keep running during sleep. The device can wake up from either Timer Overflow or Output Compare event from Timer/Counter2 if the corresponding Timer/Counter2 interrupt enable bits are set in TIMSK2, and the Global Interrupt Enable bit in SREG is set.

If Timer/Counter2 is not running, Power-down mode is recommended instead of Power-save mode.

The Timer/Counter2 can be clocked both synchronously and asynchronously in Power-save mode. If Timer/Counter2 is not using the asynchronous clock, the Timer/Counter Oscillator is stopped during sleep. If Timer/Counter2 is not using the synchronous clock, the clock source is stopped during sleep. Note that even if the synchronous clock is running in Power-save, this clock is only available for Timer/Counter2.

#### 7.5 Standby Mode

When the SM2..0 bits are 110 and an external crystal/resonator clock option is selected, the SLEEP instruction makes the MCU enter Standby mode. This mode is identical to Power-down with the exception that the Oscillator is kept running. From Standby mode, the device wakes up in six clock cycles.

|                        | Active Clock Domains |                      |                   | Oscil              | lators             | Wake-up Sources              |                             |                              |                      |        |                     |     |     |         |
|------------------------|----------------------|----------------------|-------------------|--------------------|--------------------|------------------------------|-----------------------------|------------------------------|----------------------|--------|---------------------|-----|-----|---------|
| Sleep Mode             | olk <sub>CPU</sub>   | olk <sub>FLASH</sub> | clk <sub>IO</sub> | clk <sub>ADC</sub> | clk <sub>ASY</sub> | Main Clock<br>Source Enabled | Timer Oscillator<br>Enabled | INT1, INT0 and<br>Pin Change | TWI Address<br>Match | Timer2 | SPM/EEPROM<br>Ready | ADC | WDT | Other/O |
| Idle                   |                      |                      | Х                 | Х                  | Х                  | Х                            | X <sup>(2)</sup>            | Х                            | Х                    | Х      | Х                   | Х   | Х   | Х       |
| ADC Noise<br>Reduction |                      |                      |                   | х                  | х                  | х                            | X <sup>(2)</sup>            | X <sup>(3)</sup>             | х                    | х      | х                   | х   | х   |         |
| Power-down             |                      |                      |                   |                    |                    |                              |                             | X <sup>(3)</sup>             | Х                    |        |                     |     | Х   |         |
| Power-save             |                      |                      |                   |                    | Х                  |                              | Х                           | X <sup>(3)</sup>             | Х                    | Х      |                     |     | Х   |         |
| Standby <sup>(1)</sup> |                      |                      |                   |                    |                    | Х                            |                             | X <sup>(3)</sup>             | Х                    |        |                     |     | Х   |         |

 Table 7-2.
 Active Clock Domains and Wake-up Sources in the Different Sleep Modes.

Notes: 1. Only recommended with external crystal or resonator selected as clock source.

2. If Timer/Counter2 is running in asynchronous mode.

3. For INT1 and INT0, only level interrupt.

### 7.6 Power Reduction Register

The Power Reduction Register, PRR, provides a method to stop the clock to individual peripherals to reduce power consumption. The current state of the peripheral is frozen and the I/O registers can not be read or written. Resources used by the peripheral when stopping the clock will remain occupied, hence the peripheral should in most cases be disabled before stopping the clock. Waking up a module, which is done by clearing the bit in PRR, puts the module in the same state as before shutdown.

Module shutdown can be used in Idle mode and Active mode to significantly reduce the overall power consumption. See "Power-Down Supply Current" on page 315 for examples. In all other sleep modes, the clock is already stopped.





- In the same operation, write a logic one to the Watchdog change enable bit (WDCE) and WDE. A logic one must be written to WDE regardless of the previous value of the WDE bit.
- 2. Within the next four clock cycles, write the WDE and Watchdog prescaler bits (WDP) as desired, but with the WDCE bit cleared. This must be done in one operation.

The following code example shows one assembly and one C function for turning off the Watchdog Timer. The example assumes that interrupts are controlled (e.g. by disabling interrupts globally) so that no interrupts will occur during the execution of these functions.

```
Assembly Code Example<sup>(1)</sup>
   WDT_off:
     ; Turn off global interrupt
     cli
     ; Reset Watchdog Timer
     wdr
     ; Clear WDRF in MCUSR
     in
            r16, MCUSR
     andi r16, (0xff & (0<<WDRF))
     out
           MCUSR, r16
     ; Write logical one to WDCE and WDE
     ; Keep old prescaler setting to prevent unintentional time-out
     lds r16, WDTCSR
           r16, (1<<WDCE) | (1<<WDE)
     ori
     sts WDTCSR, r16
     ; Turn off WDT
     ldi
           r16, (0<<WDE)
     sts WDTCSR, r16
     ; Turn on global interrupt
     sei
     ret
C Code Example<sup>(1)</sup>
   void WDT_off(void)
   {
     __disable_interrupt();
     __watchdog_reset();
     /* Clear WDRF in MCUSR */
     MCUSR &= \sim (1 < < WDRF);
     /* Write logical one to WDCE and WDE */
     /* Keep old prescaler setting to prevent unintentional time-out */
     WDTCSR \mid = (1<<WDCE) \mid (1<<WDE);
     /* Turn off WDT */
     WDTCSR = 0 \times 00;
      __enable_interrupt();
   }
```

Note: 1. See "About Code Examples" on page 6.



#### Assembly Code Example<sup>(1)</sup>

| •••  |                                                                                             |
|------|---------------------------------------------------------------------------------------------|
| ; De | fine pull-ups and set outputs high                                                          |
| ; De | fine directions for port pins                                                               |
| ldi  | r16,(1< <pb7) (1<<pb6) (1<<pb1) (1<<pb0)< th=""></pb7) (1<<pb6) (1<<pb1) (1<<pb0)<>         |
| ldi  | r17,(1< <ddb3) (1<<ddb2) (1<<ddb1) (1<<ddb0)< th=""></ddb3) (1<<ddb2) (1<<ddb1) (1<<ddb0)<> |
| out  | PORTB,r16                                                                                   |
| out  | DDRB,r17                                                                                    |
| ; In | sert nop for synchronization                                                                |
| nop  |                                                                                             |
| ; Re | ad port pins                                                                                |
| in   | r16,PINB                                                                                    |
|      |                                                                                             |

#### C Code Example

```
unsigned char i;
...
/* Define pull-ups and set outputs high */
/* Define directions for port pins */
PORTB = (1<<PB7) | (1<<PB6) | (1<<PB1) | (1<<PB0);
DDRB = (1<<DDB3) | (1<<DDB2) | (1<<DDB1) | (1<<DDB0);
/* Insert nop for synchronization*/
___no_operation();
/* Read port pins */
i = PINB;
...
```

Note: 1. For the assembly program, two temporary registers are used to minimize the time from pullups are set on pins 0, 1, 6, and 7, until the direction bits are correctly set, defining bit 2 and 3 as low and redefining bits 0 and 1 as strong high drivers.

#### 10.2.5 Digital Input Enable and Sleep Modes

As shown in Figure 10-2, the digital input signal can be clamped to ground at the input of the Schmitt Trigger. The signal denoted SLEEP in the figure, is set by the MCU Sleep Controller in Power-down mode, Power-save mode, and Standby mode to avoid high power consumption if some input signals are left floating, or have an analog signal level close to  $V_{CC}/2$ .

SLEEP is overridden for port pins enabled as external interrupt pins. If the external interrupt request is not enabled, SLEEP is active also for these pins. SLEEP is also overridden by various other alternate functions as described in "Alternate Port Functions" on page 69.

If a logic high level ("one") is present on an asynchronous external interrupt pin configured as "Interrupt on Rising Edge, Falling Edge, or Any Logic Change on Pin" while the external interrupt is *not* enabled, the corresponding External Interrupt Flag will be set when resuming from the above mentioned Sleep mode, as the clamping in these sleep mode produces the requested logic change.

#### 10.2.6 Unconnected Pins

If some pins are unused, it is recommended to ensure that these pins have a defined level. Even though most of the digital inputs are disabled in the deep sleep modes as described above, float-

#### 11.1.2 External Interrupt Mask Register – EIMSK

| Bit           | 7 | 6 | 5 | 4 | 3 | 2 | 1    | 0    | _     |
|---------------|---|---|---|---|---|---|------|------|-------|
|               | - | - | - | - | - | - | INT1 | INT0 | EIMSK |
| Read/Write    | R | R | R | R | R | R | R/W  | R/W  | -     |
| Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0    | 0    |       |

#### • Bit 7..2 - Res: Reserved Bits

These bits are unused bits in the ATmega48/88/168, and will always read as zero.

#### • Bit 1 – INT1: External Interrupt Request 1 Enable

When the INT1 bit is set (one) and the I-bit in the Status Register (SREG) is set (one), the external pin interrupt is enabled. The Interrupt Sense Control1 bits 1/0 (ISC11 and ISC10) in the External Interrupt Control Register A (EICRA) define whether the external interrupt is activated on rising and/or falling edge of the INT1 pin or level sensed. Activity on the pin will cause an interrupt request even if INT1 is configured as an output. The corresponding interrupt of External Interrupt Request 1 is executed from the INT1 Interrupt Vector.

#### • Bit 0 – INT0: External Interrupt Request 0 Enable

When the INT0 bit is set (one) and the I-bit in the Status Register (SREG) is set (one), the external pin interrupt is enabled. The Interrupt Sense Control0 bits 1/0 (ISC01 and ISC00) in the External Interrupt Control Register A (EICRA) define whether the external interrupt is activated on rising and/or falling edge of the INT0 pin or level sensed. Activity on the pin will cause an interrupt request even if INT0 is configured as an output. The corresponding interrupt of External Interrupt Request 0 is executed from the INT0 Interrupt Vector.

#### 11.1.3 External Interrupt Flag Register – EIFR



#### • Bit 7..2 - Res: Reserved Bits

These bits are unused bits in the ATmega48/88/168, and will always read as zero.

#### • Bit 1 – INTF1: External Interrupt Flag 1

When an edge or logic change on the INT1 pin triggers an interrupt request, INTF1 becomes set (one). If the I-bit in SREG and the INT1 bit in EIMSK are set (one), the MCU will jump to the corresponding Interrupt Vector. The flag is cleared when the interrupt routine is executed. Alternatively, the flag can be cleared by writing a logical one to it. This flag is always cleared when INT1 is configured as a level interrupt.

#### • Bit 0 – INTF0: External Interrupt Flag 0

When an edge or logic change on the INT0 pin triggers an interrupt request, INTF0 becomes set (one). If the I-bit in SREG and the INT0 bit in EIMSK are set (one), the MCU will jump to the corresponding Interrupt Vector. The flag is cleared when the interrupt routine is executed. Alternatively, the flag can be cleared by writing a logical one to it. This flag is always cleared when INT0 is configured as a level interrupt.





#### 13.4 Counter Unit

The main part of the 16-bit Timer/Counter is the programmable 16-bit bi-directional counter unit. Figure 13-2 shows a block diagram of the counter and its surroundings.





Signal description (internal signals):

| Count             | Increment or decrement TCNT1 by 1.                     |
|-------------------|--------------------------------------------------------|
| Direction         | Select between increment and decrement.                |
| Clear             | Clear TCNT1 (set all bits to zero).                    |
| clk <sub>T1</sub> | Timer/Counter clock.                                   |
| ТОР               | Signalize that TCNT1 has reached maximum value.        |
| воттом            | Signalize that TCNT1 has reached minimum value (zero). |

The 16-bit counter is mapped into two 8-bit I/O memory locations: *Counter High* (TCNT1H) containing the upper eight bits of the counter, and *Counter Low* (TCNT1L) containing the lower eight bits. The TCNT1H Register can only be indirectly accessed by the CPU. When the CPU does an access to the TCNT1H I/O location, the CPU accesses the high byte temporary register (TEMP). The temporary register is updated with the TCNT1H value when the TCNT1L is read, and TCNT1H is updated with the temporary register value when TCNT1L is written. This allows the CPU to read or write the entire 16-bit counter value within one clock cycle via the 8-bit data bus. It is important to notice that there are special cases of writing to the TCNT1 Register when the counter is counting that will give unpredictable results. The special cases are described in the sections where they are of importance.

Depending on the mode of operation used, the counter is cleared, incremented, or decremented at each *timer clock* ( $clk_{T1}$ ). The  $clk_{T1}$  can be generated from an external or internal clock source, selected by the *Clock Select* bits (CS12:0). When no clock source is selected (CS12:0 = 0) the timer is stopped. However, the TCNT1 value can be accessed by the CPU, independent of whether  $clk_{T1}$  is present or not. A CPU write overrides (has priority over) all counter clear or count operations.

The counting sequence is determined by the setting of the *Waveform Generation mode* bits (WGM13:0) located in the *Timer/Counter Control Registers* A and B (TCCR1A and TCCR1B). There are close connections between how the counter behaves (counts) and how waveforms are generated on the Output Compare outputs OC1x. For more details about advanced counting sequences and waveform generation, see "Modes of Operation" on page 118.

When the ICR1 is used as TOP value (see description of the WGM13:0 bits located in the TCCR1A and the TCCR1B Register), the ICP1 is disconnected and consequently the Input Capture function is disabled.

#### • Bit 5 – Reserved Bit

This bit is reserved for future use. For ensuring compatibility with future devices, this bit must be written to zero when TCCR1B is written.

#### • Bit 4:3 – WGM13:2: Waveform Generation Mode

See TCCR1A Register description.

#### • Bit 2:0 - CS12:0: Clock Select

The three Clock Select bits select the clock source to be used by the Timer/Counter, see Figure 13-10 and Figure 13-11.

| CS12 | CS11 | CS10 | Description                                             |  |  |  |
|------|------|------|---------------------------------------------------------|--|--|--|
| 0    | 0    | 0    | No clock source (Timer/Counter stopped).                |  |  |  |
| 0    | 0    | 1    | clk <sub>i/O</sub> /1 (No prescaling)                   |  |  |  |
| 0    | 1    | 0    | slk <sub>I/O</sub> /8 (From prescaler)                  |  |  |  |
| 0    | 1    | 1    | clk <sub>I/O</sub> /64 (From prescaler)                 |  |  |  |
| 1    | 0    | 0    | clk <sub>I/O</sub> /256 (From prescaler)                |  |  |  |
| 1    | 0    | 1    | clk <sub>I/O</sub> /1024 (From prescaler)               |  |  |  |
| 1    | 1    | 0    | External clock source on T1 pin. Clock on falling edge. |  |  |  |
| 1    | 1    | 1    | External clock source on T1 pin. Clock on rising edge.  |  |  |  |

Table 13-5. Clock Select Bit Description

If external pin modes are used for the Timer/Counter1, transitions on the T1 pin will clock the counter even if the pin is configured as an output. This feature allows software control of the counting.

#### 13.10.3 Timer/Counter1 Control Register C – TCCR1C



#### • Bit 7 – FOC1A: Force Output Compare for Channel A

#### • Bit 6 – FOC1B: Force Output Compare for Channel B

The FOC1A/FOC1B bits are only active when the WGM13:0 bits specifies a non-PWM mode. However, for ensuring compatibility with future devices, these bits must be set to zero when TCCR1A is written when operating in a PWM mode. When writing a logical one to the FOC1A/FOC1B bit, an immediate compare match is forced on the Waveform Generation unit. The OC1A/OC1B output is changed according to its COM1x1:0 bits setting. Note that the FOC1A/FOC1B bits are implemented as strobes. Therefore it is the value present in the COM1x1:0 bits that determine the effect of the forced compare.



output can be generated by setting the COM2x1:0 to three. TOP is defined as 0xFF when WGM2:0 = 3, and OCR2A when MGM2:0 = 7 (See Table 15-4 on page 150). The actual OC2x value will only be visible on the port pin if the data direction for the port pin is set as output. The PWM waveform is generated by clearing (or setting) the OC2x Register at the compare match between OCR2x and TCNT2 when the counter increments, and setting (or clearing) the OC2x Register at compare match between OCR2x and TCNT2 when the counter increments, and setting (or clearing) the OC2x Register at compare match between OCR2x and TCNT2 when the counter decrements. The PWM frequency for the output when using phase correct PWM can be calculated by the following equation:

$$f_{OCnxPCPWM} = \frac{f_{\text{clk}\_I/O}}{N \cdot 510}$$

The N variable represents the prescale factor (1, 8, 32, 64, 128, 256, or 1024).

The extreme values for the OCR2A Register represent special cases when generating a PWM waveform output in the phase correct PWM mode. If the OCR2A is set equal to BOTTOM, the output will be continuously low and if set equal to MAX the output will be continuously high for non-inverted PWM mode. For inverted PWM the output will have the opposite logic values.

At the very start of period 2 in Figure 15-7 OCnx has a transition from high to low even though there is no Compare Match. The point of this transition is to guarantee symmetry around BOT-TOM. There are two cases that give a transition without Compare Match.

- OCR2A changes its value from MAX, like in Figure 15-7. When the OCR2A value is MAX the OCn pin value is the same as the result of a down-counting compare match. To ensure symmetry around BOTTOM the OCn value at MAX must correspond to the result of an up-counting Compare Match.
- The timer starts counting from a value higher than the one in OCR2A, and for that reason misses the Compare Match and hence the OCn change that would have happened on the way up.

#### 15.7 Timer/Counter Timing Diagrams

The following figures show the Timer/Counter in synchronous mode, and the timer clock ( $clk_{T2}$ ) is therefore shown as a clock enable signal. In asynchronous mode,  $clk_{I/O}$  should be replaced by the Timer/Counter Oscillator clock. The figures include information on when Interrupt Flags are set. Figure 15-8 contains timing data for basic Timer/Counter operation. The figure shows the count sequence close to the MAX value in all modes other than phase correct PWM mode.



Figure 15-8. Timer/Counter Timing Diagram, no Prescaling

Figure 15-9 shows the same timing data, but with the prescaler enabled.





#### 15.10 Timer/Counter Prescaler



Figure 15-12. Prescaler for Timer/Counter2

The clock source for Timer/Counter2 is named  $clk_{T2S}$ .  $clk_{T2S}$  is by default connected to the main system I/O clock  $clk_{IO}$ . By setting the AS2 bit in ASSR, Timer/Counter2 is asynchronously clocked from the TOSC1 pin. This enables use of Timer/Counter2 as a Real Time Counter (RTC). When AS2 is set, pins TOSC1 and TOSC2 are disconnected from Port C. A crystal can then be connected between the TOSC1 and TOSC2 pins to serve as an independent clock source for Timer/Counter2. The Oscillator is optimized for use with a 32.768 kHz crystal. Applying an external clock source to TOSC1 is not recommended.

For Timer/Counter2, the possible prescaled selections are:  $clk_{T2S}/8$ ,  $clk_{T2S}/32$ ,  $clk_{T2S}/64$ ,  $clk_{T2S}/128$ ,  $clk_{T2S}/256$ , and  $clk_{T2S}/1024$ . Additionally,  $clk_{T2S}$  as well as 0 (stop) may be selected. Setting the PSRASY bit in GTCCR resets the prescaler. This allows the user to operate with a predictable prescaler.

#### 15.10.1 General Timer/Counter Control Register – GTCCR



#### Bit 1 – PSRASY: Prescaler Reset Timer/Counter2

When this bit is one, the Timer/Counter2 prescaler will be reset. This bit is normally cleared immediately by hardware. If the bit is written when Timer/Counter2 is operating in asynchronous mode, the bit will remain one until the prescaler has been reset. The bit will not be cleared by hardware if the TSM bit is set. Refer to the description of the "Bit 7 – TSM: Timer/Counter Synchronization Mode" on page 137 for a description of the Timer/Counter Synchronization mode.



UDREn is set after a reset to indicate that the Transmitter is ready.

#### • Bit 4 – FEn: Frame Error

This bit is set if the next character in the receive buffer had a Frame Error when received. I.e., when the first stop bit of the next character in the receive buffer is zero. This bit is valid until the receive buffer (UDRn) is read. The FEn bit is zero when the stop bit of received data is one. Always set this bit to zero when writing to UCSRnA.

#### • Bit 3 – DORn: Data OverRun

This bit is set if a Data OverRun condition is detected. A Data OverRun occurs when the receive buffer is full (two characters), it is a new character waiting in the Receive Shift Register, and a new start bit is detected. This bit is valid until the receive buffer (UDRn) is read. Always set this bit to zero when writing to UCSRnA.

#### • Bit 2 – UPEn: USART Parity Error

This bit is set if the next character in the receive buffer had a Parity Error when received and the Parity Checking was enabled at that point (UPMn1 = 1). This bit is valid until the receive buffer (UDRn) is read. Always set this bit to zero when writing to UCSRnA.

#### • Bit 1 – U2Xn: Double the USART Transmission Speed

This bit only has effect for the asynchronous operation. Write this bit to zero when using synchronous operation.

Writing this bit to one will reduce the divisor of the baud rate divider from 16 to 8 effectively doubling the transfer rate for asynchronous communication.

#### • Bit 0 – MPCMn: Multi-processor Communication Mode

This bit enables the Multi-processor Communication mode. When the MPCMn bit is written to one, all the incoming frames received by the USART Receiver that do not contain address information will be ignored. The Transmitter is unaffected by the MPCMn setting. For more detailed information see "Multi-processor Communication Mode" on page 185.

#### 17.9.3 USART Control and Status Register n B – UCSRnB

| Bit           | 7      | 6      | 5      | 4     | 3     | 2      | 1     | 0     | _      |
|---------------|--------|--------|--------|-------|-------|--------|-------|-------|--------|
|               | RXCIEn | TXCIEn | UDRIEn | RXENn | TXENn | UCSZn2 | RXB8n | TXB8n | UCSRnB |
| Read/Write    | R/W    | R/W    | R/W    | R/W   | R/W   | R/W    | R     | R/W   | •      |
| Initial Value | 0      | 0      | 0      | 0     | 0     | 0      | 0     | 0     |        |

#### Bit 7 – RXCIEn: RX Complete Interrupt Enable n

Writing this bit to one enables interrupt on the RXCn Flag. A USART Receive Complete interrupt will be generated only if the RXCIEn bit is written to one, the Global Interrupt Flag in SREG is written to one and the RXCn bit in UCSRnA is set.

#### • Bit 6 – TXCIEn: TX Complete Interrupt Enable n

Writing this bit to one enables interrupt on the TXCn Flag. A USART Transmit Complete interrupt will be generated only if the TXCIEn bit is written to one, the Global Interrupt Flag in SREG is written to one and the TXCn bit in UCSRnA is set.



#### • Bit 6 – TWEA: TWI Enable Acknowledge Bit

The TWEA bit controls the generation of the acknowledge pulse. If the TWEA bit is written to one, the ACK pulse is generated on the TWI bus if the following conditions are met:

- 1. The device's own slave address has been received.
- 2. A general call has been received, while the TWGCE bit in the TWAR is set.
- 3. A data byte has been received in Master Receiver or Slave Receiver mode.

By writing the TWEA bit to zero, the device can be virtually disconnected from the 2-wire Serial Bus temporarily. Address recognition can then be resumed by writing the TWEA bit to one again.

#### • Bit 5 – TWSTA: TWI START Condition Bit

The application writes the TWSTA bit to one when it desires to become a Master on the 2-wire Serial Bus. The TWI hardware checks if the bus is available, and generates a START condition on the bus if it is free. However, if the bus is not free, the TWI waits until a STOP condition is detected, and then generates a new START condition to claim the bus Master status. TWSTA must be cleared by software when the START condition has been transmitted.

#### Bit 4 – TWSTO: TWI STOP Condition Bit

Writing the TWSTO bit to one in Master mode will generate a STOP condition on the 2-wire Serial Bus. When the STOP condition is executed on the bus, the TWSTO bit is cleared automatically. In Slave mode, setting the TWSTO bit can be used to recover from an error condition. This will not generate a STOP condition, but the TWI returns to a well-defined unaddressed Slave mode and releases the SCL and SDA lines to a high impedance state.

#### Bit 3 – TWWC: TWI Write Collision Flag

The TWWC bit is set when attempting to write to the TWI Data Register – TWDR when TWINT is low. This flag is cleared by writing the TWDR Register when TWINT is high.

#### • Bit 2 – TWEN: TWI Enable Bit

The TWEN bit enables TWI operation and activates the TWI interface. When TWEN is written to one, the TWI takes control over the I/O pins connected to the SCL and SDA pins, enabling the slew-rate limiters and spike filters. If this bit is written to zero, the TWI is switched off and all TWI transmissions are terminated, regardless of any ongoing operation.

#### • Bit 1 - Res: Reserved Bit

This bit is a reserved bit and will always read as zero.

#### • Bit 0 – TWIE: TWI Interrupt Enable

When this bit is written to one, and the I-bit in SREG is set, the TWI interrupt request will be activated for as long as the TWINT Flag is high.



Figure 21-4. ADC Timing Diagram, First Conversion (Single Conversion Mode)











shown below. See Table 25-5 on page 282 for detailed description and mapping of the Extended Fuse byte.

Bit 7 6 5 3 2 0 4 1 Rd FHB7 FHB6 FHB5 FHB4 FHB3 FHB2 FHB1 FHB0

Fuse and Lock bits that are programmed, will be read as zero. Fuse and Lock bits that are unprogrammed, will be read as one.

#### 23.1.4 Preventing Flash Corruption

During periods of low  $V_{CC}$ , the Flash program can be corrupted because the supply voltage is too low for the CPU and the Flash to operate properly. These issues are the same as for board level systems using the Flash, and the same design solutions should be applied.

A Flash program corruption can be caused by two situations when the voltage is too low. First, a regular write sequence to the Flash requires a minimum voltage to operate correctly. Secondly, the CPU itself can execute instructions incorrectly, if the supply voltage for executing instructions is too low.

Flash corruption can easily be avoided by following these design recommendations (one is sufficient):

- Keep the AVR RESET active (low) during periods of insufficient power supply voltage. This can be done by enabling the internal Brown-out Detector (BOD) if the operating voltage matches the detection level. If not, an external low V<sub>CC</sub> reset protection circuit can be used. If a reset occurs while a write operation is in progress, the write operation will be completed provided that the power supply voltage is sufficient.
- Keep the AVR core in Power-down sleep mode during periods of low V<sub>CC</sub>. This will prevent the CPU from attempting to decode and execute instructions, effectively protecting the SPMCSR Register and thus the Flash from unintentional writes.

#### 23.1.5 Programming Time for Flash when Using SPM

The calibrated RC Oscillator is used to time Flash accesses. Table 24-5 shows the typical programming time for Flash accesses from the CPU.

#### Table 23-1. SPM Programming Time

| Symbol                                                           | Min Programming Time | Max Programming Time |
|------------------------------------------------------------------|----------------------|----------------------|
| Flash write (Page Erase, Page Write, and write Lock bits by SPM) | 3.7 ms               | 4.5 ms               |

#### 23.1.6 Simple Assembly Code Example for a Boot Loader

Note that the RWWSB bit will always be read as zero in ATmega48. Nevertheless, it is recommended to check this bit as shown in the code example, to ensure compatibility with devices supporting Read-While-Write.





#### 24.7.1 Performing Page Erase by SPM

To execute Page Erase, set up the address in the Z-pointer, write "X0000011" to SPMCSR and execute SPM within four clock cycles after writing SPMCSR. The data in R1 and R0 is ignored. The page address must be written to PCPAGE in the Z-register. Other bits in the Z-pointer will be ignored during this operation.

- Page Erase to the RWW section: The NRWW section can be read during the Page Erase.
- Page Erase to the NRWW section: The CPU is halted during the operation.

#### 24.7.2 Filling the Temporary Buffer (Page Loading)

To write an instruction word, set up the address in the Z-pointer and data in R1:R0, write "00000001" to SPMCSR and execute SPM within four clock cycles after writing SPMCSR. The content of PCWORD in the Z-register is used to address the data in the temporary buffer. The temporary buffer will auto-erase after a Page Write operation or by writing the RWWSRE bit in SPMCSR. It is also erased after a system reset. Note that it is not possible to write more than one time to each address without erasing the temporary buffer.

If the EEPROM is written in the middle of an SPM Page Load operation, all data loaded will be lost.

#### 24.7.3 Performing a Page Write

To execute Page Write, set up the address in the Z-pointer, write "X0000101" to SPMCSR and execute SPM within four clock cycles after writing SPMCSR. The data in R1 and R0 is ignored. The page address must be written to PCPAGE. Other bits in the Z-pointer must be written to zero during this operation.

- Page Write to the RWW section: The NRWW section can be read during the Page Write.
- Page Write to the NRWW section: The CPU is halted during the operation.

#### 24.7.4 Using the SPM Interrupt

If the SPM interrupt is enabled, the SPM interrupt will generate a constant interrupt when the SELFPRGEN bit in SPMCSR is cleared. This means that the interrupt can be used instead of polling the SPMCSR Register in software. When using the SPM interrupt, the Interrupt Vectors should be moved to the BLS section to avoid that an interrupt is accessing the RWW section when it is blocked for reading. How to move the interrupts is described in "Watchdog Timer" on page 49.

#### 24.7.5 Consideration While Updating BLS

Special care must be taken if the user allows the Boot Loader section to be updated by leaving Boot Lock bit11 unprogrammed. An accidental write to the Boot Loader itself can corrupt the entire Boot Loader, and further software updates might be impossible. If it is not necessary to change the Boot Loader software itself, it is recommended to program the Boot Lock bit11 to protect the Boot Loader software from any internal software changes.

#### 24.7.6 Prevent Reading the RWW Section During Self-Programming

During Self-Programming (either Page Erase or Page Write), the RWW section is always blocked for reading. The user software itself must prevent that this section is addressed during the self programming operation. The RWWSB in the SPMCSR will be set as long as the RWW section is busy. During Self-Programming the Interrupt Vector table should be moved to the BLS as described in "Watchdog Timer" on page 49, or the interrupts must be disabled. Before addressing the RWW section after the programming is completed, the user software must clear

## 272 ATmega48/88/168

#### 25.7.8 Programming the Fuse Low Bits

The algorithm for programming the Fuse Low bits is as follows (refer to "Programming the Flash" on page 287 for details on Command and Data loading):

- 1. A: Load Command "0100 0000".
- 2. C: Load Data Low Byte. Bit n = "0" programs and bit n = "1" erases the Fuse bit.
- 3. Give  $\overline{WR}$  a negative pulse and wait for RDY/ $\overline{BSY}$  to go high.

#### 25.7.9 Programming the Fuse High Bits

The algorithm for programming the Fuse High bits is as follows (refer to "Programming the Flash" on page 287 for details on Command and Data loading):

- 1. A: Load Command "0100 0000".
- 2. C: Load Data Low Byte. Bit n = "0" programs and bit n = "1" erases the Fuse bit.
- 3. Set BS1 to "1" and BS2 to "0". This selects high data byte.
- 4. Give  $\overline{WR}$  a negative pulse and wait for RDY/ $\overline{BSY}$  to go high.
- 5. Set BS1 to "0". This selects low data byte.

#### 25.7.10 Programming the Extended Fuse Bits

The algorithm for programming the Extended Fuse bits is as follows (refer to "Programming the Flash" on page 287 for details on Command and Data loading):

- 1. 1. A: Load Command "0100 0000".
- 2. 2. C: Load Data Low Byte. Bit n = "0" programs and bit n = "1" erases the Fuse bit.
- 3. 3. Set BS1 to "0" and BS2 to "1". This selects extended data byte.
- 4. 4. Give  $\overline{WR}$  a negative pulse and wait for RDY/BSY to go high.
- 5. 5. Set BS2 to "0". This selects low data byte.

#### Figure 25-5. Programming the FUSES Waveforms



#### 25.7.11 Programming the Lock Bits

The algorithm for programming the Lock bits is as follows (refer to "Programming the Flash" on page 287 for details on Command and Data loading):





| $T_A = -40^{\circ}C$ to 85°C, $V_{CC} = 1.8V$ to | 5.5V (unless otherwise noted) | (Continued) |
|--------------------------------------------------|-------------------------------|-------------|
|--------------------------------------------------|-------------------------------|-------------|

| Symbol            | Parameter                                  | Condition                                               | Min. <sup>(5)</sup> | Тур.       | Max. <sup>(5)</sup> | Units |
|-------------------|--------------------------------------------|---------------------------------------------------------|---------------------|------------|---------------------|-------|
| R <sub>RST</sub>  | Reset Pull-up Resistor                     |                                                         | 30                  |            | 60                  | kΩ    |
| R <sub>PU</sub>   | I/O Pin Pull-up Resistor                   |                                                         | 20                  |            | 50                  | kΩ    |
|                   |                                            | Active 1MHz, V <sub>CC</sub> = 2V<br>(ATmega48/88/168V) |                     |            | 0.55                | mA    |
|                   |                                            | Active 4MHz, V <sub>CC</sub> = 3V<br>(ATmega48/88/168L) |                     |            | 3.5                 | mA    |
|                   | Dower Cupply Current(6)                    | Active 8MHz, V <sub>CC</sub> = 5V<br>(ATmega48/88/168)  |                     |            | 12                  | mA    |
| I <sub>CC</sub>   |                                            | Idle 1MHz, V <sub>CC</sub> = 2V<br>(ATmega48/88/168V)   |                     | 0.25       | 0.5                 | mA    |
|                   |                                            | Idle 4MHz, V <sub>CC</sub> = 3V<br>(ATmega48/88/168L)   |                     |            | 1.5                 | mA    |
|                   |                                            | Idle 8MHz, V <sub>CC</sub> = 5V<br>(ATmega48/88/168)    |                     |            | 5.5                 | mA    |
|                   | Deview devie meede                         | WDT enabled, $V_{CC} = 3V$                              |                     | <8         | 15                  | μA    |
|                   | Power-down mode                            | WDT disabled, $V_{CC} = 3V$                             |                     | <1         | 2                   | μA    |
| V <sub>ACIO</sub> | Analog Comparator<br>Input Offset Voltage  | $V_{CC} = 5V$<br>$V_{in} = V_{CC}/2$                    |                     | <10        | 40                  | mV    |
| I <sub>ACLK</sub> | Analog Comparator<br>Input Leakage Current | $V_{CC} = 5V$ $V_{in} = V_{CC}/2$                       | -50                 |            | 50                  | nA    |
| t <sub>ACID</sub> | Analog Comparator<br>Propagation Delay     | V <sub>CC</sub> = 2.7V<br>V <sub>CC</sub> = 4.0V        |                     | 750<br>500 |                     | ns    |

Notes: 1. "Max" means the highest value where the pin is guaranteed to be read as low

2. "Min" means the lowest value where the pin is guaranteed to be read as high

Although each I/O port can sink more than the test conditions (20mA at V<sub>CC</sub> = 5V, 10mA at V<sub>CC</sub> = 3V) under steady state conditions (non-transient), the following must be observed:

- ATmega48:
- 1] The sum of all IOL, for ports C0 C5, should not exceed 100 mA.
- 2] The sum of all IOL, for ports C6, D0 D4, should not exceed 100 mA.
- 3] The sum of all IOL, for ports B0 B7, D5 D7, should not exceed 100 mA.
- ATmega88/168:
- 1] The sum of all IOL, for ports C0 C5, should not exceed 100 mA.
- 2] The sum of all IOL, for ports C6, D0 D4, should not exceed 100 mA.
- 3] The sum of all IOL, for ports B0 B7, D5 D7, should not exceed 100 mA.

If IOL exceeds the test condition, VOL may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test condition.

- Although each I/O port can source more than the test conditions (20mA at V<sub>CC</sub> = 5V, 10mA at V<sub>CC</sub> = 3V) under steady state conditions (non-transient), the following must be observed:
  - ATmega48:
  - 1] The sum of all IOH, for ports C0 C5, should not exceed 100 mA.
  - 2] The sum of all IOH, for ports C6, D0 D4, should not exceed 100 mA.
  - 3] The sum of all IOH, for ports B0 B7, D5 D7, should not exceed 100 mA.
  - ATmega88/168:
  - 1] The sum of all IOH, for ports C0 C5, should not exceed 100 mA.
  - 2] The sum of all IOH, for ports C6, D0 D4, should not exceed 100 mA.
  - 3] The sum of all IOH, for ports B0 B7, D5 D7, should not exceed 100 mA.



#### Figure 26-4. 2-wire Serial Bus Timing



### 26.7 SPI Timing Characteristics

See Figure 26-5 and Figure 26-6 for details.

**Table 26-3.**SPI Timing Parameters

|    | Description                 | Mode   | Min                 | Тур                    | Мах  |    |
|----|-----------------------------|--------|---------------------|------------------------|------|----|
| 1  | SCK period                  | Master |                     | See Table 16-4         |      |    |
| 2  | SCK high/low                | Master |                     | 50% duty cycle         |      |    |
| 3  | Rise/Fall time              | Master |                     | 3.6                    |      |    |
| 4  | Setup                       | Master |                     | 10                     |      |    |
| 5  | Hold                        | Master |                     | 10                     |      |    |
| 6  | Out to SCK                  | Master |                     | 0.5 • t <sub>sck</sub> |      |    |
| 7  | SCK to out                  | Master |                     | 10                     |      |    |
| 8  | SCK to out high             | Master |                     | 10                     |      |    |
| 9  | SS low to out               | Slave  |                     | 15                     |      |    |
| 10 | SCK period                  | Slave  | 4 ∙ t <sub>ck</sub> |                        |      | ns |
| 11 | SCK high/low <sup>(1)</sup> | Slave  | 2 ∙ t <sub>ck</sub> |                        |      |    |
| 12 | Rise/Fall time              | Slave  |                     |                        | 1600 |    |
| 13 | Setup                       | Slave  | 10                  |                        |      |    |
| 14 | Hold                        | Slave  | t <sub>ck</sub>     |                        |      |    |
| 15 | SCK to out                  | Slave  |                     | 15                     |      |    |
| 16 | SCK to SS high              | Slave  | 20                  |                        |      |    |
| 17 | SS high to tri-state        | Slave  |                     | 10                     |      |    |
| 18 | SS low to SCK               | Slave  | 20                  |                        |      |    |

Note: 1. In SPI Programming mode the minimum SCK high/low period is:

- 2  $t_{CLCL}$  for  $f_{CK}$  < 12 MHz
- 3  $t_{CLCL}$  for  $f_{CK}$  > 12 MHz
- 2. All DC Characteristics contained in this datasheet are based on simulation and characterization of other AVR microcontrollers manufactured in the same process technology. These values are preliminary values representing design targets, and will be updated after characterization of actual silicon.







Figure 27-3. Active Supply Current vs. V<sub>CC</sub> (Internal RC Oscillator, 128 kHz)









ANALOG COMPARATOR CURRENT vs.  $V_{\text{CC}}$ 





### 30. Ordering Information

### 30.1 ATmega48

| Speed (MHz) | Power Supply | Ordering Code                 | Package <sup>(1)</sup> | Operational Range |
|-------------|--------------|-------------------------------|------------------------|-------------------|
|             |              | ATmega48V-10AI                | 32A                    |                   |
|             |              | ATmega48V-10PI                | 28P3                   |                   |
| 10(3)       | 10 55        | ATmega48V-10MI                | 32M1-A                 | Industrial        |
| 10(**       | 1.6 - 5.5    | ATmega48V-10AU <sup>(2)</sup> | 32A                    | (-40°C to 85°C)   |
|             |              | ATmega48V-10PU <sup>(2)</sup> | 28P3                   |                   |
|             |              | ATmega48V-10MU <sup>(2)</sup> | 32M1-A                 |                   |
|             |              | ATmega48-20AI                 | 32A                    |                   |
|             |              | ATmega48-20PI                 | 28P3                   |                   |
| 20(3)       |              | ATmega48-20MI                 | 32M1-A                 | Industrial        |
| 20(3)       | 2.7 - 5.5    | ATmega48-20AU <sup>(2)</sup>  | 32A                    | (-40°C to 85°C)   |
|             |              | ATmega48-20PU <sup>(2)</sup>  | 28P3                   |                   |
|             |              | ATmega48-20MU <sup>(2)</sup>  | 32M1-A                 |                   |

Note: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.

2. Pb-free packaging alternative, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.

3. See Figure 26-2 on page 302 and Figure 26-3 on page 302.

|        | Package Type                                                                                      |
|--------|---------------------------------------------------------------------------------------------------|
| 32A    | 32-lead, Thin (1.0 mm) Plastic Quad Flat Package (TQFP)                                           |
| 28P3   | 28-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)                                          |
| 32M1-A | 32-pad, 5 x 5 x 1.0 body, Lead Pitch 0.50 mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF) |





|                | 6.10Timer/Counter Oscillator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                  |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
|                | 6.11System Clock Prescaler                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                  |
| 7              | Power Management and Sleep Modes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                  |
|                | 7.1Idle Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                  |
|                | 7.2ADC Noise Reduction Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                  |
|                | 7.3Power-down Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                  |
|                | 7.4Power-save Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                  |
|                | 7.5Standby Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                  |
|                | 7.6Power Reduction Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                  |
|                | 7.7Minimizing Power Consumption                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 41               |
| 8              | System Control and Reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 43               |
|                | 8.1 Internal Voltage Reference                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                  |
|                | 8.2Watchdog Timer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                  |
| 9              | Interrupts                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 54               |
|                | 9.1Interrupt Vectors in ATmega48                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 54               |
|                | 9.2Interrupt Vectors in ATmega88                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                  |
|                | 9.3Interrupt Vectors in ATmega168                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 59               |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                  |
| 10             | I/O-Ports                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  |
| 10             | 10.1Introduction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | <b> 64</b><br>64 |
| 10             | 10.1Introduction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                  |
| 10             | 10.1Introduction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                  |
| 10             | I/O-Ports         10.1Introduction         10.2Ports as General Digital I/O         10.3Alternate Port Functions         10.4Register Description for I/O Ports                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                  |
| 10<br>11       | I/O-Ports         10.1Introduction         10.2Ports as General Digital I/O         10.3Alternate Port Functions         10.4Register Description for I/O Ports         External Interrupts                                                                                                                                                                                                                                                                                                                                                                                                                              |                  |
| 10<br>11       | I/O-Ports         10.1Introduction         10.2Ports as General Digital I/O         10.3Alternate Port Functions         10.4Register Description for I/O Ports         External Interrupts         11.1Pin Change Interrupt Timing                                                                                                                                                                                                                                                                                                                                                                                      |                  |
| 10<br>11<br>12 | I/O-Ports         10.1Introduction         10.2Ports as General Digital I/O         10.3Alternate Port Functions         10.4Register Description for I/O Ports <b>External Interrupts</b> 11.1Pin Change Interrupt Timing <b>8-bit Timer/Counter0 with PWM</b>                                                                                                                                                                                                                                                                                                                                                          |                  |
| 10<br>11<br>12 | I/O-Ports         10.1Introduction         10.2Ports as General Digital I/O         10.3Alternate Port Functions         10.4Register Description for I/O Ports <b>External Interrupts</b> 11.1Pin Change Interrupt Timing <b>8-bit Timer/Counter0 with PWM</b> 12.1Overview                                                                                                                                                                                                                                                                                                                                             |                  |
| 10<br>11<br>12 | I/O-Ports         10.1Introduction         10.2Ports as General Digital I/O         10.3Alternate Port Functions         10.4Register Description for I/O Ports <b>External Interrupts</b> 11.1Pin Change Interrupt Timing <b>8-bit Timer/Counter0 with PWM</b> 12.1Overview         12.2Timer/Counter Clock Sources                                                                                                                                                                                                                                                                                                     |                  |
| 10<br>11<br>12 | I/O-Ports         10.1Introduction         10.2Ports as General Digital I/O         10.3Alternate Port Functions         10.4Register Description for I/O Ports <b>External Interrupts</b> 11.1Pin Change Interrupt Timing <b>8-bit Timer/Counter0 with PWM</b> 12.1Overview         12.2Timer/Counter Clock Sources         12.3Counter Unit                                                                                                                                                                                                                                                                            |                  |
| 10<br>11<br>12 | <ul> <li>I/O-Ports</li> <li>10.1Introduction</li> <li>10.2Ports as General Digital I/O</li> <li>10.3Alternate Port Functions</li> <li>10.4Register Description for I/O Ports</li> <li>I0.4Register Description for I/O Ports</li> <li>I1.1Pin Change Interrupts</li> <li>I1.1Pin Change Interrupt Timing</li> <li>8-bit Timer/Counter0 with PWM</li> <li>12.1Overview</li> <li>12.2Timer/Counter Clock Sources</li> <li>12.3Counter Unit</li> <li>12.4Output Compare Unit</li> </ul>                                                                                                                                     |                  |
| 10<br>11<br>12 | I/O-Ports         10.1Introduction         10.2Ports as General Digital I/O         10.3Alternate Port Functions         10.4Register Description for I/O Ports <b>External Interrupts</b> 11.1Pin Change Interrupt Timing <b>8-bit Timer/Counter0 with PWM</b> 12.1Overview         12.2Timer/Counter Clock Sources         12.3Counter Unit         12.4Output Compare Unit         12.5Compare Match Output Unit                                                                                                                                                                                                      |                  |
| 10<br>11<br>12 | I/O-Ports         10.1Introduction         10.2Ports as General Digital I/O         10.3Alternate Port Functions         10.4Register Description for I/O Ports         10.4Register Description for I/O Ports         11.1Pin Change Interrupts         11.1Pin Change Interrupt Timing         12.1Overview         12.2Timer/Counter Clock Sources         12.3Counter Unit         12.4Output Compare Unit         12.5Compare Match Output Unit         12.6Modes of Operation                                                                                                                                      |                  |
| 10<br>11<br>12 | I/O-Ports         10.1Introduction         10.2Ports as General Digital I/O         10.3Alternate Port Functions         10.4Register Description for I/O Ports         10.4Register Description for I/O Ports         11.1Pin Change Interrupts         11.1Pin Change Interrupt Timing         8-bit Timer/Counter0 with PWM         12.1Overview         12.2Timer/Counter Clock Sources         12.3Counter Unit         12.4Output Compare Unit         12.5Compare Match Output Unit         12.6Modes of Operation         12.7Timer/Counter Timing Diagrams                                                      |                  |
| 10<br>11<br>12 | I/O-Ports         10.1Introduction         10.2Ports as General Digital I/O         10.3Alternate Port Functions         10.4Register Description for I/O Ports         10.4Register Description for I/O Ports         11.1Pin Change Interrupts         11.1Pin Change Interrupt Timing         8-bit Timer/Counter0 with PWM         12.1Overview         12.2Timer/Counter Clock Sources         12.3Counter Unit         12.4Output Compare Unit         12.5Compare Match Output Unit         12.6Modes of Operation         12.7Timer/Counter Timing Diagrams         12.88-bit Timer/Counter Register Description |                  |