



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                       |
|----------------------------|-----------------------------------------------------------------------|
| Product Status             | Active                                                                |
| Core Processor             | ARM® Cortex®-M0+                                                      |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 40MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                             |
| Peripherals                | LVD, POR, PWM, WDT                                                    |
| Number of I/O              | 57                                                                    |
| Program Memory Size        | 16KB (16K x 8)                                                        |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | 256 x 8                                                               |
| RAM Size                   | 2K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                           |
| Data Converters            | A/D 16x12b                                                            |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 64-LQFP                                                               |
| Supplier Device Package    | 64-LQFP (10x10)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/s9keazn16aclh |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Package options
  - 64-pin LQFP
  - 32-pin LQFP

## 1 Ordering parts

### 1.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to **nxp.com** and perform a part number search for the following device numbers: KEAZN64.

### 2 Part identification

## 2.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

### 2.2 Format

Part numbers for this device have the following format:

Q B KEA A C FFF M T PP N

### 2.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description          | Values                                                                                       |
|-------|----------------------|----------------------------------------------------------------------------------------------|
| Q     | Qualification status | <ul><li>S = Automotive qualified</li><li>P = Prequalification</li></ul>                      |
| В     | Memory type          | • 9 = Flash                                                                                  |
| KEA   | Kinetis Auto family  | • KEA                                                                                        |
| A     | Key attribute        | <ul> <li>Z = M0+ core</li> <li>F = M4 W/ DSP &amp; FPU</li> <li>C= M4 W/ AP + FPU</li> </ul> |
| С     | CAN availability     | N = CAN not available (Blank) = CAN available                                                |

| Field | Description               | Values                                                                                                |
|-------|---------------------------|-------------------------------------------------------------------------------------------------------|
| FFF   | Program flash memory size | <ul> <li>16 = 16 KB</li> <li>32 = 32 KB</li> <li>64 = 64 KB</li> </ul>                                |
| М     | Maskset revision          | <ul> <li>A = 1<sup>st</sup> Fab version</li> <li>B = Revision after 1<sup>st</sup> version</li> </ul> |
| Т     | Temperature range (°C)    | <ul> <li>C = -40 to 85</li> <li>V = -40 to 105</li> <li>M = -40 to 125</li> </ul>                     |
| PP    | Package identifier        | <ul> <li>LC = 32 LQFP (7 mm x 7 mm)</li> <li>LH = 64 LQFP (10 mm x 10 mm)</li> </ul>                  |
| N     | Packaging type            | <ul><li>R = Tape and reel</li><li>(Blank) = Trays</li></ul>                                           |

## 2.4 Example

This is an example part number:

S9KEAZN64AMLH

## 3 Ratings

## 3.1 Thermal handling ratings

| Symbol           | Description                   | Min.        | Max. | Unit | Notes |
|------------------|-------------------------------|-------------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | <b>-</b> 55 | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free |             | 260  | °C   | 2     |

- 1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.
- 2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

## 3.2 Moisture handling ratings

|   | Symbol | Description                | Min. | Max. | Unit | Notes |
|---|--------|----------------------------|------|------|------|-------|
| Ī | MSL    | Moisture sensitivity level | _    | 3    |      | 1     |

1. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

#### Nonswitching electrical specifications

Table 2. DC characteristics (continued)

| Symbol                       |                                                      | Descriptions                                                             |                                    | Min  | Typical <sup>1</sup> | Max  | Unit |
|------------------------------|------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------|------|----------------------|------|------|
| II <sub>INTOT</sub> I        | Total<br>leakage<br>combined<br>for all port<br>pins | Pins in high impedance<br>input mode                                     | $V_{IN} = V_{DD}$ or $V_{SS}$      | _    | _                    | 2    | μА   |
| R <sub>PU</sub>              | Pullup<br>resistors                                  | All digital inputs, when enabled (all I/O pins other than PTA2 and PTA3) | _                                  | 30.0 | _                    | 50.0 | kΩ   |
| R <sub>PU</sub> <sup>3</sup> | Pullup resistors                                     | PTA2 and PTA3 pins                                                       | _                                  | 30.0 | _                    | 60.0 | kΩ   |
| I <sub>IC</sub>              | DC                                                   | Single pin limit                                                         | $V_{IN} < V_{SS}, V_{IN} > V_{DD}$ | -2   | _                    | 2    | mA   |
|                              | injection<br>current <sup>4,</sup><br>5, 6           | Total MCU limit, includes sum of all stressed pins                       |                                    | -5   | _                    | 25   |      |
| C <sub>In</sub>              | Input capacitance, all pins                          |                                                                          | _                                  | _    | _                    | 7    | pF   |
| V <sub>RAM</sub>             | RA                                                   | M retention voltage                                                      | _                                  | 2.0  | _                    | _    | V    |

- 1. Typical values are measured at 25 °C. Characterized, not tested.
- 2. Only PTB4, PTB5, PTD0, PTD1, PTE0, PTE1, PTH0, and PTH1 support high current output.
- 3. The specified resistor value is the actual value internal to the device. The pullup value may appear higher when measured externally on the pin.
- All functional non-supply pins, except for PTA2 and PTA3, are internally clamped to V<sub>SS</sub> and V<sub>DD</sub>. PTA2 and PTA3 are true
  open drain I/O pins that are internally clamped to V<sub>SS</sub>.
- 5. Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger value.
- 6. Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If the positive injection current (V<sub>In</sub> > V<sub>DD</sub>) is higher than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in external power supply going out of regulation. Ensure that external V<sub>DD</sub> load will shunt current higher than maximum injection current when the MCU is not consuming power, such as when no system clock is present, or clock rate is very low (which would reduce overall power consumption).

Table 3. LVD and POR specification

| Symbol             | Descr                                                | iption                         | Min | Тур  | Max | Unit |
|--------------------|------------------------------------------------------|--------------------------------|-----|------|-----|------|
| V <sub>POR</sub>   | POR re-arr                                           | n voltage <sup>1</sup>         | 1.5 | 1.75 | 2.0 | V    |
| V <sub>LVDH</sub>  | Falling low-vo<br>threshold—high<br>1)               | range (LVDV =                  | 4.2 | 4.3  | 4.4 | V    |
| V <sub>LVW1H</sub> | Falling low-<br>voltage warning                      | Level 1 falling<br>(LVWV = 00) | 4.3 | 4.4  | 4.5 | V    |
| V <sub>LVW2H</sub> | threshold— high<br>range                             | Level 2 falling<br>(LVWV = 01) | 4.5 | 4.5  | 4.6 | V    |
| V <sub>LVW3H</sub> |                                                      | Level 3 falling<br>(LVWV = 10) | 4.6 | 4.6  | 4.7 | V    |
| V <sub>LVW4H</sub> |                                                      | Level 4 falling<br>(LVWV = 11) | 4.7 | 4.7  | 4.8 | V    |
| V <sub>HYSH</sub>  | High range low-voltage detect/<br>warning hysteresis |                                | _   | 100  | _   | mV   |

Table continues on the next page...

Table 3. LVD and POR specification (continued)

| Symbol             | Descr                                    | Description                                               |      | Тур  | Max  | Unit |
|--------------------|------------------------------------------|-----------------------------------------------------------|------|------|------|------|
| $V_{LVDL}$         |                                          | Falling low-voltage detect threshold—low range (LVDV = 0) |      | 2.61 | 2.66 | V    |
| V <sub>LVW1L</sub> | Falling low-<br>voltage warning          | Level 1 falling<br>(LVWV = 00)                            | 2.62 | 2.7  | 2.78 | V    |
| $V_{LVW2L}$        | threshold—low<br>range                   | Level 2 falling<br>(LVWV = 01)                            | 2.72 | 2.8  | 2.88 | V    |
| V <sub>LVW3L</sub> |                                          | Level 3 falling<br>(LVWV = 10)                            | 2.82 | 2.9  | 2.98 | V    |
| $V_{LVW4L}$        |                                          | Level 4 falling<br>(LVWV = 11)                            | 2.92 | 3.0  | 3.08 | V    |
| V <sub>HYSDL</sub> |                                          | Low range low-voltage detect hysteresis                   |      | 40   | _    | mV   |
| V <sub>HYSWL</sub> | Low range low-voltage warning hysteresis |                                                           | _    | 80   | _    | mV   |
| $V_{BG}$           | Buffered band                            | dgap output <sup>3</sup>                                  | 1.14 | 1.16 | 1.18 | V    |

- 1. Maximum is highest voltage that POR is guaranteed.
- 2. Rising thresholds are falling threshold + hysteresis.
- 3. voltage Factory trimmed at  $V_{DD}$  = 5.0 V, Temp = 125 °C



Figure 1. Typical  $V_{DD}$ - $V_{OH}$  Vs.  $I_{OH}$  (standard drive strength) ( $V_{DD}$  = 5 V)

#### Nonswitching electrical specifications



Figure 6. Typical  $V_{OL}$  Vs.  $I_{OL}$  (standard drive strength) ( $V_{DD} = 3 \text{ V}$ )



Figure 7. Typical  $V_{OL}$  Vs.  $I_{OL}$  (high drive strength) ( $V_{DD} = 5 \text{ V}$ )



Figure 8. Typical  $V_{OL}$  Vs.  $I_{OL}$  (high drive strength) ( $V_{DD} = 3 \text{ V}$ )

## 4.1.2 Supply current characteristics

This section includes information about power supply current in various operating modes.

Table 4. Supply current characteristics

| Parameter                                         | Symbol           | Bus Freq | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max | Unit  | Temp          |     |   |  |  |
|---------------------------------------------------|------------------|----------|---------------------|----------------------|-----|-------|---------------|-----|---|--|--|
| Run supply current FEI                            | RI <sub>DD</sub> | 20 MHz   | 5                   | 6.7                  | _   | mA    | –40 to 125 °C |     |   |  |  |
| mode, all modules clocks enabled; run from flash  |                  | 10 MHz   |                     | 4.5                  | _   |       |               |     |   |  |  |
| chabled, full from flash                          |                  | 1 MHz    |                     | 1.5                  | _   |       |               |     |   |  |  |
|                                                   |                  | 20 MHz   | 3                   | 6.6                  | _   |       |               |     |   |  |  |
|                                                   |                  | 10 MHz   |                     | 4.4                  | _   |       |               |     |   |  |  |
|                                                   |                  | 1 MHz    |                     | 1.45                 | _   |       |               |     |   |  |  |
| Run supply current FEI                            | RI <sub>DD</sub> | 20 MHz   | 5                   | 5.3                  | _   | mA    | –40 to 125 °C |     |   |  |  |
| mode, all modules clocks disabled; run from flash |                  | 10 MHz   |                     | 3.7                  | _   |       |               |     |   |  |  |
| disabled, full from flash                         |                  |          |                     |                      |     | 1 MHz |               | 1.5 | _ |  |  |
|                                                   |                  | 20 MHz   | 3                   | 5.3                  | _   |       |               |     |   |  |  |
|                                                   |                  | 10 MHz   |                     | 3.7                  | _   |       |               |     |   |  |  |
|                                                   |                  | 1 MHz    |                     | 1.4                  | _   |       |               |     |   |  |  |

Table continues on the next page...

#### Nonswitching electrical specifications

Table 4. Supply current characteristics (continued)

| Parameter                                              | Symbol           | Bus Freq | V <sub>DD</sub> (V) | Typical <sup>1</sup>   | Max      | Unit | Temp          |
|--------------------------------------------------------|------------------|----------|---------------------|------------------------|----------|------|---------------|
| Run supply current FBE                                 | RI <sub>DD</sub> | 20 MHz   | 5                   | 9                      | 14.8     | mA   | –40 to 125 °C |
| mode, all modules clocks enabled; run from RAM         |                  | 10 MHz   |                     | 5.2                    | _        |      |               |
| enabled, full from FiAW                                |                  | 1 MHz    |                     | 1.45                   | _        |      |               |
|                                                        |                  | 20 MHz   | 3                   | 8.8                    | 11.8     |      |               |
|                                                        |                  | 10 MHz   |                     | 5.1                    | _        |      |               |
|                                                        |                  | 1 MHz    |                     | 1.4                    | _        |      |               |
| Run supply current FBE                                 | RI <sub>DD</sub> | 20 MHz   | 5                   | 8                      | 12.3     | mA   | –40 to 125 °C |
| mode, all modules clocks disabled; run from RAM        |                  | 10 MHz   |                     | 4.4                    | _        |      |               |
| disabled, full from HAW                                |                  | 1 MHz    |                     | 1.35                   | _        |      |               |
|                                                        |                  | 20 MHz   | 3                   | 7.8                    | 9.2      |      |               |
|                                                        |                  | 10 MHz   |                     | 4.2                    | _        |      |               |
|                                                        |                  | 1 MHz    |                     | 1.3                    | _        |      |               |
| Wait mode current FEI                                  | WI <sub>DD</sub> | 20 MHz   | 5                   | 5.5                    | 7        | mA   | –40 to 125 °C |
| mode, all modules clocks enabled                       |                  | 10 MHz   |                     | 3.5                    | _        |      |               |
| enabled                                                |                  | 1 MHz    |                     | 1.4                    | _        |      |               |
|                                                        |                  | 20 MHz   | 3                   | 5.4                    | 6.9      |      |               |
|                                                        |                  | 10 MHz   |                     | 3.4                    | _        |      |               |
|                                                        |                  | 1 MHz    |                     | 1.4                    | _        |      |               |
| Stop mode supply current no                            | SI <sub>DD</sub> | _        | 5                   | 2                      | 145      | μΑ   | –40 to 125 °C |
| clocks active (except 1 kHz<br>LPO clock) <sup>2</sup> |                  | _        | 3                   | 1.9                    | 135      |      | –40 to 125 °C |
| ADC adder to Stop                                      | _                | _        | 5                   | 86 (64-pin             | _        | μA   | –40 to 125 °C |
| ADLPC = 1                                              |                  |          |                     | packages)              |          |      |               |
| ADLSMP = 1                                             |                  |          |                     | 42 (32-pin<br>package) |          |      |               |
| ADCO = 1                                               |                  |          | 3                   | 82 (64-pin             | _        |      |               |
| MODE = 10B                                             |                  |          |                     | packages)              |          |      |               |
| ADICLK = 11B                                           |                  |          |                     | 41 (32-pin<br>package) |          |      |               |
| ACMP adder to Stop                                     | _                | _        | 5                   | 12                     | <u> </u> | μA   | –40 to 125 °C |
|                                                        |                  |          | 3                   | 12                     | _        |      |               |
| LVD adder to stop <sup>3</sup>                         | _                | _        | 5                   | 128                    | _        | μA   | −40 to 125 °C |
|                                                        |                  |          | 3                   | 124                    | _        |      |               |

<sup>1.</sup> Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value.

<sup>2.</sup> RTC adder causes  $I_{\text{DD}}$  to increase typically by less than 1  $\mu\text{A};$  RTC clock source is 1 kHz LPO clock.

<sup>3.</sup> LVD is periodically woken up from Stop by 5% duty cycle. The period is equal to or less than 2 ms.

### 4.1.3 EMC performance

Electromagnetic compatibility (EMC) performance is highly dependent on the environment in which the MCU resides. Board design and layout, circuit topology choices, location and characteristics of external components as well as MCU software operation play a significant role in EMC performance. The system designer must consult the following NXP applications notes, available on **nxp.com** for advice and guidance specifically targeted at optimizing EMC performance.

- AN2321: Designing for Board Level Electromagnetic Compatibility
- AN1050: Designing for Electromagnetic Compatibility (EMC) with HCMOS Microcontrollers
- AN1263: Designing for Electromagnetic Compatibility with Single-Chip Microcontrollers
- AN2764: Improving the Transient Immunity Performance of Microcontroller-Based Applications
- AN1259: System Design and Layout Techniques for Noise Reduction in MCU-Based Systems

## 4.2 Switching specifications

### 4.2.1 Control timing

Table 5. Control timing

| Num | Rating                                                 | ı                              | Symbol              | Min                  | Typical <sup>1</sup> | Max  | Unit |
|-----|--------------------------------------------------------|--------------------------------|---------------------|----------------------|----------------------|------|------|
| 1   | System and core clock                                  |                                | f <sub>Sys</sub>    | DC                   | _                    | 40   | MHz  |
| 2   | Bus frequency (t <sub>cyc</sub> = 1/f <sub>Bus</sub> ) |                                | f <sub>Bus</sub>    | DC                   | _                    | 20   | MHz  |
| 3   | Internal low power oscillator f                        | requency                       | f <sub>LPO</sub>    | 0.67                 | 1.0                  | 1.25 | KHz  |
| 4   | External reset pulse width <sup>2</sup>                |                                | t <sub>extrst</sub> | 1.5 ×                | _                    | _    | ns   |
|     |                                                        |                                |                     | t <sub>cyc</sub>     |                      |      |      |
| 5   | Reset low drive                                        |                                | t <sub>rstdrv</sub> | $34 \times t_{cyc}$  | _                    | _    | ns   |
| 6   | IRQ pulse width                                        | Asynchronous path <sup>2</sup> | t <sub>ILIH</sub>   | 100                  | _                    | _    | ns   |
|     |                                                        | Synchronous path <sup>3</sup>  | t <sub>IHIL</sub>   | $1.5 \times t_{cyc}$ | _                    | _    | ns   |
| 7   | Keyboard interrupt pulse                               | Asynchronous path <sup>2</sup> | t <sub>ILIH</sub>   | 100                  | _                    | _    | ns   |
|     | width                                                  | Synchronous path               | t <sub>IHIL</sub>   | $1.5 \times t_{cyc}$ | _                    | _    | ns   |
| 8   | Port rise and fall time -                              | _                              | t <sub>Rise</sub>   | _                    | 10.2                 | _    | ns   |
|     | Normal drive strength (load<br>= 50 pF) <sup>4</sup>   |                                | t <sub>Fall</sub>   | _                    | 9.5                  | _    | ns   |
|     | Port rise and fall time - high                         | _                              | t <sub>Rise</sub>   | _                    | 5.4                  | _    | ns   |
|     | drive strength (load = 50 pF) <sup>4</sup>             |                                | t <sub>Fall</sub>   | _                    | 4.6                  | _    | ns   |

#### **Switching specifications**

- Typical values are based on characterization data at V<sub>DD</sub> = 5.0 V, 25 °C unless otherwise stated.
- This is the shortest pulse that is guaranteed to be recognized as a RESET pin request.
- 3. This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In stop mode, the synchronizer is bypassed so shorter pulses can be recognized.
- 4. Timing is shown with respect to 20% V<sub>DD</sub> and 80% V<sub>DD</sub> levels. Temperature range -40 °C to 125 °C.



Figure 10. KBIPx timing

### 4.2.2 FTM module timing

Synchronizer circuits determine the shortest input pulses that can be recognized or the fastest clock that can be used as the optional external source to the timer counter. These synchronizers operate from the current bus rate clock.

| Function                  | Symbol            | Min | Max                 | Unit             |
|---------------------------|-------------------|-----|---------------------|------------------|
| External clock frequency  | f <sub>TCLK</sub> | 0   | f <sub>Bus</sub> /4 | Hz               |
| External clock period     | t <sub>TCLK</sub> | 4   | _                   | t <sub>cyc</sub> |
| External clock high time  | t <sub>clkh</sub> | 1.5 | _                   | t <sub>cyc</sub> |
| External clock low time   | t <sub>clkl</sub> | 1.5 | _                   | t <sub>cyc</sub> |
| Input capture pulse width | t <sub>ICPW</sub> | 1.5 | _                   | t <sub>cyc</sub> |

Table 6. FTM input timing



Figure 11. Timer external clock

#### Peripheral operating requirements and behaviors

- 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 5. Thermal resistance between the die and the solder pad on the bottom of the package. Interface resistance is ignored.
- 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization.

The average chip-junction temperature (T<sub>J</sub>) in °C can be obtained from:

$$T_J = T_A + (P_D \times \theta_{JA})$$

Where:

 $T_A = Ambient temperature, °C$ 

 $\theta_{IA}$  = Package thermal resistance, junction-to-ambient, °C/W

$$P_D = P_{int} + P_{I/O}$$

 $P_{int} = I_{DD} \times V_{DD}$ , Watts - chip internal power

 $P_{I/O}$  = Power dissipation on input and output pins - user determined

For most applications,  $P_{I/O} \ll P_{int}$  and can be neglected. An approximate relationship between  $P_D$  and  $T_J$  (if  $P_{I/O}$  is neglected) is:

$$P_D = K \div (T_J + 273 \, ^{\circ}C)$$

Solving the equations above for K gives:

$$K = P_D \times (T_A + 273 \text{ }^{\circ}C) + \theta_{IA} \times (P_D)^2$$

where K is a constant pertaining to the particular part. K can be determined by measuring  $P_D$  (at equilibrium) for an known  $T_A$ . Using this value of K, the values of  $P_D$  and  $P_D$  and  $P_D$  and  $P_D$  are obtained by solving the above equations iteratively for any value of  $P_D$ .

## 5 Peripheral operating requirements and behaviors

### 5.1 Core modules

#### 5.1.1 SWD electricals

Table 8. SWD full voltage range electricals

| Symbol | Description                    | Min. | Max. | Unit |
|--------|--------------------------------|------|------|------|
|        | Operating voltage              | 2.7  | 5.5  | V    |
| J1     | SWD_CLK frequency of operation |      |      |      |

# 5.2 External oscillator (OSC) and ICS characteristics

Table 9. OSC and ICS specifications (temperature range = -40 to 125 °C ambient)

| Num |                                                                                                | Characteristic                              | Symbol               | Min   | Typical <sup>1</sup>  | Max     | Unit |
|-----|------------------------------------------------------------------------------------------------|---------------------------------------------|----------------------|-------|-----------------------|---------|------|
| 1   | Crystal or                                                                                     | Low range (RANGE = 0)                       | f <sub>lo</sub>      | 31.25 | 32.768                | 39.0625 | kHz  |
|     | resonator<br>frequency                                                                         | High range (RANGE = 1)                      | f <sub>hi</sub>      | 4     | _                     | 20      | MHz  |
| 2   | Lo                                                                                             | oad capacitors                              | C1, C2               |       | See Note <sup>2</sup> |         |      |
| 3   | Feedback resistor                                                                              | Low Frequency, Low-Power Mode <sup>3</sup>  | R <sub>F</sub>       | _     | _                     | _       | ΜΩ   |
|     |                                                                                                | Low Frequency, High-Gain<br>Mode            |                      | _     | 10                    | _       | ΜΩ   |
|     |                                                                                                | High Frequency, Low-Power Mode              |                      | _     | 1                     | _       | ΜΩ   |
|     |                                                                                                | High Frequency, High-Gain<br>Mode           |                      | _     | 1                     | _       | ΜΩ   |
| 4   | Series resistor -                                                                              | Low-Power Mode <sup>3</sup>                 | R <sub>S</sub>       | _     | 0                     | _       | kΩ   |
|     | Low Frequency                                                                                  | High-Gain Mode                              |                      | _     | 200                   | _       | kΩ   |
| 5   | Series resistor -<br>High Frequency                                                            | Low-Power Mode <sup>3</sup>                 | R <sub>S</sub>       | _     | 0                     | _       | kΩ   |
|     | Series resistor -                                                                              | 4 MHz                                       |                      | _     | 0                     | _       | kΩ   |
|     | High Frequency,<br>High-Gain Mode                                                              | 8 MHz                                       |                      | _     | 0                     | _       | kΩ   |
|     |                                                                                                | 16 MHz                                      |                      | _     | 0                     | _       | kΩ   |
| 6   | Crystal start-up                                                                               | Low range, low power                        | t <sub>CSTL</sub>    | _     | 1000                  | _       | ms   |
|     | time low range = 32.768 kHz                                                                    | Low range, high gain                        |                      | _     | 800                   | _       | ms   |
|     | crystal; High                                                                                  | High range, low power                       | t <sub>CSTH</sub>    | _     | 3                     | _       | ms   |
|     | range = 20 MHz<br>crystal <sup>4,5</sup>                                                       | High range, high gain                       |                      | _     | 1.5                   | _       | ms   |
| 7   | Internal r                                                                                     | eference start-up time                      | t <sub>IRST</sub>    | _     | 20                    | 50      | μs   |
| 8   | Internal reference                                                                             | ce clock (IRC) frequency trim range         | f <sub>int_t</sub>   | 31.25 | _                     | 39.0625 | kHz  |
| 9   | Internal<br>reference clock<br>frequency,<br>factory trimmed                                   | T = 125 °C, V <sub>DD</sub> = 5 V           | f <sub>int_ft</sub>  | _     | 31.25                 | _       | kHz  |
| 10  | DCO output frequency range                                                                     | FLL reference = fint_t, flo, or fhi/RDIV    | f <sub>dco</sub>     | _     | _                     | _       | MHz  |
| 11  | Factory trimmed internal oscillator accuracy                                                   | T = 125 °C, V <sub>DD</sub> = 5 V           | Δf <sub>int_ft</sub> | -0.8  | _                     | 0.8     | %    |
| 12  | Deviation of IRC<br>over temperature<br>when trimmed at<br>T = 25 °C, V <sub>DD</sub> =<br>5 V | Over temperature range from -40 °C to 125°C | $\Delta f_{int\_t}$  | -1    | _                     | 0.8     | %    |

## 5.3 NVM specifications

This section provides details about program/erase times and program/erase endurance for the flash and EEPROM memories.

Table 10. Flash and EEPROM characteristics

| Characteristic                                                                                                        | Symbol                  | Min <sup>1</sup> | Typical <sup>2</sup> | Max <sup>3</sup> | Unit <sup>4</sup> |
|-----------------------------------------------------------------------------------------------------------------------|-------------------------|------------------|----------------------|------------------|-------------------|
| Supply voltage for program/erase –40 °C to 125 °C                                                                     | V <sub>prog/erase</sub> | 2.7              | _                    | 5.5              | V                 |
| Supply voltage for read operation                                                                                     | V <sub>Read</sub>       | 2.7              | _                    | 5.5              | V                 |
| NVM Bus frequency                                                                                                     | f <sub>NVMBUS</sub>     | 1                | _                    | 20               | MHz               |
| NVM Operating frequency                                                                                               | f <sub>NVMOP</sub>      | 0.8              | 1                    | 1.05             | MHz               |
| Erase Verify All Blocks                                                                                               | t <sub>VFYALL</sub>     | _                | _                    | 2605             | t <sub>cyc</sub>  |
| Erase Verify Flash Block                                                                                              | t <sub>RD1BLK</sub>     | _                | _                    | 2579             | t <sub>cyc</sub>  |
| Erase Verify EEPROM Block                                                                                             | t <sub>RD1BLK</sub>     | _                | _                    | 810              | t <sub>cyc</sub>  |
| Erase Verify Flash Section                                                                                            | t <sub>RD1SEC</sub>     | _                | _                    | 485              | t <sub>cyc</sub>  |
| Erase Verify EEPROM Section                                                                                           | t <sub>DRD1SEC</sub>    | _                | _                    | 555              | t <sub>cyc</sub>  |
| Read Once                                                                                                             | t <sub>RDONCE</sub>     | _                | _                    | 464              | t <sub>cyc</sub>  |
| Program Flash (2 word)                                                                                                | t <sub>PGM2</sub>       | 0.12             | 0.13                 | 0.31             | ms                |
| Program Flash (4 word)                                                                                                | t <sub>PGM4</sub>       | 0.21             | 0.21                 | 0.49             | ms                |
| Program Once                                                                                                          | t <sub>PGMONCE</sub>    | 0.20             | 0.21                 | 0.21             | ms                |
| Program EEPROM (1 Byte)                                                                                               | t <sub>DPGM1</sub>      | 0.10             | 0.10                 | 0.27             | ms                |
| Program EEPROM (2 Byte)                                                                                               | t <sub>DPGM2</sub>      | 0.17             | 0.18                 | 0.43             | ms                |
| Program EEPROM (3 Byte)                                                                                               | t <sub>DPGM3</sub>      | 0.25             | 0.26                 | 0.60             | ms                |
| Program EEPROM (4 Byte)                                                                                               | t <sub>DPGM4</sub>      | 0.32             | 0.33                 | 0.77             | ms                |
| Erase All Blocks                                                                                                      | t <sub>ERSALL</sub>     | 95.42            | 100.18               | 100.30           | ms                |
| Erase Flash Block                                                                                                     | t <sub>ERSBLK</sub>     | 95.42            | 100.18               | 100.30           | ms                |
| Erase Flash Sector                                                                                                    | t <sub>ERSPG</sub>      | 19.10            | 20.05                | 20.09            | ms                |
| Erase EEPROM Sector                                                                                                   | t <sub>DERSPG</sub>     | 4.81             | 5.05                 | 20.57            | ms                |
| Unsecure Flash                                                                                                        | t <sub>UNSECU</sub>     | 95.42            | 100.19               | 100.31           | ms                |
| Verify Backdoor Access Key                                                                                            | t <sub>VFYKEY</sub>     | _                | _                    | 482              | t <sub>cyc</sub>  |
| Set User Margin Level                                                                                                 | t <sub>MLOADU</sub>     | _                | _                    | 415              | t <sub>cyc</sub>  |
| FLASH Program/erase endurance T <sub>L</sub> to T <sub>H</sub> = -40 °C to 125 °C                                     | n <sub>FLPE</sub>       | 10 k             | 100 k                | _                | Cycles            |
| EEPROM Program/erase endurance TL to TH = -40 °C to 125 °C                                                            | n <sub>FLPE</sub>       | 50 k             | 500 k                | _                | Cycles            |
| Data retention at an average junction temperature of T <sub>Javg</sub> = 85°C after up to 10,000 program/erase cycles | t <sub>D_ret</sub>      | 15               | 100                  | _                | years             |

<sup>1.</sup> Minimum times are based on maximum  $f_{\mbox{\scriptsize NVMOP}}$  and maximum  $f_{\mbox{\scriptsize NVMBUS}}$ 

<sup>2.</sup> Typical times are based on typical f<sub>NVMOP</sub> and maximum f<sub>NVMBUS</sub>

<sup>3.</sup> Maximum times are based on typical f<sub>NVMOP</sub> and typical f<sub>NVMBUS</sub> plus aging

<sup>4.</sup>  $t_{cyc} = 1 / f_{NVMBUS}$ 

Program and erase operations do not require any special power sources other than the normal  $V_{DD}$  supply. For more detailed information about program/erase operations, see the Flash Memory Module section in the reference manual.

## 5.4 Analog

#### 5.4.1 ADC characteristics

Table 11. 5 V 12-bit ADC operating conditions

| Characteri<br>stic               | Conditions                                                        | Symbol            | Min               | Typ <sup>1</sup> | Max               | Unit | Comment         |
|----------------------------------|-------------------------------------------------------------------|-------------------|-------------------|------------------|-------------------|------|-----------------|
| Supply                           | Absolute                                                          | $V_{DDA}$         | 2.7               | _                | 5.5               | V    | _               |
| voltage                          | Delta to V <sub>DD</sub> (V <sub>DD</sub> -V <sub>DDA</sub> )     | $\Delta V_{DDA}$  | -100              | 0                | +100              | mV   | _               |
| Ground<br>voltage                | Delta to V <sub>SS</sub> (V <sub>SS</sub> -V <sub>SSA</sub> )     | ΔV <sub>SSA</sub> | -100              | 0                | +100              | mV   | _               |
| Input<br>voltage                 |                                                                   | V <sub>ADIN</sub> | V <sub>REFL</sub> | _                | V <sub>REFH</sub> | V    | _               |
| Input capacitance                |                                                                   | C <sub>ADIN</sub> | _                 | 4.5              | 5.5               | pF   | _               |
| Input resistance                 |                                                                   | R <sub>ADIN</sub> | _                 | 3                | 5                 | kΩ   | _               |
| Analog<br>source                 | 12-bit mode<br>• f <sub>ADCK</sub> > 4 MHz                        | R <sub>AS</sub>   |                   | _                | 2                 | kΩ   | External to MCU |
| resistance                       | • f <sub>ADCK</sub> < 4 MHz                                       |                   | _                 | _                | 5                 |      |                 |
|                                  | <ul><li>10-bit mode</li><li>f<sub>ADCK</sub> &gt; 4 MHz</li></ul> |                   | _                 | _                | 5                 |      |                 |
|                                  | • f <sub>ADCK</sub> < 4 MHz                                       |                   | _                 | _                | 10                |      |                 |
|                                  | 8-bit mode                                                        |                   | _                 | _                | 10                |      |                 |
|                                  | (all valid f <sub>ADCK</sub> )                                    |                   |                   |                  |                   |      |                 |
| ADC                              | High speed (ADLPC=0)                                              | f <sub>ADCK</sub> | 0.4               | _                | 8.0               | MHz  | _               |
| conversion<br>clock<br>frequency | Low power (ADLPC=1)                                               |                   | 0.4               | _                | 4.0               |      |                 |

<sup>1.</sup> Typical values assume V<sub>DDA</sub> = 5.0 V, Temp = 25°C, f<sub>ADCK</sub>=1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.



Figure 16. ADC input impedance equivalency diagram

Table 12. 12-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSA}$ )

| Characteristic                | Conditions              | Symbol             | Min | Typ <sup>1</sup> | Max | Unit |
|-------------------------------|-------------------------|--------------------|-----|------------------|-----|------|
| Supply current                |                         | I <sub>DDA</sub>   | _   | 133              | _   | μΑ   |
| ADLPC = 1                     |                         |                    |     |                  |     |      |
| ADLSMP = 1                    |                         |                    |     |                  |     |      |
| ADCO = 1                      |                         |                    |     |                  |     |      |
| Supply current                |                         | I <sub>DDA</sub>   | _   | 218              | _   | μΑ   |
| ADLPC = 1                     |                         |                    |     |                  |     |      |
| ADLSMP = 0                    |                         |                    |     |                  |     |      |
| ADCO = 1                      |                         |                    |     |                  |     |      |
| Supply current                |                         | I <sub>DDA</sub>   | _   | 327              | _   | μΑ   |
| ADLPC = 0                     |                         |                    |     |                  |     |      |
| ADLSMP = 1                    |                         |                    |     |                  |     |      |
| ADCO = 1                      |                         |                    |     |                  |     |      |
| Supply current                |                         | I <sub>DDA</sub>   | _   | 582              | 990 | μΑ   |
| ADLPC = 0                     |                         |                    |     |                  |     |      |
| ADLSMP = 0                    |                         |                    |     |                  |     |      |
| ADCO = 1                      |                         |                    |     |                  |     |      |
| Supply current                | Stop, reset, module off | I <sub>DDA</sub>   | _   | 0.011            | 1   | μΑ   |
| ADC asynchronous clock source | High speed (ADLPC = 0)  | f <sub>ADACK</sub> | 2   | 3.3              | 5   | MHz  |

Table continues on the next page...

Table 12. 12-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSA}$ ) (continued)

| Characteristic                          | Conditions                | Symbol              | Min  | Typ <sup>1</sup>                  | Max   | Unit             |
|-----------------------------------------|---------------------------|---------------------|------|-----------------------------------|-------|------------------|
|                                         | Low power (ADLPC = 1)     |                     | 1.25 | 2                                 | 3.3   |                  |
| Conversion time (including sample time) | Short sample (ADLSMP = 0) | t <sub>ADC</sub>    | _    | 20                                | _     | ADCK cycles      |
|                                         | Long sample (ADLSMP = 1)  |                     | _    | 40                                | _     |                  |
| Sample time                             | Short sample (ADLSMP = 0) | t <sub>ADS</sub>    | _    | 3.5                               | _     | ADCK cycles      |
|                                         | Long sample (ADLSMP = 1)  |                     | _    | 23.5                              | _     |                  |
| Total unadjusted Error <sup>2</sup>     | 12-bit mode               | E <sub>TUE</sub>    | _    | ±5.0                              | _     | LSB <sup>3</sup> |
|                                         | 10-bit mode               |                     | _    | ±1.5                              | ±2.0  |                  |
|                                         | 8-bit mode                |                     | _    | ±0.7                              | ±1.0  |                  |
| Differential Non-                       | 12-bit mode               | DNL                 | _    | ±1.0                              | _     | LSB <sup>3</sup> |
| Liniarity                               | 10-bit mode <sup>4</sup>  |                     | _    | ±0.25                             | ±0.5  |                  |
|                                         | 8-bit mode <sup>4</sup>   |                     | _    | ±0.15                             | ±0.25 |                  |
| Integral Non-Linearity                  | 12-bit mode               | INL                 | _    | ±1.0                              | _     | LSB <sup>3</sup> |
|                                         | 10-bit mode               | _                   | _    | ±0.3                              | ±0.5  |                  |
|                                         | 8-bit mode                |                     | _    | ±0.15                             | ±0.25 |                  |
| Zero-scale error <sup>5</sup>           | 12-bit mode               | E <sub>ZS</sub>     | _    | ±2.0                              | _     | LSB <sup>3</sup> |
|                                         | 10-bit mode               |                     | _    | ±0.25                             | ±1.0  |                  |
|                                         | 8-bit mode                |                     | _    | ±0.65                             | ±1.0  |                  |
| Full-scale error <sup>6</sup>           | 12-bit mode               | E <sub>FS</sub>     | _    | ±2.5                              | _     | LSB <sup>3</sup> |
|                                         | 10-bit mode               |                     | _    | ±0.5                              | ±1.0  |                  |
|                                         | 8-bit mode                |                     | _    | ±0.5                              | ±1.0  |                  |
| Quantization error                      | ≤12 bit modes             | EQ                  | _    | _                                 | ±0.5  | LSB <sup>3</sup> |
| Input leakage error <sup>7</sup>        | all modes                 | E <sub>IL</sub>     |      | I <sub>In</sub> x R <sub>AS</sub> | •     | mV               |
| Temp sensor slope                       | -40 °C–25 °C              | m                   | _    | 3.266                             | _     | mV/°C            |
|                                         | 25 °C–125 °C              |                     | _    | 3.638                             | _     |                  |
| Temp sensor voltage                     | 25 °C                     | V <sub>TEMP25</sub> | _    | 1.396                             | _     | V                |
|                                         | -                         |                     |      |                                   |       |                  |

<sup>1.</sup> Typical values assume  $V_{DDA}$  = 5.0 V, Temp = 25 °C,  $f_{ADCK}$ =1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.

<sup>2.</sup> Includes quantization

<sup>3. 1</sup> LSB =  $(\dot{V}_{REFH} - V_{REFL})/2^N$ 

<sup>4.</sup> Monotonicity and no-missing-codes guaranteed in 10-bit and 8-bit modes

<sup>5.</sup>  $V_{ADIN} = V_{SSA}$ 

<sup>6.</sup>  $V_{ADIN} = V_{DDA}$ 

<sup>7.</sup> I<sub>In</sub> = leakage current (refer to DC characteristics)

## 5.4.2 Analog comparator (ACMP) electricals

Table 13. Comparator electrical specifications

| Characteristic                        | Symbol              | Min                   | Typical | Max       | Unit |  |
|---------------------------------------|---------------------|-----------------------|---------|-----------|------|--|
| Supply voltage                        | $V_{DDA}$           | 2.7                   | _       | 5.5       | V    |  |
| Supply current (Operation mode)       | I <sub>DDA</sub>    | _                     | 10      | 20        | μA   |  |
| Analog input voltage                  | V <sub>AIN</sub>    | V <sub>SS</sub> - 0.3 | _       | $V_{DDA}$ | V    |  |
| Analog input offset voltage           | $V_{AIO}$           | _                     | _       | 40        | mV   |  |
| Analog comparator hysteresis (HYST=0) | V <sub>H</sub>      | _                     | 15      | 20        | mV   |  |
| Analog comparator hysteresis (HYST=1) | V <sub>H</sub>      | _                     | 20      | 30        | mV   |  |
| Supply current (Off mode)             | I <sub>DDAOFF</sub> | _                     | 60      | _         | nA   |  |
| Propagation Delay                     | t <sub>D</sub>      | _                     | 0.4     | 1         | μs   |  |

### 5.5 Communication interfaces

## 5.5.1 SPI switching specifications

The serial peripheral interface (SPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic SPI timing modes. See the SPI chapter of the chip's reference manual for information about the modified transfer formats used for communicating with slower peripheral devices. All timing is shown with respect to 20%  $V_{DD}$  and 80%  $V_{DD}$ , unless noted, and 25 pF load on all SPI pins. All timing assumes slew rate control is disabled and high-drive strength is enabled for SPI output pins.

Table 14. SPI master mode timing

| Nu<br>m. | Symbol              | Description                    | Min.                   | Max.                    | Unit               | Comment                           |
|----------|---------------------|--------------------------------|------------------------|-------------------------|--------------------|-----------------------------------|
| 1        | f <sub>op</sub>     | Frequency of operation         | f <sub>Bus</sub> /2048 | f <sub>Bus</sub> /2     | Hz                 | f <sub>Bus</sub> is the bus clock |
| 2        | t <sub>SPSCK</sub>  | SPSCK period                   | 2 x t <sub>Bus</sub>   | 2048 x t <sub>Bus</sub> | ns                 | $t_{Bus} = 1/f_{Bus}$             |
| 3        | t <sub>Lead</sub>   | Enable lead time               | 1/2                    | _                       | t <sub>SPSCK</sub> | _                                 |
| 4        | t <sub>Lag</sub>    | Enable lag time                | 1/2                    | _                       | t <sub>SPSCK</sub> | _                                 |
| 5        | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>Bus</sub> – 30  | 1024 x t <sub>Bus</sub> | ns                 | _                                 |
| 6        | t <sub>SU</sub>     | Data setup time (inputs)       | 8                      | _                       | ns                 | _                                 |
| 7        | t <sub>HI</sub>     | Data hold time (inputs)        | 8                      | _                       | ns                 | _                                 |
| 8        | t <sub>v</sub>      | Data valid (after SPSCK edge)  | _                      | 25                      | ns                 | _                                 |
| 9        | t <sub>HO</sub>     | Data hold time (outputs)       | 20                     | _                       | ns                 | _                                 |

Table 14. SPI master mode timing (continued)

| Nu<br>m. | Symbol          | Description      | Min. | Max.                  | Unit | Comment |
|----------|-----------------|------------------|------|-----------------------|------|---------|
| 10       | t <sub>RI</sub> | Rise time input  | _    | t <sub>Bus</sub> – 25 | ns   | _       |
|          | t <sub>FI</sub> | Fall time input  |      |                       |      |         |
| 11       | t <sub>RO</sub> | Rise time output | _    | 25                    | ns   | _       |
|          | t <sub>FO</sub> | Fall time output |      |                       |      |         |



- 1. If configured as an output.
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 17. SPI master mode timing (CPHA=0)



- 1.If configured as output
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 18. SPI master mode timing (CPHA=1)

KEA64 Sub-Family Data Sheet, Rev. 5, 05/2016



Figure 20. SPI slave mode timing (CPHA=1)

### 6 Dimensions

## 6.1 Obtaining package dimensions

Package dimensions are provided in package drawings.

To find a package drawing, go to **nxp.com** and perform a keyword search for the drawing's document number:

| If you want the drawing for this package | Then use this document number |
|------------------------------------------|-------------------------------|
| 32-pin LQFP                              | 98ASH70029A                   |
| 64-pin LQFP                              | 98ASS23234W                   |

### 7 Pinout

## 7.1 Signal multiplexing and pin assignments

For the pin muxing details see section Signal Multiplexing and Signal Descriptions of KEA64 Reference Manual.

# **8 Revision History**

The following table provides a revision history for this document.

**Table 16. Revision History** 

| Rev. No. | Date          | Substantial Changes                                                                                                                                                                                                  |
|----------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev. 1   | 11 March 2014 | Initial Release                                                                                                                                                                                                      |
| Rev. 2   | 18 June 2014  | <ul> <li>Parameter Classification section is removed.</li> <li>Classification column is removed from all the tables in the document.</li> <li>Supply current characteristics section is updated.</li> </ul>          |
| Rev. 3   | 18 July 2014  | <ul> <li>ESD handling ratings section is updated.</li> <li>Figures in DC characteristics section are updated.</li> <li>Specs updated in following tables: <ul> <li>Table 9.</li> <li>Table 4.</li> </ul> </li> </ul> |
| Rev. 4   | 03 Sept 2014  | Data Sheet type changed to     "Technical Data".                                                                                                                                                                     |
| Rev. 5   | 12 May 2016   | In section: Key features, Changed<br>the number of instances of IIC to<br>1.                                                                                                                                         |

KEA64 Sub-Family Data Sheet, Rev. 5, 05/2016