



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 32MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                  |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 12                                                                         |
| Program Memory Size        | 14KB (8K x 14)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 128 x 8                                                                    |
| RAM Size                   | 1K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                                |
| Data Converters            | A/D 8x10b; D/A 1x5b, 1x10b                                                 |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 16-VQFN Exposed Pad                                                        |
| Supplier Device Package    | 16-QFN (4x4)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f1765t-i-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# PIC16(L)F1764/5/8/9

#### TABLE 3-16: SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED)

| Addr               | Name                   | Bit 7                 | Bit 6         | Bit 5           | Bit 4           | Bit 3          | Bit 2  | Bit 1   | Bit 0 | Value on<br>POR, BOR | Value on<br>All Other<br>Resets |
|--------------------|------------------------|-----------------------|---------------|-----------------|-----------------|----------------|--------|---------|-------|----------------------|---------------------------------|
| Banl               | k 12                   |                       |               |                 |                 |                |        |         |       |                      |                                 |
| 60Ch<br>to<br>616h | _                      | Unimpleme             | nted          |                 |                 |                |        |         |       | _                    | _                               |
| 617h               | PWM3DCL                | DC•                   | DC<1:0>       |                 |                 |                |        |         |       | хх                   | uu                              |
| 618h               | PWM3DCH                |                       |               |                 | DC<             | 9:2>           |        |         |       | XXXX XXXX            | uuuu uuuu                       |
| 619h               | PWM3CON                | EN                    | _             | OUT             | POL             | —              | —      | —       | _     | 0-00                 | 0-00                            |
| 61Ah               | PWM4DCL <sup>(2)</sup> | DC•                   | <1:0>         | —               | —               | —              | —      | —       | —     | 00                   | uu                              |
| 61Bh               | PWM4DCH <sup>(2)</sup> |                       |               |                 | DC<             | 9:2>           |        |         |       | 0000 0000            | uuuu uuuu                       |
| 61Ch               | PWM4CON <sup>(2)</sup> | EN                    | _             | OUT             | POL             | —              | —      | —       | _     | 0-00                 | 0-00                            |
| 61Dh<br><br>61Fh   | _                      | Unimpleme             | Unimplemented |                 |                 |                |        |         |       | _                    | _                               |
| Banl               | k 13                   |                       |               |                 |                 |                |        |         |       |                      |                                 |
| 68Ch               | —                      | Unimpleme             | nted          |                 |                 |                |        |         |       | —                    | —                               |
| 68Dh               | COG1PHR                | —                     | _             | COG Rising Edg  | e Phase Delay   | Count Register |        |         |       | 00 0000              | 00 0000                         |
| 68Eh               | COG1PHF                | _                     | _             | COG Falling Edg | ge Phase Delay  | Count Register | r      |         |       | 00 0000              | 00 0000                         |
| 68Fh               | COG1BLKR               | _                     | _             | COG Rising Edg  | e Blanking Cou  | nt Register    |        |         |       | 00 0000              | 00 0000                         |
| 690h               | COG1BLKF               | _                     | _             | COG Falling Edg | ge Blanking Cou | int Register   |        |         |       | 00 0000              | 00 0000                         |
| 691h               | COG1DBR                | _                     | _             | COG Rising Edg  | e Dead-band C   | ount Register  |        |         |       | 00 0000              | 00 0000                         |
| 692h               | COG1DBF                | _                     | _             | COG Falling Edg | ge Dead-band C  | Count Register |        |         |       | 00 0000              | 00 0000                         |
| 693h               | COG1CON0               | EN                    | LD            | —               | CS<             | 1:0>           |        | MD<2:0> |       | 00-0 0000            | 00-0 0000                       |
| 694h               | COG1CON1               | RDBS                  | FDBS          | —               | _               | POLD           | POLC   | POLB    | POLA  | 00 0000              | 00 0000                         |
| 695h               | COG1RIS0               |                       |               |                 | RIS<            | 7:0>           |        |         |       | 0000 0000            | 0000 0000                       |
| 696h               | COG1RIS1               | RIS15 <sup>(2)</sup>  |               |                 |                 | RIS<14:8>      |        |         |       | 0000 0000            | 0000 0000                       |
| 697h               | COG1RSIM0              |                       |               |                 | RSIM<           | <7:0>          |        |         |       | 0000 0000            | 0000 0000                       |
| 698h               | COG1RSIM1              | RSIM15 <sup>(2)</sup> |               |                 | F               | RSIM<14:8>     |        |         |       | 0000 0000            | 0000 0000                       |
| 699h               | COG1FIS0               |                       |               |                 | FIS<            | 7:0>           |        |         |       | 0000 0000            | 0000 0000                       |
| 69Ah               | COG1FIS1               | FIS15 <sup>(2)</sup>  |               |                 |                 | FIS<14:8>      |        |         |       | 0000 0000            | 0000 0000                       |
| 69Bh               | COG1FSIM0              |                       |               |                 | FSIM<           | <7:0>          |        |         |       | 0000 0000            | 0000 0000                       |
| 69Ch               | COG1FSIM1              | FSIM15 <sup>(2)</sup> |               |                 | -               | -SIM<14:8>     |        |         |       | 0000 0000            | 0000 0000                       |
| 69Dh               | COG1ASD0               | ASE                   | ARSEN         | ASDBD           | )<1:0>          | ASDAC          | C<1:0> | _       | —     | 0001 01              | 0001 01                         |
| 69Eh               | COG1ASD1               | AS7E                  | AS6E          | AS5E            | AS4E            | AS3E           | AS2E   | AS1E    | AS0E  | 0000 0000            | 0000 0000                       |
| 69Fh               | COG1STR                | SDATD                 | SDATC         | SDATB           | SDATA           | STRD           | STRC   | STRB    | STRA  | 0000 0000            | 0000 0000                       |

 $\label{eq:legend: second condition; -= unimplemented, read as `0'; \ \texttt{r} = \texttt{reserved}.$  Shaded locations are unimplemented, read as `0'.

Note 1: Unimplemented, read as '1'.

2: PIC16(L)F1768/9 only.

3: PIC16(L)F1764/5 only.

4: Unimplemented on PIC16LF1764/5/8/9.

## 4.3 Code Protection

Code protection allows the device to be protected from unauthorized access. Program memory protection is controlled independently. Internal access to the program memory is unaffected by any code protection setting.

#### 4.3.1 PROGRAM MEMORY PROTECTION

The entire program memory space is protected from external reads and writes by the  $\overline{CP}$  bit in the Configuration Words. When  $\overline{CP} = 0$ , external reads and writes of program memory are inhibited and a read will return all '0's. The CPU can continue to read program memory, regardless of the protection bit settings. Writing the program memory is dependent upon the write protection setting. See Section 4.4 "Write Protection" for more information.

## 4.4 Write Protection

Write protection allows the device to be protected from unintended self-writes. Applications, such as boot loader software, can be protected while allowing other regions of the program memory to be modified.

The WRT<1:0> bits in the Configuration Words define the size of the program memory block that is protected.

## 4.5 User ID

Four memory locations (8000h-8003h) are designated as ID locations where the user can store checksum or other code identification numbers. These locations are readable and writable during normal execution. See **Section 10.4 "User ID, Device ID and Configuration Word Access"** for more information on accessing these memory locations. For more information on checksum calculation, see the *"PIC16(L)F170X Memory Programming Specification"* (DS40001683).

#### REGISTER 13-3: IOCAF: INTERRUPT-ON-CHANGE PORTA FLAG REGISTER

| U-0   | U-0 | R/W/HS-0/0 | R/W/HS-0/0 | R/W/HS-0/0 | R/W/HS-0/0 | R/W/HS-0/0 | R/W/HS-0/0 |
|-------|-----|------------|------------|------------|------------|------------|------------|
| —     | _   |            |            | IOCA       | F<5:0>     |            |            |
| bit 7 |     |            |            |            |            |            | bit 0      |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared | HS = Hardware Settable bit                            |

| bit 7-6 | Unimplemented: Read as '0'                               |
|---------|----------------------------------------------------------|
| bit 5-0 | IOCAF<5:0>: Interrupt-On-Change PORTA Flag bits          |
|         | 1 = An enabled change was detected on the associated nin |

L = An enabled change was detected on the associated pin Set when IOCAPx = 1 and a rising edge was detected on RAx, or when IOCANx = 1 and a falling edge was detected on RAx.

0 = No change was detected or the user cleared the detected change

## REGISTER 13-4: IOCBP: INTERRUPT-ON-CHANGE PORTB POSITIVE EDGE REGISTER<sup>(1)</sup>

| R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | U-0 | U-0 | U-0 | U-0   |
|---------|---------|---------|---------|-----|-----|-----|-------|
|         | IOCBP   | <7:4>   |         | —   | —   | —   | —     |
| bit 7   |         |         |         |     |     |     | bit 0 |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     |                                                       |
| u = Bit is unchanged | x = Bit is unknown   | U = Unimplemented bit, read as '0'                    |
| '1' = Bit is set     | '0' = Bit is cleared | -n/n = Value at POR and BOR/Value at all other Resets |

bit 7-4 **IOCBP<7:4>:** Interrupt-On-Change PORTB Positive Edge Enable bits

- 1 = Interrupt-On-Change is enabled on the pin for a positive going edge; IOCBFx bit and IOCIF flag will be set upon edge detection
- 0 = Interrupt-On-Change is disabled for the associated pin

bit 3-0 Unimplemented: Read as '0'

Note 1: PIC16(L)F1768/9 only.

## 16.0 ANALOG-TO-DIGITAL CONVERTER (ADC) MODULE

The Analog-to-Digital Converter (ADC) allows conversion of an analog input signal to a 10-bit binary representation of that signal. This device uses analog inputs, which are multiplexed into a single Sample-and-Hold (S&H) circuit. The output of the Sample-and-Hold is connected to the input of the converter. The converter generates a 10-bit binary result via successive approximation and stores the conversion result into the ADC Result registers (ADRESH:ADRESL register pair). Figure 16-1 shows the block diagram of the ADC.



#### FIGURE 16-1: ADC BLOCK DIAGRAM

The ADC voltage reference is software-selectable to be either internally generated or externally supplied.

The ADC can generate an interrupt upon completion of a conversion. This interrupt can be used to wake-up the device from Sleep.

| TABLE 16-1: | ADC CLOCK PERIOD (TAD) VS. DEVICE OPERATING FREQUENCIES |
|-------------|---------------------------------------------------------|
|-------------|---------------------------------------------------------|

| ADC Clock Period (TAD) |           | Device Frequency (Fosc)     |                             |                             |                             |                             |                             |  |
|------------------------|-----------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|--|
| ADC Clock<br>Source    | ADCS<2:0> | 32 MHz                      | 20 MHz                      | 16 MHz                      | 8 MHz                       | 4 MHz                       | 1 MHz                       |  |
| Fosc/2                 | 000       | 62.5ns <sup>(2)</sup>       | 100 ns <sup>(2)</sup>       | 125 ns <sup>(2)</sup>       | 250 ns <sup>(2)</sup>       | 500 ns <sup>(2)</sup>       | 2.0 μs                      |  |
| Fosc/4                 | 100       | 125 ns <sup>(2)</sup>       | 200 ns <sup>(2)</sup>       | 250 ns <sup>(2)</sup>       | 500 ns <sup>(2)</sup>       | 1.0 μs                      | 4.0 μs                      |  |
| Fosc/8                 | 001       | 0.5 μs <sup>(2)</sup>       | 400 ns <sup>(2)</sup>       | 0.5 μs <sup>(2)</sup>       | 1.0 μs                      | 2.0 μs                      | 8.0 μs <sup>(3)</sup>       |  |
| Fosc/16                | 101       | 800 ns                      | 800 ns                      | 1.0 μs                      | 2.0 μs                      | 4.0 μs                      | 16.0 μs <sup>(2)</sup>      |  |
| Fosc/32                | 010       | 1.0 μs                      | 1.6 μs                      | 2.0 μs                      | 4.0 μs                      | 8.0 μs <sup>(3)</sup>       | 32.0 μs <sup>(2)</sup>      |  |
| Fosc/64                | 110       | 2.0 μs                      | 3.2 μs                      | 4.0 μs                      | 8.0 μs <sup>(3)</sup>       | 16.0 μs <sup>(2)</sup>      | 64.0 μs <sup>(2)</sup>      |  |
| FRC                    | x11       | 1.0-6.0 μs <sup>(1,4)</sup> |  |

Legend: Shaded cells are outside of the recommended range.

**Note 1:** See the TAD parameter for FRC source typical TAD value.

- 2: These values violate the required TAD time.
- 3: Outside the recommended TAD time.

4: The ADC clock period (TAD) and total ADC conversion time can be minimized when the ADC clock is derived from the system clock, Fosc. However, the FRC oscillator source must be used when conversions are to be performed with the device in Sleep mode.

## FIGURE 16-2: ANALOG-TO-DIGITAL CONVERSION TAD CYCLES



## 18.0 10-BIT DIGITAL-TO-ANALOG CONVERTER (DAC) MODULE

The 10-bit Digital-to-Analog Converter (DAC) supplies a variable voltage reference, ratiometric with the input source, with 1024 selectable output levels.

The input of the DAC can be connected to:

- · External VREF pins
- VDD supply voltage
- FVR (Fixed Voltage Reference)

The output of the DAC can be configured to supply a reference voltage to the following:

- · Comparator positive input
- · ADC input channel
- DACxOUT1 pin
- Op Amp

The Digital-to-Analog Converter is enabled by setting the EN bit of the DACxCON0 register.

## EQUATION 18-1: DAC OUTPUT VOLTAGE

#### TABLE 18-1: AVAILABLE 10-BIT DACs

| Device        | D1 | D2 |
|---------------|----|----|
| PIC16(L)F1764 | •  |    |
| PIC16(L)F1765 | ٠  |    |
| PIC16(L)F1768 | ٠  | ٠  |
| PIC16(L)F1769 | ٠  | ٠  |

## 18.1 Output Voltage Level Selection

The DAC has 1024 voltage levels that are set by the 10-bit reference selection word contained in the DACxREFH and DACxREFL registers. This 10-bit word can be left or right justified. See Section 18.4 "DAC Reference Selection Justification" for more details.

The DAC output voltage can be determined with Equation 18-1.

## <u>If EN = 1:</u> $DACx\_output = \left( (VSOURCE+-VSOURCE-) \times \frac{DACxR[9:0]}{2^{10}} \right) + VSOURCE VSOURCE+ = VDD, VREF+, or FVR\_buffer2$ VSOURCE- = VSS OR VREF-

## 18.2 Ratiometric Output Voltage

The DAC output voltage is derived using a resistor ladder with each end of the ladder tied to a positive and negative voltage source. If the voltage of either input source fluctuates, a similar fluctuation will result in the DAC output value.

The value of the individual resistors within the ladder can be found in Table 36-20.

## 18.3 DAC Output

The DAC voltage is always available to the internal peripherals that use it. The DAC voltage can be output to the DACxOUT1 pin by setting the OE1 bit of the DACxCON0 register. Selecting the DAC voltage for output on the DACxOUT1 pin automatically overrides the digital output buffer and digital input threshold detector functions of that pin. Reading the DACxOUT1 pin when it has been configured for DAC voltage output will always return a '0'.

Due to the limited current drive capability, a buffer must be used on the DAC voltage output for external connections to either DACxOUT1 pin. Figure 18-3 shows a buffering technique example.

## 18.4 DAC Reference Selection Justification

The DAC reference selection can be configured to be left or right justified. When the FM bit of the DACxCON0 register is set, the 10-bit word is left justified, such that the eight Most Significant bits fill the DACxREFH register and the two Least Significant bits are left justified in the DACxREFL register. When the FM bit is cleared, the 10-bit word is right justified, such that the eight Least Significant bits fill the DACxREFL register and the two Most Significant bits are right justified in the DACxREFH register. Refer to Figure 18-1.

The DACxREFL and DACxREFH registers are double-buffered. Writing to either register does not take effect immediately. Writing a '1' to the DACxLD bit of the DACLD register transfers the contents of the DACxREFH and DACxREFL registers to the buffers, thereby changing all 10 bits of the DAC reference selection simultaneously.

| R/W-0/0          | R/W-0/0 | R/W-0/0           | R/W-0/0       | R/W-0/0        | R/W-0/0          | R/W-0/0          | R/W-0/0      |
|------------------|---------|-------------------|---------------|----------------|------------------|------------------|--------------|
|                  |         | RE                | EF<9:x> (x De | pends on FM b  | it)              |                  |              |
| bit 7            |         |                   |               |                |                  |                  | bit 0        |
|                  |         |                   |               |                |                  |                  |              |
| Legend:          |         |                   |               |                |                  |                  |              |
| R = Readable     | bit     | W = Writable      | bit           |                |                  |                  |              |
| u = Bit is uncha | anged   | x = Bit is unkr   | nown          | U = Unimpler   | nented bit, read | d as '0'         |              |
| '1' = Bit is set |         | '0' = Bit is clea | ared          | -n/n = Value a | at POR and BC    | R/Value at all o | other Resets |

#### REGISTER 18-2: DACxREFH: DACx REFERENCE VOLTAGE SELECT HIGH REGISTER

#### When FM = 1 (left justified):

| bit 7-0     | <b>REF&lt;9:2&gt;</b> : DAC Reference Voltage Output Select bits |
|-------------|------------------------------------------------------------------|
|             | DACxOUT1 = f(REF<9:0>) (see Equation 18-1).                      |
| When FM = 0 | (right justified):                                               |
| bit 7-2     | Unimplemented: Read as '0'                                       |
| bit 1-0     | REF<9:8>: DAC Reference Voltage Output Select bits               |

DACxOUT1 = f(REF<9:0>) (see Equation 18-1).

#### REGISTER 18-3: DACxREFL: DACx REFERENCE VOLTAGE SELECT LOW REGISTER

| R/W-0/0 | R/W-0/0 R/W-0/0                           |  | R/W-0/0 | R/W-0/0 R/W |  | R/W-0/0 | R/W-0/0 |  |  |  |
|---------|-------------------------------------------|--|---------|-------------|--|---------|---------|--|--|--|
|         | REF <x-1:0> (x Depends on FM bit)</x-1:0> |  |         |             |  |         |         |  |  |  |
| bit 7   |                                           |  |         |             |  |         | bit 0   |  |  |  |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     |                                                       |
| u = Bit is unchanged | x = Bit is unknown   | U = Unimplemented bit, read as '0'                    |
| '1' = Bit is set     | '0' = Bit is cleared | -n/n = Value at POR and BOR/Value at all other Resets |

When FM = 1 (left justified):

| bit 7-6 | REF<1:0>: DAC Reference Voltage Output Select bits |
|---------|----------------------------------------------------|
|         | DACxOUT1 = f(REF<9:0>) (see Equation 18-1).        |

bit 5-0 Unimplemented: Read as '0'

When FM = 0 (right justified):

bit 7-0 **REF<7:0>**: DAC Reference Voltage Output Select bits DACxOUT1 = f(REF<9:0>) (see Equation 18-1).

## 22.7 Timer1 Interrupt

The Timer1 register pair (TMR1H:TMR1L) increments to FFFFh and rolls over to 0000h. When Timer1 rolls over, the Timer1 interrupt flag bit of the PIR1 register is set. To enable the interrupt-on-rollover, you must set these bits:

- ON bit of the T1CON register
- TMR1IE bit of the PIE1 register
- · PEIE bit of the INTCON register
- GIE bit of the INTCON register

The interrupt is cleared by clearing the TMR1IF bit in the Interrupt Service Routine.

Note: The TMR1H:TMR1L register pair and the TMR1IF bit should be cleared before enabling interrupts.

## 22.8 Timer1 Operation During Sleep

Timer1 can only operate during Sleep when setup in Asynchronous Counter mode. In this mode, an external crystal or clock source can be used to increment the counter. To set up the timer to wake the device:

- ON bit of the T1CON register must be set
- TMR1IE bit of the PIE1 register must be set
- PEIE bit of the INTCON register must be set
- SYNC bit of the T1CON register must be set
- CS<1:0> bits of the T1CON register must be configured
- OSCEN bit of the T1CON register must be configured

The device will wake-up on an overflow and execute the next instructions. If the GIE bit of the INTCON register is set, the device will call the Interrupt Service Routine.

The secondary oscillator will continue to operate in Sleep regardless of the SYNC bit setting.

## 22.9 CCP Capture/Compare Time Base

The CCP modules use the TMR1H:TMR1L register pair as the time base when operating in Capture or Compare mode.

In Capture mode, the value in the TMR1H:TMR1L register pair is copied into the CCPR1H:CCPR1L register pair on a configured event.

In Compare mode, an event is triggered when the value CCPR1H:CCPR1L register pair matches the value in the TMR1H:TMR1L register pair. This event can be an Auto-conversion Trigger.

For more information, see Section 24.0 "Capture/Compare/PWM Modules".

## 22.10 CCP Auto-Conversion Trigger

When any of the CCPs are configured to trigger an auto-conversion, the trigger will clear the TMR1H:TMR1L register pair. This auto-conversion does not cause a Timer1 interrupt. The CCP module may still be configured to generate a CCP interrupt.

In this mode of operation, the CCPR1H:CCPR1L register pair becomes the period register for Timer1.

Timer1 should be synchronized and Fosc/4 should be selected as the clock source in order to utilize the Auto-conversion Trigger. Asynchronous operation of Timer1 can cause an Auto-conversion Trigger to be missed.

In the event that a write to TMR1H or TMR1L coincides with an Auto-conversion Trigger from the CCP, the write will take precedence.

For more information, see Section 24.2.1 "Auto-Conversion Trigger".



## FIGURE 22-2: TIMER1 INCREMENTING EDGE

## 26.0 16-BIT PULSE-WIDTH MODULATION (PWM) MODULE

The Pulse-Width Modulation (PWM) module generates a Pulse-Width Modulated signal determined by the phase, duty cycle, period and offset event counts that are contained in the following registers:

- PWMxPH registers
- PWMxDC registers
- PWMxPR registers
- PWMxOF registers

Figure 26-1 shows a simplified block diagram of the PWM operation.

Each PWM module has four modes of operation:

- Standard
- Set On Match
- Toggle On Match
- · Center-Aligned

For a more detailed description of each PWM mode, refer to Section 26.2 "PWM Modes".

Each PWM module has four Offset modes:

- Independent Run
- Slave Run with Synchronous Start
- One-Shot Slave with Synchronous Start
- Continuous Run Slave with Synchronous Start and Timer Reset

Using the Offset modes, each PWM module can offset its waveform relative to any other PWM module in the same device. For a more detailed description of the Offset modes, refer to **Section 26.3 "Offset Modes**".

Every PWM module has a configurable reload operation to ensure all event count buffers change at the end of a period, thereby avoiding signal glitches. Figure 26-2 shows a simplified block diagram of the reload operation. For a more detailed description of the reload operation, refer to Section 26.4 "Reload Operation".

## FIGURE 26-1:16-BIT PWMx BLOCK DIAGRAM



-n/n = Value at POR and BOR/Value at all other Resets

| REGISTER 26-2: F | PWMxINTE: P | WMx INTERRUPT | ENABLE REGISTER |
|------------------|-------------|---------------|-----------------|
|------------------|-------------|---------------|-----------------|

| U-0              | U-0    | U-0             | U-0  | R/W-0/0                            | R/W-0/0 | R/W-0/0 | R/W-0/0 |  |  |
|------------------|--------|-----------------|------|------------------------------------|---------|---------|---------|--|--|
|                  | —      | —               | _    | OFIE                               | PHIE    | DCIE    | PRIE    |  |  |
| bit 7            |        |                 |      |                                    |         |         | bit 0   |  |  |
|                  |        |                 |      |                                    |         |         |         |  |  |
| Legend:          |        |                 |      |                                    |         |         |         |  |  |
| R = Readable bit |        | W = Writable    | bit  |                                    |         |         |         |  |  |
| u = Bit is unc   | hanged | x = Bit is unkr | nown | U = Unimplemented bit, read as '0' |         |         |         |  |  |

| bit 7-4 | Unimplemented: Read as '0'                     |
|---------|------------------------------------------------|
| bit 3   | OFIE: Offset Interrupt Enable bit              |
|         | 1 = Interrupts CPU on offset match             |
|         | 0 = Does not interrupt CPU on offset match     |
| bit 2   | PHIE: Phase Interrupt Enable bit               |
|         | 1 = Interrupts CPU on phase match              |
|         | 0 = Does not interrupt CPU on phase match      |
| bit 1   | DCIE: Duty Cycle Interrupt Enable bit          |
|         | 1 = Interrupts CPU on duty cycle match         |
|         | 0 = Does not interrupt CPU on duty cycle match |
| bit 0   | PRIE: Period Interrupt Enable bit              |
|         | 1 = Interrupts CPU on period match             |

'0' = Bit is cleared

'1' = Bit is set

0 = Does not interrupt CPU on period match

## 27.7.1 ASYNCHRONOUS DELAY CHAIN DEAD-BAND DELAY

Asynchronous dead-band delay is determined by the time it takes the input to propagate through a series of delay elements. Each delay element is a nominal five nanoseconds.

For rising event asynchronous dead-band delay, set the RDBS bit of the COGxCON0 register and set the COGxDBR register (Register 27-14) value to the desired number of delay elements in the rising event dead-band time.

For falling event asynchronous dead-band delay, set the FDBS bit of the COGxCON0 register and set the COGxDBF register (Register 27-15) value to the desired number of delay elements in the falling event dead-band time.

Setting the value to zero disables dead-band delay.

#### 27.7.2 SYNCHRONOUS COUNTER DEAD-BAND DELAY

Synchronous counter dead-band is timed by counting COG\_clock periods from zero, up to the value in the Dead-Band Count register. Use Equation 27-1 to calculate dead-band times.

For rising event synchronous dead-band delay, clear the RDBS bit of the COGxCON0 register and set the COGxDBR register value to the number of COG\_clock periods in the rising event dead-band time.

For falling event synchronous dead-band delay, clear the FDBS bit of the COGxCON0 register and set the COGxDBF register value to the number of COG\_clock periods in the falling event dead-band time.

When the value is zero, dead-band delay is disabled.

#### 27.7.3 SYNCHRONOUS COUNTER DEAD-BAND TIME UNCERTAINTY

When the rising and falling events that trigger the dead-band counters come from asynchronous inputs, it creates uncertainty in the synchronous counter dead-band time. The maximum uncertainty is equal to one COG\_clock period. Refer to Example 27-1 for more detail.

When event input sources are asynchronous with no phase delay, use the Asynchronous Delay Chain Dead-Band mode to avoid the dead-band time uncertainty.

#### 27.7.4 RISING EVENT DEAD-BAND

Rising event dead-band delays the turn-on of the primary outputs from when complementary outputs are turned off. The rising event dead-band time starts when the rising\_ event output goes true.

See Section 27.7.1 "Asynchronous Delay Chain Dead-Band Delay" and Section 27.7.2 "Synchronous Counter Dead-Band Delay" for more information on setting the rising edge dead-band time.

#### 27.7.5 FALLING EVENT DEAD-BAND

Falling event dead-band delays the turn-on of complementary outputs from when the primary outputs are turned off. The falling event dead-band time starts when the falling\_event output goes true.

See Section 27.7.1 "Asynchronous Delay Chain Dead-Band Delay" and Section 27.7.2 "Synchronous Counter Dead-Band Delay" for more information on setting the rising edge dead-band time.

## 27.7.6 DEAD-BAND OVERLAP

There are two cases of potential dead-band overlap:

- · Rising-to-falling
- · Falling-to-rising

#### 27.7.6.1 Rising-to-Falling Overlap

In this case, the falling event occurs while the rising event dead-band counter is still counting. When this happens, the primary drives are suppressed and the dead-band extends by the falling event dead-band time. At the termination of the extended dead-band time, the complementary drive goes true.

#### 27.7.6.2 Falling-to-Rising Overlap

In this case, the rising event occurs while the falling event dead-band counter is still counting. When this happens, the complementary drive is suppressed and the dead-band extends by the rising event dead-band time. At the termination of the extended dead-band time, the primary drive goes true.

## 27.8 Blanking Control

Input blanking is a function whereby the event inputs can be masked or blanked for a short period of time. This is to prevent electrical transients caused by the turn-on/off of power components from generating a false input event.

The COG contains two blanking counters: one triggered by the rising event and the other triggered by the falling\_event. The counters are cross coupled with the events they are blanking. The falling event blanking counter is used to blank rising input events and the rising event blanking counter is used to blank falling input events. Once started, blanking extends for the time specified by the corresponding blanking counter.

Blanking is timed by counting COG\_clock periods from zero, up to the value in the Blanking Count register. Use Equation 27-1 to calculate blanking times.

## 28.1 CLCx Setup

Programming the CLCx module is performed by configuring the four stages in the logic signal flow. The four stages are:

- · Data selection
- · Data gating
- Logic function selection
- Output polarity

Each stage is set up at run time by writing to the corresponding CLCx Special Function Registers. This has the added advantage of permitting logic reconfiguration on-the-fly during program execution.

#### 28.1.1 DATA SELECTION

There are 32 signals available as inputs to the configurable logic. Four 32-input multiplexers are used to select the inputs to pass on to the next stage.

Data selection is through four multiplexers, as indicated on the left side of Figure 28-2. Data inputs in the figure are identified by a generic numbered input name.

Table 28-1 correlates the generic input name to the actual signal for each CLC module. The column labeled, dy, indicates the MUX selection code for the selected data input. DxS is an abbreviation for the MUX select input codes: D1S<5:0> through D4S<5:0>.

Data inputs are selected with the CLCxSEL0 through CLCxSEL3 registers (Register 28-3 through Register 28-6).

Note: Data selections are undefined at power-up.

| Data Input    | dy<br>DxS<5:0> | CLCx                                                |
|---------------|----------------|-----------------------------------------------------|
| LCx_in[38]    | 100110         | MD1_out <sup>(1)</sup> or MD2_out <sup>(2)</sup> or |
|               |                | Reserved <sup>(3)</sup>                             |
| LCx_in[37]    | 100101         | Fosc                                                |
| LCx_in[36]    | 100100         | HFINTOSC                                            |
| LCx_in[35]    | 100011         | LFINTOSC                                            |
| LCx_in[34]    | 100010         | FRC (ADC RC clock)                                  |
| LCx_in[33]    | 100001         | IOCIF Set                                           |
| LCx_in[32]    | 100000         | Timer6_postscaled                                   |
| LCx_in[31]    | 011111         | Timer4_postscaled                                   |
| LCx_in[30]    | 011110         | Timer2_postscaled                                   |
| LCx_in[29]    | 011101         | Timer5 Overflow                                     |
| LCx_in[28]    | 011100         | Timer3 Overflow                                     |
| LCx_in[27]    | 011011         | Timer1 Overflow                                     |
| LCx_in[26]    | 011010         | Timer0 Overflow                                     |
| LCx_in[25]    | 011001         | EUSART RX                                           |
| LCx_in[24]    | 011000         | EUSART TX                                           |
| LCx_in[23]    | 010111         | ZCD1_output                                         |
| LCx in[22]    | 010110         | MSSP1 SDO/SDA                                       |
| LCx in[21]    | 010101         | MSSP1 SCL/SCK                                       |
| LCx in[20]    | 010100         | PWM6 out                                            |
| LCx in[19]    | 010011         | PWM5 out                                            |
| LCx in[18]    | 010010         | PWM4 out                                            |
| LCx in[17]    | 010001         | PWM3 out                                            |
| I Cx_in[16]   | 010000         | CCP2 out                                            |
| LCx in[15]    | 001111         | CCP1 out                                            |
| LCx in[14]    | 001110         | COG2B                                               |
| I Cx_in[13]   | 001101         | COG2A                                               |
| I Cx_in[12]   | 001100         | COG1B                                               |
| I Cx in[11]   | 001011         | COG1A                                               |
| I Cx in[10]   | 001010         | svnc C4OUT                                          |
| I Cx in[9]    | 001001         | sync C3OUT                                          |
|               | 001000         | sync C20UT                                          |
|               | 001111         | sync C10UT                                          |
| 1  Cx  in [6] | 000111         | LC3 out from the CLC3                               |
| 1  Cx  in [5] | 000110         | LC2 out from the CLC2                               |
| LCx in[4]     | 000101         |                                                     |
|               | 000100         | CL CIN3 Pin Input Selected in                       |
| -ov[9]        | OOOOTT         | CLCIN3PPS Register                                  |
| LCx in[2]     | 000010         | CLCIN2 Pin Input Selected in                        |
|               |                | CLCIN2PPS Register                                  |
| LCx_in[1]     | 000001         | CLCIN1 Pin Input Selected in                        |
|               |                | CLCIN1PPS Register                                  |
| LCx_in[0]     | 000000         | CLCIN0 Pin Input Selected in<br>CLCIN0PPS Register  |
|               |                |                                                     |

 CLCxSEL2, CLCxSEL3 and PIC16(L)F1764/5 CLCxSEL1 only.



© 2014-2017 Microchip Technology Inc

IC16(L)F1764/5/8/9

## 32.8 Register Definitions: MSSP Control

## REGISTER 32-1: SSP1STAT: MSSP STATUS REGISTER

| R/W-0/0          | R/W-0/0                                                                                                                                                                        | R-0/0                                                                                                                                    | R-0/0                                                                                        | R-0/0                                                               | R-0/0                                | R-0/0                              | R-0/0          |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------|--------------------------------------|------------------------------------|----------------|
| SMP              | CKE                                                                                                                                                                            | D/A                                                                                                                                      | Р                                                                                            | S                                                                   | R/W                                  | UA                                 | BF             |
| bit 7            |                                                                                                                                                                                |                                                                                                                                          |                                                                                              |                                                                     |                                      |                                    | bit 0          |
|                  |                                                                                                                                                                                |                                                                                                                                          |                                                                                              |                                                                     |                                      |                                    | ,              |
| Legend:          |                                                                                                                                                                                |                                                                                                                                          |                                                                                              |                                                                     |                                      |                                    |                |
| R = Readable I   | oit                                                                                                                                                                            | W = Writable I                                                                                                                           | oit                                                                                          |                                                                     |                                      |                                    |                |
| u = Bit is uncha | anged                                                                                                                                                                          | x = Bit is unkn                                                                                                                          | own                                                                                          | U = Unimpler                                                        | nented bit, read                     | as '0'                             |                |
| '1' = Bit is set |                                                                                                                                                                                | '0' = Bit is clea                                                                                                                        | ared                                                                                         | -n/n = Value a                                                      | at POR and BOI                       | R/Value at all o                   | ther Resets    |
| bit 7            | SMP: SPI Dat<br>SPI Master me<br>1 = Input data                                                                                                                                | a Input Sample<br>ode:<br>sampled at en                                                                                                  | e bit<br>d of data outp                                                                      | out time                                                            |                                      |                                    |                |
|                  | 0 = Input data SPI Slave mo SMP must be In I2C Master 1 = Slew rate 0 = Slew rate                                                                                              | de:<br>cleared when s<br>or Slave mode<br>control is disat<br>control is enab                                                            | SPI is used in<br><u>:</u><br>bled for Stand-<br>led for High-S                              | ard Speed mode (4                                                   | de (100 kHz and<br>00 kHz)           | l 1 MHz)                           |                |
| bit 6            | <b>CKE:</b> SPI Clo<br>In SPI Master<br>1 = Transmit of<br>0 = Transmit of<br>In I <sup>2</sup> C mode of<br>1 = Enables in<br>0 = Disables S                                  | ck Edge Select<br>or <u>Slave mode</u><br>occurs on trans<br>occurs on trans<br><u>nly:</u><br>nput logic so th<br>SMBus specific        | : bit (SPI mod<br><u>::</u><br>ition from acti<br>ition from Idle<br>at thresholds<br>inputs | e only)<br>ive to Idle clock<br>to active clock<br>are compliant    | k state<br>k state<br>with SMBus spe | cification                         |                |
| bit 5            | D/A: Data/Add<br>1 = Indicates f<br>0 = Indicates f                                                                                                                            | dress bit (I <sup>2</sup> C m<br>that the last by<br>that the last by                                                                    | node only)<br>te received or<br>te received or                                               | transmitted wa                                                      | as data<br>as address                |                                    |                |
| bit 4            | P: Stop bit (I <sup>2</sup><br>1 = Indicates f<br>0 = Stop bit w                                                                                                               | C mode only; th<br>that a Stop bit I<br>as not detected                                                                                  | nis bit is clear<br>nas been dete<br>t last                                                  | ed when the M<br>ected last (this                                   | SSP module is bit is '0' on Res      | disabled, SSPI<br>et)              | EN is cleared) |
| bit 3            | <b>S:</b> Start bit (I <sup>2</sup> )<br>1 = Indicates f<br>0 = Start bit w                                                                                                    | C mode only; th<br>that a Start bit I<br>as not detected                                                                                 | nis bit is clear<br>nas been dete<br>d last                                                  | ed when the M<br>ected last (this                                   | ISSP module is<br>bit is '0' on Res  | disabled, SSPI<br>et)              | EN is cleared) |
| bit 2            | <b>R/W</b> : Read/W<br>This bit holds<br>address matcl<br>$\ln l^2 C$ Slave n<br>1 = Read<br>0 = Write<br>$\ln l^2 C$ Master<br>1 = Transmit<br>0 = Transmit<br>ORing this bit | rite bit informat<br>the R/W bit inf<br>h to the next St<br>node:<br><u>mode:</u><br>is in progress<br>is not in progre<br>with SEN, RSE | ion (I <sup>2</sup> C mode<br>ormation follo<br>art bit, Stop b<br>ss<br>EN, PEN, RCI        | e only)<br>wing the <u>last</u> a<br>it or not ACK b<br>EN or ACKEN | uddress match.                       | This bit is only<br>e MSSP is in I | valid from the |
| bit 1            | <b>UA:</b> Update A<br>1 = Indicates t<br>0 = Address d                                                                                                                        | ddress bit (10-<br>that the user ne<br>loes not need t                                                                                   | bit I <sup>2</sup> C mode<br>eeds to updat<br>o be updated                                   | only)<br>e the address i                                            | in the SSPxADE                       | ) register                         |                |

## 33.1 EUSART Asynchronous Mode

The EUSART transmits and receives data using the standard Non-Return-to-Zero (NRZ) format. NRZ is implemented with two levels: a VOH Mark state which represents a '1' data bit, and a VoL Space state which represents a '0' data bit. NRZ refers to the fact that consecutively transmitted data bits of the same value stay at the output level of that bit without returning to a neutral level between each bit transmission. An NRZ transmission port Idles in the Mark state. Each character transmission consists of one Start bit, followed by eight or nine data bits and is always terminated by one or more Stop bits. The Start bit is always a space and the Stop bits are always marks. The most common data format is eight bits. Each transmitted bit persists for a period of 1/(Baud Rate). An on-chip dedicated 8-bit/16-bit Baud Rate Generator is used to derive standard baud rate frequencies from the system oscillator. See Table 33-5 for examples of baud rate configurations.

The EUSART transmits and receives the LSb first. The EUSART's transmitter and receiver are functionally independent, but share the same data format and baud rate. Parity is not supported by the hardware, but can be implemented in software and stored as the ninth data bit.

#### 33.1.1 EUSART ASYNCHRONOUS TRANSMITTER

The EUSART transmitter block diagram is shown in Figure 33-1. The heart of the transmitter is the serial Transmit Shift Register (TSR), which is not directly accessible by software. The TSR obtains its data from the transmit buffer, which is the TXxREG register.

#### 33.1.1.1 Enabling the Transmitter

The EUSART transmitter is enabled for asynchronous operations by configuring the following three control bits:

- TXEN = 1
- SYNC = 0
- SPEN = 1

All other EUSART control bits are assumed to be in their default state.

Setting the TXEN bit of the TXxSTA register enables the transmitter circuitry of the EUSART. Clearing the SYNC bit of the TXxSTA register configures the EUSART for asynchronous operation. Setting the SPEN bit of the RCxSTA register enables the EUSART and automatically configures the TX/CK I/O pin as an output. If the TX/CK pin is shared with an analog peripheral, the analog I/O function must be disabled by clearing the corresponding ANSELx bit.

Note: The TXIF transmitter interrupt flag is set when the TXEN enable bit is set.

#### 33.1.1.2 Transmitting Data

A transmission is initiated by writing a character to the TXxREG register. If this is the first character, or the previous character has been completely flushed from the TSR, the data in the TXxREG is immediately transferred to the TSR register. If the TSR still contains all or part of a previous character, the new character data is held in the TXxREG until the Stop bit of the previous character has been transmitted. The pending character in the TXxREG is then transferred to the TSR in one TcY immediately following the Stop bit sequence commences immediately following the transfer of the data to the TSR from the TXxREG.

#### 33.1.1.3 Transmit Data Polarity

The polarity of the transmit data can be controlled with the SCKP bit of the BAUDxCON register. The default state of this bit is '0' which selects high true transmit ldle and data bits. Setting the SCKP bit to '1' will invert the transmit data resulting in low true ldle and data bits. The SCKP bit controls transmit data polarity in Asynchronous mode only. In Synchronous mode, the SCKP bit has a different function. See Section 33.5.1.2 "Clock Polarity".

#### 33.1.1.4 Transmit Interrupt Flag

The TXIF interrupt flag bit of the PIR1 register is set whenever the EUSART transmitter is enabled and no character is being held for transmission in the TXxREG. In other words, the TXIF bit is only clear when the TSR is busy with a character and a new character has been queued for transmission in the TXxREG. The TXIF flag bit is not cleared immediately upon writing TXxREG. TXIF becomes valid in the second instruction cycle following the write execution. Polling TXIF immediately following the TXxREG write will return invalid results. The TXIF bit is read-only, it cannot be set or cleared by software.

The TXIF interrupt can be enabled by setting the TXIE interrupt enable bit of the PIE1 register. However, the TXIF flag bit will be set whenever the TXxREG is empty, regardless of the state of TXIE enable bit.

To use interrupts when transmitting data, set the TXIE bit only when there is more data to send. Clear the TXIE interrupt enable bit upon writing the last character of the transmission to the TXxREG.

|        |                |            |                              | SYNC = 0          | , BRGH     | = 1, BRG16                   | = 1 or S          | <b>/NC =</b> 1, | BRG16 = 1                    |                    |            |                              |
|--------|----------------|------------|------------------------------|-------------------|------------|------------------------------|-------------------|-----------------|------------------------------|--------------------|------------|------------------------------|
| BAUD   | Foso           | := 32.00   | 0 MHz                        | Fosc = 20.000 MHz |            |                              | Fosc = 18.432 MHz |                 |                              | Fosc = 11.0592 MHz |            |                              |
| RATE   | Actual<br>Rate | %<br>Error | SPxBRG<br>value<br>(decimal) | Actual<br>Rate    | %<br>Error | SPxBRG<br>value<br>(decimal) | Actual<br>Rate    | %<br>Error      | SPxBRG<br>value<br>(decimal) | Actual<br>Rate     | %<br>Error | SPxBRG<br>value<br>(decimal) |
| 300    | 300.0          | 0.00       | 26666                        | 300.0             | 0.00       | 16665                        | 300.0             | 0.00            | 15359                        | 300.0              | 0.00       | 9215                         |
| 1200   | 1200           | 0.00       | 6666                         | 1200              | -0.01      | 4166                         | 1200              | 0.00            | 3839                         | 1200               | 0.00       | 2303                         |
| 2400   | 2400           | 0.01       | 3332                         | 2400              | 0.02       | 2082                         | 2400              | 0.00            | 1919                         | 2400               | 0.00       | 1151                         |
| 9600   | 9604           | 0.04       | 832                          | 9597              | -0.03      | 520                          | 9600              | 0.00            | 479                          | 9600               | 0.00       | 287                          |
| 10417  | 10417          | 0.00       | 767                          | 10417             | 0.00       | 479                          | 10425             | 0.08            | 441                          | 10433              | 0.16       | 264                          |
| 19.2k  | 19.18k         | -0.08      | 416                          | 19.23k            | 0.16       | 259                          | 19.20k            | 0.00            | 239                          | 19.20k             | 0.00       | 143                          |
| 57.6k  | 57.55k         | -0.08      | 138                          | 57.47k            | -0.22      | 86                           | 57.60k            | 0.00            | 79                           | 57.60k             | 0.00       | 47                           |
| 115.2k | 115.9k         | 0.64       | 68                           | 116.3k            | 0.94       | 42                           | 115.2k            | 0.00            | 39                           | 115.2k             | 0.00       | 23                           |

## TABLE 33-5: BAUD RATES FOR ASYNCHRONOUS MODES (CONTINUED)

|        |                |            |                              | SYNC = 0         | , BRGH     | = 1, BRG16                   | = 1 or S\         | <b>/NC =</b> 1, | BRG16 = 1                    |                  |            |                              |
|--------|----------------|------------|------------------------------|------------------|------------|------------------------------|-------------------|-----------------|------------------------------|------------------|------------|------------------------------|
| BAUD   | Fos            | c = 8.000  | 0 MHz                        | Fosc = 4.000 MHz |            |                              | Fosc = 3.6864 MHz |                 |                              | Fosc = 1.000 MHz |            |                              |
| RATE   | Actual<br>Rate | %<br>Error | SPxBRG<br>value<br>(decimal) | Actual<br>Rate   | %<br>Error | SPxBRG<br>value<br>(decimal) | Actual<br>Rate    | %<br>Error      | SPxBRG<br>value<br>(decimal) | Actual<br>Rate   | %<br>Error | SPxBRG<br>value<br>(decimal) |
| 300    | 300.0          | 0.00       | 6666                         | 300.0            | 0.01       | 3332                         | 300.0             | 0.00            | 3071                         | 300.1            | 0.04       | 832                          |
| 1200   | 1200           | -0.02      | 1666                         | 1200             | 0.04       | 832                          | 1200              | 0.00            | 767                          | 1202             | 0.16       | 207                          |
| 2400   | 2401           | 0.04       | 832                          | 2398             | 0.08       | 416                          | 2400              | 0.00            | 383                          | 2404             | 0.16       | 103                          |
| 9600   | 9615           | 0.16       | 207                          | 9615             | 0.16       | 103                          | 9600              | 0.00            | 95                           | 9615             | 0.16       | 25                           |
| 10417  | 10417          | 0          | 191                          | 10417            | 0.00       | 95                           | 10473             | 0.53            | 87                           | 10417            | 0.00       | 23                           |
| 19.2k  | 19.23k         | 0.16       | 103                          | 19.23k           | 0.16       | 51                           | 19.20k            | 0.00            | 47                           | 19.23k           | 0.16       | 12                           |
| 57.6k  | 57.14k         | -0.79      | 34                           | 58.82k           | 2.12       | 16                           | 57.60k            | 0.00            | 15                           | —                | —          | —                            |
| 115.2k | 117.6k         | 2.12       | 16                           | 111.1k           | -3.55      | 8                            | 115.2k            | 0.00            | 7                            | —                | _          | _                            |

#### 33.5.1.5 Synchronous Master Reception

Data is received at the RX/DT pin. The RX/DT pin output driver is automatically disabled when the EUSART is configured for synchronous master receive operation.

In Synchronous mode, reception is enabled by setting either the Single Receive Enable bit (SREN of the RCxSTA register) or the Continuous Receive Enable bit (CREN of the RCxSTA register).

When SREN is set and CREN is clear, only as many clock cycles are generated as there are data bits in a single character. The SREN bit is automatically cleared at the completion of one character. When CREN is set, clocks are continuously generated until CREN is cleared. If CREN is cleared in the middle of a character, the CK clock stops immediately and the partial character is discarded. If SREN and CREN are both set, then SREN is cleared at the completion of the first character and CREN takes precedence.

To initiate reception, set either SREN or CREN. Data is sampled at the RX/DT pin on the trailing edge of the TX/CK clock pin and is shifted into the Receive Shift Register (RSR). When a complete character is received into the RSR, the RCIF bit is set and the character is automatically transferred to the two-character receive FIFO. The Least Significant eight bits of the top character in the receive FIFO are available in RCxREG. The RCIF bit remains set as long as there are unread characters in the receive FIFO.

| Note: | If the RX/DT function is on an analog pin, |
|-------|--------------------------------------------|
|       | the corresponding ANSELx bit must be       |
|       | cleared for the receiver to function.      |

#### 33.5.1.6 Slave Clock

Synchronous data transfers use a separate clock line, which is synchronous with the data. A device configured as a slave receives the clock on the TX/CK line. The TX/CK pin output driver is automatically disabled when the device is configured for synchronous slave transmit or receive operation. Serial data bits change on the leading edge to ensure they are valid at the trailing edge of each clock. One data bit is transferred for each clock cycle. Only as many clock cycles should be received as there are data bits.

**Note:** If the device is configured as a slave and the TX/CK function is on an analog pin, the corresponding ANSELx bit must be cleared.

#### 33.5.1.7 Receive Overrun Error

The receive FIFO buffer can hold two characters. An overrun error will be generated if a third character, in its entirety, is received before RCxREG is read to access the FIFO. When this happens, the OERR bit of the RCxSTA register is set. Previous data in the FIFO will not be overwritten. The two characters in the FIFO buffer can be read, however, no additional characters will be received until the error is cleared. The OERR bit can only be cleared by clearing the overrun condition. If the overrun error occurred when the SREN bit is set and CREN is clear, then the error is cleared by reading RCxREG. If the overrun occurred when the CREN bit is set, then the error condition is cleared by either clearing the CREN bit of the RCxSTA register or by clearing the SPEN bit which resets the EUSART.

#### 33.5.1.8 Receiving 9-Bit Characters

The EUSART supports 9-bit character reception. When the RX9 bit of the RCxSTA register is set the EUSART will shift nine bits into the RSR for each character received. The RX9D bit of the RCxSTA register is the ninth, and Most Significant, data bit of the top unread character in the receive FIFO. When reading 9-bit data from the receive FIFO buffer, the RX9D data bit must be read before reading the eight Least Significant bits from the RCxREG.

## 33.5.1.9 Synchronous Master Reception Setup

- Initialize the SPxBRGH, SPxBRGL register pair for the appropriate baud rate. Set or clear the BRGH and BRG16 bits, as required, to achieve the desired baud rate.
- 2. Clear the ANSELx bit for the RX pin (if applicable).
- 3. Enable the synchronous master serial port by setting bits, SYNC, SPEN and CSRC.
- 4. Ensure bits, CREN and SREN, are clear.
- 5. If interrupts are desired, set the RCIE bit of the PIE1 register, and the GIE and PEIE bits of the INTCON register.
- 6. If 9-bit reception is desired, set bit, RX9.
- 7. Start reception by setting the SREN bit, or for continuous reception, set the CREN bit.
- 8. Interrupt flag bit, RCIF, will be set when reception of a character is complete. An interrupt will be generated if the enable bit, RCIE, was set.
- 9. Read the RCxSTA register to get the ninth bit (if enabled) and determine if any error occurred during reception.
- 10. Read the 8-bit received data by reading the RCxREG register.
- 11. If an overrun error occurs, clear the error by either clearing the CREN bit of the RCxSTA register or by clearing the SPEN bit which resets the EUSART.

# PIC16(L)F1764/5/8/9

| RX/DT<br>Pin<br>TX/CK Pin<br>(SCKP = 0) | bit 0         bit 2         bit 3         bit 4         bit 5         bit 6         bit 7 |
|-----------------------------------------|-------------------------------------------------------------------------------------------|
| TX/CK Pin<br>(SCKP = 1)                 |                                                                                           |
| Write to<br>SREN bit                    |                                                                                           |
| SREN bit                                |                                                                                           |
| CREN bit'0'                             | ·0'                                                                                       |
| RCIF bit<br>(Interrupt)                 |                                                                                           |
| Read<br>RCxREG                          |                                                                                           |
| Note: Timing diagrar                    | n demonstrates Sync Master mode with bit SREN = $1$ and bit BRGH = $0$ .                  |

## FIGURE 33-12: SYNCHRONOUS RECEPTION (MASTER MODE, SREN)

## TABLE 33-8: SUMMARY OF REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER RECEPTION RECEPTION

| Name                  | Bit 7              | Bit 6 | Bit 5  | Bit 4               | Bit 3             | Bit 2  | Bit 1  | Bit 0    | Register<br>on Page |
|-----------------------|--------------------|-------|--------|---------------------|-------------------|--------|--------|----------|---------------------|
| ANSELA                | _                  | —     | —      | ANSA4               | ANSA4 — ANSA<2:0> |        |        | 137      |                     |
| ANSELB <sup>(1)</sup> | ANSB<7:4>          |       |        |                     | —                 | —      | —      | —        | 143                 |
| ANSELC                | ANSC<7:6>(1) —     |       | —      | ANSC<3:0>           |                   |        | 148    |          |                     |
| BAUD1CON              | ABDOVF             | RCIDL | —      | SCKP                | BRG16             | —      | WUE    | ABDEN    | 442                 |
| CKPPS                 |                    | —     | —      | CKPPS<4:0>          |                   |        |        | 154, 156 |                     |
| INTCON                | GIE                | PEIE  | TMR0IE | INTE                | IOCIE             | TMR0IF | INTF   | IOCIF    | 101                 |
| PIE1                  | TMR1GIE            | ADIE  | RCIE   | TXIE                | SSP1IE            | CCP1IE | TMR2IE | TMR1IE   | 102                 |
| PIR1                  | TMR1GIF            | ADIF  | RCIF   | TXIF                | SSP1IF            | CCP1IF | TMR2IF | TMR1IF   | 105                 |
| RC1REG                |                    |       | EUS    | SART Receiv         | e Data Regis      | ster   |        |          | 436*                |
| RC1STA                | SPEN               | RX9   | SREN   | CREN                | ADDEN             | FERR   | OERR   | RX9D     | 441                 |
| RXPPS                 | _                  | —     | —      | RXPPS<4:0>          |                   |        |        |          | 154, 156            |
| RxyPPS                | _                  | —     | —      | RxyPPS<4:0>         |                   |        |        | 154      |                     |
| SP1BRGL               | BRG<7:0>           |       |        |                     |                   | 443*   |        |          |                     |
| SP1BRGH               | BRG<15:8>          |       |        |                     |                   |        | 443*   |          |                     |
| TRISA                 | _                  | —     | TRISA  | <5:4>(2) TRISA<2:0> |                   |        |        | 136      |                     |
| TRISB <sup>(1)</sup>  | TRISB<7:4> — — — — |       |        |                     | _                 | 142    |        |          |                     |
| TRISC                 | TRISC<7:6>(1)      |       |        | TRISC<5:0>          |                   |        |        | 147      |                     |
| TX1STA                | CSRC               | TX9   | TXEN   | SYNC                | SENDB             | BRGH   | TRMT   | TX9D     | 440                 |

Legend: — = unimplemented location, read as '0'. Shaded cells are not used for synchronous master reception.

\* Page provides register information.

**Note 1:** PIC16(L)F1768/9 only.

2: Unimplemented, read as '1'.

# PIC16(L)F1764/5/8/9

| CALL             | Call Subroutine                                                                                                                                                                                                                        |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] CALL k                                                                                                                                                                                                                |
| Operands:        | $0 \leq k \leq 2047$                                                                                                                                                                                                                   |
| Operation:       | (PC)+ 1→ TOS,<br>k → PC<10:0>,<br>(PCLATH<6:3>) → PC<14:11>                                                                                                                                                                            |
| Status Affected: | None                                                                                                                                                                                                                                   |
| Description:     | Call Subroutine. First, return address<br>(PC + 1) is pushed onto the stack.<br>The 11-bit immediate address is<br>loaded into PC bits<10:0>. The upper<br>bits of the PC are loaded from<br>PCLATH. CALL is a 2-cycle<br>instruction. |

| CLRWDT           | Clear Watchdog Timer                                                                                                                                                                       |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] CLRWDT                                                                                                                                                                             |
| Operands:        | None                                                                                                                                                                                       |
| Operation:       | $\begin{array}{l} \text{O0h} \rightarrow \text{WDT} \\ \text{0} \rightarrow \text{WDT prescaler,} \\ 1 \rightarrow \overline{\text{TO}} \\ 1 \rightarrow \overline{\text{PD}} \end{array}$ |
| Status Affected: | TO, PD                                                                                                                                                                                     |
| Description:     | $\tt CLRWDT$ instruction resets the Watch-<br>dog Timer. It also resets the prescaler<br>of the WDT. Status bits $\overline{TO}$ and $\overline{PD}$<br>are set.                           |

| CALLW            | Subroutine Call With W                                                                                                                                                                                                 |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Syntax:          | [ label ] CALLW                                                                                                                                                                                                        |  |  |
| Operands:        | None                                                                                                                                                                                                                   |  |  |
| Operation:       | (PC) +1 $\rightarrow$ TOS,<br>(W) $\rightarrow$ PC<7:0>,<br>(PCLATH<6:0>) $\rightarrow$ PC<14:8>                                                                                                                       |  |  |
| Status Affected: | None                                                                                                                                                                                                                   |  |  |
| Description:     | Subroutine call with W. First, the return address (PC + 1) is pushed onto the return stack. Then, the contents of W are loaded into PC<7:0>, and the contents of PCLATH into PC<14:8>. CALLW is a 2-cycle instruction. |  |  |

| COMF             | Complement f                                                                                                                                                |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Syntax:          | [ <i>label</i> ] COMF f,d                                                                                                                                   |  |  |
| Operands:        | $\begin{array}{l} 0\leq f\leq 127\\ d\in [0,1] \end{array}$                                                                                                 |  |  |
| Operation:       | $(\overline{f}) \rightarrow (destination)$                                                                                                                  |  |  |
| Status Affected: | Z                                                                                                                                                           |  |  |
| Description:     | The contents of register 'f' are<br>complemented. If 'd' is '0', the result is<br>stored in W. If 'd' is '1', the result is<br>stored back in register 'f'. |  |  |

| CLRF             | Clear f                                                               |  |  |
|------------------|-----------------------------------------------------------------------|--|--|
| Syntax:          | [ <i>label</i> ] CLRF f                                               |  |  |
| Operands:        | $0 \leq f \leq 127$                                                   |  |  |
| Operation:       | $\begin{array}{l} 00h \rightarrow (f) \\ 1 \rightarrow Z \end{array}$ |  |  |
| Status Affected: | Z                                                                     |  |  |
| Description:     | The contents of register 'f' are cleared and the Z bit is set.        |  |  |

| DECF             | Decrement f                                                                                                                              |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] DECF f,d                                                                                                                |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                        |
| Operation:       | (f) - 1 $\rightarrow$ (destination)                                                                                                      |
| Status Affected: | Z                                                                                                                                        |
| Description:     | Decrement register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. |

| CLRW             | Clear W                                                               |
|------------------|-----------------------------------------------------------------------|
| Syntax:          | [label] CLRW                                                          |
| Operands:        | None                                                                  |
| Operation:       | $\begin{array}{l} 00h \rightarrow (W) \\ 1 \rightarrow Z \end{array}$ |
| Status Affected: | Z                                                                     |
| Description:     | W register is cleared. Zero bit (Z) is set.                           |

#### 39.2 Package Details

The following sections give the technical details of the packages.

## 14-Lead Plastic Dual In-Line (P) – 300 mil Body [PDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | INCHES     |          |      |      |
|----------------------------|------------|----------|------|------|
| Dimens                     | ion Limits | MIN      | NOM  | MAX  |
| Number of Pins             | Ν          |          | 14   |      |
| Pitch                      | е          | .100 BSC |      |      |
| Top to Seating Plane       | Α          | -        | -    | .210 |
| Molded Package Thickness   | A2         | .115     | .130 | .195 |
| Base to Seating Plane      | A1         | .015     | -    | -    |
| Shoulder to Shoulder Width | E          | .290     | .310 | .325 |
| Molded Package Width       | E1         | .240     | .250 | .280 |
| Overall Length             | D          | .735     | .750 | .775 |
| Tip to Seating Plane       | L          | .115     | .130 | .150 |
| Lead Thickness             | С          | .008     | .010 | .015 |
| Upper Lead Width           | b1         | .045     | .060 | .070 |
| Lower Lead Width           | b          | .014     | .018 | .022 |
| Overall Row Spacing §      | eB         | _        | _    | .430 |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located with the hatched area.

- 2. § Significant Characteristic.
- 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-005B