Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Mounting Type Package / Case | Surface Mount 44-LCC (J-Lead) | |------------------------------|-------------------------------| | Operating Temperature | -40°C ~ 85°C (TA) | | Oscillator Type | Internal | | Data Converters | - | | Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V | | RAM Size | 352 x 8 | | EEPROM Size | - | | Program Memory Type | OTP | | Program Memory Size | 16KB (16K x 8) | | Number of I/O | 24 | | Peripherals | POR, WDT | | Connectivity | SCI, SPI | | Speed | 2.1MHz | | Core Size | 8-Bit | | Core Processor | HC05 | | Product Status | Obsolete | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## **List of Chapters** | Chapter 1 General Description | | |-------------------------------------------------|------------| | Chapter 2 Memory | 25 | | Chapter 3 Central Processor Unit (CPU) | 33 | | Chapter 4 Interrupts | 35 | | Chapter 5 Resets | 39 | | Chapter 6 Low-Power Modes | 45 | | Chapter 7 Input/Output (I/O) Ports | 47 | | Chapter 8 Capture/Compare Timer | 51 | | Chapter 9 Serial Communications Interface (SCI) | 59 | | Chapter 10 Serial Peripheral Interface (SPI) | <b>7</b> 1 | | Chapter 11 Instruction Set | 79 | | Chapter 12 Electrical Specifications | 93 | | Chapter 13 Mechanical Specifications | 107 | | Chapter 14 Ordering Information | 111 | | Appendix A EPROM Programming | 113 | | Annondix P M69UC05Cx Family Facture Comparisons | 448 | ## **Table of Contents** 9 | 8.3 | Timer I/O Registers | . 52 | |------------------|---------------------------------------|------| | 8.3.1 | Timer Control Register | . 53 | | 8.3.2 | Timer Status Register | | | 8.3.3 | Timer Registers | | | 8.3.4 | Alternate Timer Registers | | | 8.3.5 | Input Capture Registers | | | 8.3.6 | Output Compare Registers | | | 8.4 | Timer During Wait Mode | | | 8.5 | Timer During Stop Mode | . 57 | | | Chapter 9 | | | | Serial Communications Interface (SCI) | | | 9.1 | Introduction | | | 9.2 | Features | . 59 | | 9.3 | SCI Receiver Features | . 59 | | 9.4 | SCI Transmitter Features | . 60 | | 9.5 | Functional Description | . 61 | | 9.6 | Data Format | . 62 | | 9.7 | Receiver Wakeup Operation | | | 9.8 | Idle Line Wakeup | | | 9.9 | Address Mark Wakeup | | | 9.10 | Receive Data In (RDI) | | | 9.11 | Start Bit Detection | | | 9.12 | Transmit Data Out (TDO) | . 65 | | 9.13 | SCI I/O Registers | | | 9.13.1 | SCI Data Register | | | 9.13.2 | SCI Control Register 1 | . 65 | | 9.13.3 | SCI Control Register 2 | . 66 | | 9.13.4 | SCI Status Register | | | 9.13.5 | Baud Rate Register | . 69 | | | Chapter 10 | | | | Serial Peripheral Interface (SPI) | | | 10.1 | Introduction | | | 10.2 | Features | . 71 | | 10.3 | SPI Signal Description | | | 10.3.1 | Master In Slave Out (MISO) | | | 10.3.2 | Master Out Slave In (MOSI) | | | 10.3.3 | Serial Clock (SCK) | | | 10.3.4 | Slave Select (SS) | | | 10.4 | Functional Description | | | 10.5 | SPI Registers | | | 10.5.1<br>10.5.2 | Serial Peripheral Control Register | | | 10.5.2 | Serial Peripheral Data I/O Register | | | . 5.5.5 | | | ## **Table of Contents** # Chapter 11 Instruction Set | 11.1 | Introduction | |--------|-----------------------------------------------------------------| | 11.2 | Addressing Modes | | 11.2.1 | Inherent | | 11.2.2 | Immediate 79 | | 11.2.3 | Direct | | 11.2.4 | Extended | | 11.2.5 | Indexed, No Offset | | 11.2.6 | Indexed, 8-Bit Offset | | 11.2.7 | Indexed, 16-Bit Offset | | 11.2.8 | Relative 80 | | 11.3 | Instruction Types | | 11.3.1 | Register/Memory Instructions | | 11.3.2 | Read-Modify-Write Instructions | | 11.3.3 | Jump/Branch Instructions | | 11.3.4 | Bit Manipulation Instructions | | 11.3.5 | Control Instructions | | 11.4 | Instruction Set Summary | | 11.5 | Opcode Map | | | Chapter 12 | | | Electrical Specifications | | 12.1 | Maximum Ratings | | 12.2 | Operating Temperature | | 12.3 | Thermal Characteristics | | 12.4 | Power Considerations | | | | | 12.5 | 5.0-Vdc Electrical Characteristics | | 12.6 | 3.3-Vdc Electrical Characteristics | | 12.7 | 5.0-Vdc Control Timing | | 12.8 | 3.3-Vdc Control Timing | | 12.9 | 5.0-Vdc Serial Peripheral Interface Timing | | 12.10 | 3.3- Vdc Serial Peirpheral Interface Timing | | | Chapter 13 | | | Mechanical Specifications | | 13.1 | Introduction | | 13.2 | 40-Pin Plastic Dual In-Line (DIP) Package (Case 711-03) | | 13.3 | 42-Pin Plastic Shrink Dual In-Line (SDIP) Package (Case 858-01) | | 13.4 | 44-Lead Plastic Leaded Chip Carrier (PLCC) (Case 777-02) | | | | | 13.5 | 44-Lead Quad Flat Pack (QFP) (Case 824A-01) | Memory ## 2.4 EPROM Security A security feature has been incorporated into the MC68HC705C9A to help prevent external access to the contents of the EPROM in any mode of operation. Once enabled, this feature can be disabled only by completely erasing the EPROM. #### NOTE For OTP (plastic) packages, once the security feature has been enabled, it cannot be disabled. ## 2.5 **ROM** The bootloader ROM occupies 239 bytes in the memory space from \$3F00 to \$3FEF. The bootloader mode provides for self-programming of the EPROM array. See Appendix A EPROM Programming. ## 2.6 I/O Registers Except for the option register, mask option registers, and the C12 COP clear register, all I/O, control and status registers are located within one 32-byte block in page zero of the address space (\$0000-\$001F). A summary of these registers is shown in Figure 2-3. More detail about the contents of these registers is given Figure 2-4. MC68HC05C9A Advance Information Data Sheet, Rev. 4.1 28 Freescale Semiconductor #### Interrupts Table 4-1. Vector Addresses for Interrupts and Resets | Function | Source | Local Mask | Global Mask | Priority<br>(1 = Highest) | Vector<br>Address | |--------------------------------|---------------------|------------|-------------|------------------------------|--------------------| | | Power-on reset | | | | | | Reset | RESET pin | None | None | 1 | \$3FFE-\$3FFF | | | COP watchdog | | | | | | Software<br>interrupt<br>(SWI) | User code | None | None | Same priority as instruction | \$3FFC-\$3FFD | | External interrupt | IRQ pin port B pins | None | l bit | 2 | \$3FFA-\$3FFB | | | ICF bit | ICIE bit | | | | | Timer interrupts | OCF bit | OCIE bit | I bit | 3 | \$3FF8-\$3FF9 | | | TOF bit | TOIE bit | | | | | | TDRE bit | TCIE bit | | | | | | TC bit | TOIE BIL | | | | | SCI<br>interrupts | RDRF bit | - RIE bit | l bit | 4 | \$3FF6-\$3FF7 | | on apic | OR bit | - RIE DIL | | | | | | IDLE bit | ILIE bit | | | | | SPI | SPIF bit | SPIE | l bit | 5 | <b>#2554 #2555</b> | | interrupts | MODF bit | SPIE | I DIL | 5 | \$3FF4-\$3FF5 | ## 4.3 External Interrupt (IRQ or Port B) If the interrupt mask bit (I bit) of the CCR is set, all maskable interrupts (internal and external) are disabled. Clearing the I bit enables interrupts. The interrupt request is latched immediately following the falling edge of IRQ. It is then synchronized internally and serviced as specified by the contents of \$3FFA and \$3FFB. When any of the port B pullups are enabled, each pin becomes an additional external interrupt source which is executed identically to the $\overline{IRQ}$ pin. Port B interrupts follow the same edge/edge-level selection as the $\overline{IRQ}$ pin. The branch instructions BIL and BIH also respond to the port B interrupts in the same way as the $\overline{IRQ}$ pin. See 7.3 Port B. Either a level-sensitive and edge-sensitive trigger or an edge-sensitive-only trigger operation is selectable. In MC68HC05C9A mode, the sensitivity is software controlled by the IRQ bit in the C9A option register (\$3FDF). In the MC68HC05C12A mode, the sensitivity is determined by the C12IRQ bit in the C12 mask option register (\$3FF1). #### NOTE The internal interrupt latch is cleared in the first part of the interrupt service routine; therefore, one external interrupt pulse can be latched and serviced as soon as the I bit is cleared. MC68HC05C9A Advance Information Data Sheet, Rev. 4.1 ## 5.5 MC68HC05C9A Compatible COP This COP is controlled with two registers; one to reset the COP timer and the other to enable and control COP and clock monitor functions. Figure 5-3 shows a block diagram of the MC68HC05C9A COP. Figure 5-3. C9A COP Block Diagram ## 5.5.1 C9A COP Reset Register This write-only register, shown in Figure 5-4, is used to reset the COP. Figure 5-4. COP Reset Register (COPRST) The sequence required to reset the COP timer is: - Write \$55 to the COP reset register - Write \$AA to the COP reset register Both write operations must occur in the order listed, but any number of instructions may be executed between the two write operations provided that the COP does not time out between the two writes. The elapsed time between software resets must not be greater than the COP timeout period. If the COP should time out, a system reset will occur and the device will be re-initialized in the same fashion as a power-on reset or reset. Reading this register does not return valid data. ## 5.5.2 C9A COP Control Register The COP control register, shown in Figure 5-5, performs these functions: - Enables clock monitor function - Enables MC68HC05C9A compatible COP function - Selects timeout duration of COP timer and flags the following conditions: - A COP timeout - Clock monitor reset MC68HC05C9A Advance Information Data Sheet, Rev. 4.1 Input/Output (I/O) Ports MC68HC05C9A Advance Information Data Sheet, Rev. 4.1 #### Capture/Compare Timer ## 8.2 Timer Operation The core of the capture/compare timer is a 16-bit free-running counter. The counter provides the timing reference for the input capture and output compare functions. The input capture and output compare functions provide a means to latch the times at which external events occur, to measure input waveforms, and to generate output waveforms and timing delays. Software can read the value in the 16-bit free-running counter at any time without affecting the counter sequence. Because of the 16-bit timer architecture, the I/O registers for the input capture and output compare functions are pairs of 8-bit registers. Because the counter is 16 bits long and preceded by a fixed divide-by-4 prescaler, the counter rolls over every 262,144 internal clock cycles. Timer resolution with a 4-MHz crystal is 2 $\mu$ s. ## 8.2.1 Input Capture The input capture function is a means to record the time at which an external event occurs. When the input capture circuitry detects an active edge on the TCAP pin, it latches the contents of the timer registers into the input capture registers. The polarity of the active edge is programmable. Latching values into the input capture registers at successive edges of the same polarity measures the period of the input signal on the TCAP pin. Latching values into the input capture registers at successive edges of opposite polarity measures the pulse width of the signal. ## 8.2.2 Output Compare The output compare function is a means of generating an output signal when the 16-bit counter reaches a selected value. Software writes the selected value into the output compare registers. On every fourth internal clock cycle the output compare circuitry compares the value of the counter to the value written in the output compare registers. When a match occurs, the timer transfers the programmable output level bit (OLVL) from the timer control register to the TCMP pin. The programmer can use the output compare register to measure time periods, to generate timing delays, or to generate a pulse of specific duration or a pulse train of specific frequency and duty cycle on the TCMP pin. ## 8.3 Timer I/O Registers The following I/O registers control and monitor timer operation: - Timer control register (TCR) - Timer status register (TSR) - Timer registers (TRH and TRL) - Alternate timer registers (ATRH and ATRL) - Input capture registers (ICRH and ICRL) - Output compare registers (OCRH and OCRL) ## 8.3.3 Timer Registers The timer registers (TRH and TRL), shown in Figure 8-4, contains the current high and low bytes of the 16-bit counter. Reading TRH before reading TRL causes TRL to be latched until TRL is read. Reading TRL after reading the timer status register clears the timer overflow flag (TOF). Writing to the timer registers has no effect. Figure 8-4. Timer Registers (TRH and TRL) #### 8.3.4 Alternate Timer Registers The alternate timer registers (ATRH and ATRL), shown in Figure 8-5, contain the current high and low bytes of the 16-bit counter. Reading ATRH before reading ATRL causes ATRL to be latched until ATRL is read. Reading ATRL has no effect on the timer overflow flag (TOF). Writing to the alternate timer registers has no effect. Figure 8-5. Alternate Timer Registers (ATRH and ATRL) #### NOTE To prevent interrupts from occurring between readings of ATRH and ATRL, set the interrupt flag in the condition code register before reading ATRH, and clear the flag after reading ATRL. MC68HC05C9A Advance Information Data Sheet, Rev. 4.1 #### Capture/Compare Timer ## 8.3.5 Input Capture Registers When a selected edge occurs on the TCAP pin, the current high and low bytes of the 16-bit counter are latched into the input capture registers (ICRH and ICRL). Reading ICRH before reading ICRL inhibits further capture until ICRL is read. Reading ICRL after reading the status register clears the input capture flag (ICF). Writing to the input capture registers has no effect. Figure 8-6. Input Capture Registers (ICRH and ICRL) #### NOTE To prevent interrupts from occurring between readings of ICRH and ICRL, set the interrupt flag in the condition code register before reading ICRH, and clear the flag after reading ICRL. ## 8.3.6 Output Compare Registers When the value of the 16-bit counter matches the value in the output compare registers (OCRH and OCRL), the planned TCMP pin action takes place. Writing to OCRH before writing to OCRL inhibits timer compares until OCRL is written. Reading or writing to OCRL after the timer status register clears the output compare flag (OCF). Figure 8-7. Output Compare Registers (OCRH and OCRL) MC68HC05C9A Advance Information Data Sheet, Rev. 4.1 56 Freescale Semiconductor ## 9.9 Address Mark Wakeup In address mark wakeup, the most significant bit (MSB) in a character is used to indicate whether it is an address (logic 1) or data (logic 0) character. Sleeping receivers will wake up whenever an address character is received. Systems using this method for wakeup would set the MSB of the first character of each message and leave it clear for all other characters in the message. Idle periods may be present within messages and no idle time is required between messages for this wakeup method. ## 9.10 Receive Data In (RDI) Receive data is the serial data that is applied through the input line and the SCI to the internal bus. The receiver circuitry clocks the input at a rate equal to 16 times the baud rate. This time is referred to as the RT rate in Figure 9-4 and as the receiver clock in Figure 9-6. The receiver clock generator is controlled by the baud rate register; however, the SCI is synchronized by the start bit, independent of the transmitter. Once a valid start bit is detected, the start bit, each data bit, and the stop bit are sampled three times at RT intervals 8 RT, 9 RT, and 10 RT (1 RT is the position where the bit is expected to start), as shown in Figure 9-5. The value of the bit is determined by voting logic which takes the value of the majority of the samples. A noise flag is set when all three samples on a valid start bit or data bit or the stop bit do not agree. Figure 9-4. SCI Examples of Start Bit Sampling Techniques Figure 9-5. SCI Sampling Technique Used on All Bits MC68HC05C9A Advance Information Data Sheet, Rev. 4.1 #### Serial Peripheral Interface (SPI) The SPI is double buffered on read, but not on write. If a write is performed during data transfer, the transfer occurs uninterrupted, and the write will be unsuccessful. This condition will cause the write collision (WCOL) status bit in the SPSR to be set. After a data byte is shifted, the SPIF flag of the SPSR is set. In the master mode, the SCK pin is an output. It idles high or low, depending on the CPOL bit in the SPCR, until data is written to the shift register, at which point eight clocks are generated to shift the eight bits of data and then SCK goes idle again. In a slave mode, the slave select start logic receives a logic low at the $\overline{SS}$ pin and a clock at the SCK pin. Thus, the slave is synchronized with the master. Data from the master is received serially at the MOSI line and loads the 8-bit shift register. After the 8-bit shift register is loaded, its data is parallel transferred to the read buffer. During a write cycle, data is written into the shift register, then the slave waits for a clock train from the master to shift the data out on the slave's MISO line. Figure 10-3 illustrates the MOSI, MISO, SCK, and SS master-slave interconnections. Figure 10-3. Serial Peripheral Interface Master-Slave Interconnection ## 10.5 SPI Registers Three registers in the SPI provide control, status, and data storage functions. These registers are called the serial peripheral control register (SPCR), serial peripheral status register (SPSR), and serial peripheral data I/O register (SPDR) and are described in the following paragraphs. ## 10.5.1 Serial Peripheral Control Register The SPI control register (SPCR), shown in Figure 10-4, controls these functions: - Enables SPI interrupts - Enables the SPI system - Selects between standard CMOS or open drain outputs for port D (C9A mode only) - Selects between master mode and slave mode - Controls the clock/data relationship between master and slave - Determines the idle level of the clock pin 77 Clearing the MODF bit is accomplished by reading the SPSR (with MODF set), followed by a write to the SPCR. Control bits SPE and MSTR may be restored by user software to their original state during this clearing sequence or after the MODF bit has been cleared. When configured as an MC68HC05C9A, it is also necessary to restore DDRD after a mode fault. ## Bits 5 and 3-0 — Not Implemented These bits always read 0. ## 10.5.3 Serial Peripheral Data I/O Register The serial peripheral data I/O register (SPDR), shown in Figure 10-6, is used to transmit and receive data on the serial bus. Only a write to this register will initiate transmission/reception of another byte and this will only occur in the master device. At the completion of transmitting a byte of data, the SPIF status bit is set in both the master and slave devices. When the user reads the serial peripheral data I/O register, a buffer is actually being read. The first SPIF must be cleared by the time a second transfer of the data from the shift register to the read buffer is initiated or an overrun condition will exist. In cases of overrun, the byte which causes the overrun is lost. A write to the serial peripheral data I/O register is not buffered and places data directly into the shift register for transmission. Figure 10-6. PI Data Register (SPDR) MC68HC05C9A Advance Information Data Sheet, Rev. 4.1 ## 11.4 Instruction Set Summary Table 11-6. Instruction Set Summary (Sheet 1 of 6) | Source | Operation | <b>Description</b> $A \leftarrow (A) + (M) + (C)$ | | Effection CC | | | ł | Address<br>Mode | Opcode | Operand | Cycles | |---------------------------------------------------------------------|---------------------------------------|---------------------------------------------------|---|--------------|---|----------|---|-------------------------------------------------------------------------|----------------------------------|----------------------------------------|----------------------------| | Form | | | | I | N | Z | С | Adc | ob | obe | Ş | | ADC #opr<br>ADC opr<br>ADC opr<br>ADC opr,X<br>ADC opr,X<br>ADC ,X | Add with Carry | | | _ | ‡ | ‡ | ‡ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A9<br>B9<br>C9<br>D9<br>E9<br>F9 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | ADD #opr<br>ADD opr<br>ADD opr,<br>ADD opr,X<br>ADD opr,X<br>ADD ,X | Add without Carry | $A \leftarrow (A) + (M)$ | | | 1 | 1 | Î | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | AB<br>BB<br>CB<br>DB<br>EB<br>FB | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | AND #opr<br>AND opr<br>AND opr<br>AND opr,X<br>AND opr,X<br>AND ,X | Logical AND | $A \leftarrow (A) \wedge (M)$ | | _ | ‡ | <b>‡</b> | | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A4<br>B4<br>C4<br>D4<br>E4<br>F4 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | ASL opr<br>ASLA<br>ASLX<br>ASL opr,X<br>ASL ,X | Arithmetic Shift Left (Same as LSL) | C → 0 b0 | | _ | ‡ | ‡ | ‡ | DIR<br>INH<br>INH<br>IX1<br>IX | 38<br>48<br>58<br>68<br>78 | dd<br>ff | 5<br>3<br>6<br>5 | | ASR opr<br>ASRA<br>ASRX<br>ASR opr,X<br>ASR ,X | Arithmetic Shift Right | b7 b0 | | _ | ‡ | ‡ | ‡ | DIR<br>INH<br>INH<br>IX1<br>IX | 37<br>47<br>57<br>67<br>77 | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | BCC rel | Branch if Carry Bit Clear | $PC \leftarrow (PC) + 2 + rel ? C = 0$ | _ | _ | _ | _ | _ | REL | 24 | rr | 3 | | BCLR n opr | Clear Bit n | Mn ← 0 | | | | | | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 15<br>17<br>19<br>1B<br>1D | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 5 5 5 5 5 5 5 | | BCS rel | Branch if Carry Bit Set (Same as BLO) | PC ← (PC) + 2 + rel ? C = 1 | _ | _ | _ | _ | _ | REL | 25 | rr | 3 | | BEQ rel | Branch if Equal | $PC \leftarrow (PC) + 2 + rel ? Z = 1$ | | _ | _ | | _ | REL | 27 | rr | 3 | | BHCC rel | Branch if Half-Carry Bit Clear | PC ← (PC) + 2 + <i>rel</i> ? H = 0 | | _ | _ | _ | _ | REL | 28 | rr | 3 | | BHCS rel | Branch if Half-Carry Bit Set | PC ← (PC) + 2 + <i>rel</i> ? H = 1 | | | _ | | _ | REL | 29 | rr | 3 | | BHI rel | Branch if Higher | $PC \leftarrow (PC) + 2 + rel ? C \lor Z = 0$ | _ | _ | _ | _ | _ | REL | 22 | rr | 3 | | BHS rel | Branch if Higher or Same | $PC \leftarrow (PC) + 2 + rel ? C = 0$ | _ | _ | _ | _ | _ | REL | 24 | rr | 3 | | BIH rel | Branch if IRQ Pin High | PC ← (PC) + 2 + <i>rel</i> ? IRQ = 1 | | _ | _ | _ | | REL | 2F | rr | 3 | | BIL rel | Branch if IRQ Pin Low | $PC \leftarrow (PC) + 2 + rel ? IRQ = 0$ | _ | _ | _ | _ | _ | REL | 2E | rr | 3 | ## **Instruction Set** ## Table 11-6. Instruction Set Summary (Sheet 6 of 6) | Source<br>Form | Operation | Description | | Effect on CCR | | | ł | dress<br>ode | code | erand | cles | |----------------|----------------------------------------|--------------------|---|---------------|---|---|---|--------------|------|-------|------| | Form | · | | | I | N | Z | С | Add | O | Ope | ပ် | | TXA | Transfer Index Register to Accumulator | $A \leftarrow (X)$ | _ | _ | - | _ | - | INH | 9F | | 2 | | WAIT | Stop CPU Clock and Enable Interrupts | | _ | 0 | | _ | _ | INH | 8F | | 2 | | Α | Accumulator | opr | Operand (one or two bytes) | |-------|---------------------------------------------------------------------|--------------|--------------------------------------| | С | Carry/borrow flag | PC | Program counter | | CCR | Condition code register | PCH | Program counter high byte | | dd | Direct address of operand | PCL | Program counter low byte | | dd rr | Direct address of operand and relative offset of branch instruction | REL | Relative addressing mode | | DIR | Direct addressing mode | rel | Relative program counter offset byte | | ee ff | High and low bytes of offset in indexed, 16-bit offset addressing | rr | Relative program counter offset byte | | EXT | Extended addressing mode | SP | Stack pointer | | ff | Offset byte in indexed, 8-bit offset addressing | Χ | Index register | | Н | Half-carry flag | Z | Zero flag | | hh II | High and low bytes of operand address in extended addressing | # | Immediate value | | 1 | Interrupt mask | ^ | Logical AND | | ii | Immediate operand byte | <b>V</b> | Logical OR | | IMM | Immediate addressing mode | $\oplus$ | Logical EXCLUSIVE OR | | INH | Inherent addressing mode | () | Contents of | | IX | Indexed, no offset addressing mode | -( ) | Negation (two's complement) | | IX1 | Indexed, 8-bit offset addressing mode | $\leftarrow$ | Loaded with | | IX2 | Indexed, 16-bit offset addressing mode | ? | If | | M | Memory location | : | Concatenated with | | N | Negative flag | 1 | Set or cleared | | n | Any bit | _ | Not affected | ## 11.5 Opcode Map See Table 11-7. #### Notes: - 1. Power-on reset threshold is typically between 1 V and 2 V. - OSC1 line is meant to represent time only, not frequency. Internal clock, internal address bus, and internal data bus are not available externally. - 4. RESET outputs V<sub>OL</sub> during 4064 POR cycles. Figure 12-7. Power-On Reset Timing Diagram #### Notes: - 1. Internal clock, internal address bus, and internal data bus are not available externally. - 2. The next rising edge of the internal clock after the rising edge of RESET initiates the reset sequence. Figure 12-8. External Reset Timing **Ordering Information** MC68HC05C9A Advance Information Data Sheet, Rev. 4.1 # **Appendix B M68HC05Cx Family Feature Comparisons** Refer to Table B-1 for a comparison of the features for all the M68HC05C Family members.