# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                                |
|---------------------------------|-------------------------------------------------------------------------|
| Core Processor                  | PowerPC G2                                                              |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                          |
| Speed                           | 200MHz                                                                  |
| Co-Processors/DSP               | Communications; RISC CPM                                                |
| RAM Controllers                 | DRAM, SDRAM                                                             |
| Graphics Acceleration           | No                                                                      |
| Display & Interface Controllers | -                                                                       |
| Ethernet                        | 10/100Mbps (3)                                                          |
| SATA                            | -                                                                       |
| USB                             | -                                                                       |
| Voltage - I/O                   | 3.3V                                                                    |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                        |
| Security Features               | -                                                                       |
| Package / Case                  | 480-LBGA Exposed Pad                                                    |
| Supplier Device Package         | 480-TBGA (37.5x37.5)                                                    |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc8260avvpibb |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### Features

Figure 1 shows the block diagram for the MPC8266, the HiP4 superset device. Shaded portions indicate functionality that is not available on all devices; refer to the notes.



### Figure 1. MPC8266 Block Diagram

# **1** Features

The major features of the MPC826xA family are as follows:

- Dual-issue integer core
  - A core version of the EC603e microprocessor
  - System core microprocessor supporting frequencies of 150–300 MHz
  - Separate 16-Kbyte data and instruction caches:
    - Four-way set associative
    - Physically addressed
    - LRU replacement algorithm





- PowerPC architecture-compliant memory management unit (MMU)
- Common on-chip processor (COP) test interface
- High-performance (6.6–7.65 SPEC95 benchmark at 300 MHz; 1.68 MIPs/MHz without inlining and 1.90 Dhrystones MIPS/MHz with
- Supports bus snooping for data cache coherency
- Floating-point unit (FPU)
- Separate power supply for internal logic and for I/O
- Separate PLLs for G2 core and for the CPM
  - G2 core and CPM can run at different frequencies for power/performance optimization
  - Internal core/bus clock multiplier that provides 1.5:1, 2:1, 2.5:1, 3:1, 3.5:1, 4:1, 5:1, 6:1 ratios
  - Internal CPM/bus clock multiplier that provides 2:1, 2.5:1, 3:1, 3.5:1, 4:1, 5:1, 6:1 ratios
- 64-bit data and 32-bit address 60x bus
  - Bus supports multiple master designs
  - Supports single- and four-beat burst transfers
  - 64-, 32-, 16-, and 8-bit port sizes controlled by on-chip memory controller
  - Supports data parity or ECC and address parity
- 32-bit data and 18-bit address local bus
  - Single-master bus, supports external slaves
  - Eight-beat burst transfers
  - 32-, 16-, and 8-bit port sizes controlled by on-chip memory controller
- 60x-to-PCI bridge (MPC8265 and MPC8266 only)
  - Programmable host bridge and agent
  - 32-bit data bus, 66 MHz, 3.3 V
  - Synchronous and asynchronous 60x and PCI clock modes
  - All internal address space available to external PCI host
  - DMA for memory block transfers
  - PCI-to-60x address remapping
- System interface unit (SIU)
  - Clock synthesizer
  - Reset controller
  - Real-time clock (RTC) register
  - Periodic interrupt timer
  - Hardware bus monitor and software watchdog timer
  - IEEE Std. 1149.1<sup>TM</sup> standard JTAG test access port
- Twelve-bank memory controller
  - Glueless interface to SRAM, page mode SDRAM, DRAM, EPROM, Flash and other userdefinable peripherals
  - Byte write enables and selectable parity generation



Features

- Coset removing (programmable by the user)
- Filtering idle/unassigned cells (programmable by the user)
- Performing HEC error detection and single bit error correction (programmable by user)
- Generating loss of cell delineation status/interrupt (LOC/LCD)
- Operates with FCC2 (UTOPIA 8)
- Provides serial loop back mode
- Cell echo mode is provided
- Supports both FCC transmit modes
  - External rate mode—Idle cells are generated by the FCC (microcode) to control data rate.
  - Internal rate mode (sub-rate)—FCC transfers only the data cells using the required data rate. The TC layer generates idle/unassigned cells to maintain the line bit rate.
- Supports TC-layer and PMD-WIRE interface (according to the ATM-Forum af-phy-0063.000)
- Cell counters for performance monitoring
  - 16-bit counters count
    - HEC error cells
    - HEC single bit error and corrected cells
    - Idle/unassigned cells filtered
    - Idle/unassigned cells transmitted
    - Transmitted ATM cells
    - Received ATM cells
  - Maskable interrupt is sent to the host when a counter expires
- Overrun (Rx cell FIFO) and underrun (Tx cell FIFO) condition produces maskable interrupt
- May be operated at E1 and DS-1 rates. In addition, xDSL applications at bit rates up to 10 Mbps are supported
- PCI bridge (MPC8265 and MPC8266 only)
  - PCI Specification Revision 2.2 compliant and supports frequencies up to 66 MHz
  - On-chip arbitration
  - Support for PCI to 60x memory and 60x memory to PCI streaming
  - PCI Host Bridge or Peripheral capabilities
  - Includes 4 DMA channels for the following transfers:
    - PCI-to-60x to 60x-to-PCI
    - 60x-to-PCI to PCI-to-60x
    - PCI-to-60x to PCI-to-60x
    - 60x-to-PCI to 60x-to-PCI
  - Includes all of the configuration registers (which are automatically loaded from the EPROM and used to configure the MPC8265) required by the PCI standard as well as message and doorbell registers
  - Supports the I<sub>2</sub>O standard



Table 3 shows DC electrical characteristics.

| Characteristic                                                                                                                                                                              | Symbol           | Min | Max   | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|-------|------|
| Input high voltage, all inputs except CLKIN                                                                                                                                                 | V <sub>IH</sub>  | 2.0 | 3.465 | V    |
| Input low voltage                                                                                                                                                                           | V <sub>IL</sub>  | GND | 0.8   | V    |
| CLKIN input high voltage                                                                                                                                                                    | V <sub>IHC</sub> | 2.4 | 3.465 | V    |
| CLKIN input low voltage                                                                                                                                                                     | V <sub>ILC</sub> | GND | 0.4   | V    |
| Input leakage current, V <sub>IN</sub> = VDDH <sup>2</sup>                                                                                                                                  | I <sub>IN</sub>  |     | 10    | μA   |
| Hi-Z (off state) leakage current, V <sub>IN</sub> = VDDH <sup>2</sup>                                                                                                                       | I <sub>OZ</sub>  | —   | 10    | μA   |
| Signal low input current, V <sub>IL</sub> = 0.8 V                                                                                                                                           | ١L               | —   | 1     | μA   |
| Signal high input current, V <sub>IH</sub> = 2.0 V                                                                                                                                          | Ι <sub>Η</sub>   | —   | 1     | μA   |
| Output high voltage, $I_{OH} = -2 \text{ mA}$<br>except XFC, UTOPIA mode, and open drain pins<br>In UTOPIA mode: $I_{OH} = -8.0 \text{ mA}$<br>PA[0-31]<br>PB[4-31]<br>PC[0-31]<br>PD[4-31] | V <sub>OH</sub>  | 2.4 | _     | V    |
| In UTOPIA mode: I <sub>OL</sub> = 8.0 mA<br>PA[0-31]<br>PB[4-31]<br>PC[0-31]<br>PD[4-31]                                                                                                    | V <sub>OL</sub>  | _   | 0.5   | V    |

Table 3. DC Electrical Characteristics<sup>1</sup>



| Characteristic                 | Symbol          | Min | Max | Unit |
|--------------------------------|-----------------|-----|-----|------|
| I <sub>OL</sub> = 7.0 mA       | V <sub>OI</sub> |     | 0.4 | V    |
| BR                             | 02              |     |     |      |
| BG                             |                 |     |     |      |
| ABB/IRQ2                       |                 |     |     |      |
| TS                             |                 |     |     |      |
| A[0-31]                        |                 |     |     |      |
| <u>TT[0-4]</u>                 |                 |     |     |      |
| TBST                           |                 |     |     |      |
| TSIZE[0-3]                     |                 |     |     |      |
| AACK                           |                 |     |     |      |
| ARTRY                          |                 |     |     |      |
| DBG                            |                 |     |     |      |
| DBB/IRQ3                       |                 |     |     |      |
|                                |                 |     |     |      |
|                                |                 |     |     |      |
|                                |                 |     |     |      |
|                                |                 |     |     |      |
| DP(4)/IRQ3/EXT_DR3/CRSTF_001   |                 |     |     |      |
| DP(5)/TBEN/IBO5/EXT_DBG3       |                 |     |     |      |
| $DP(6)/CSE(0)/\overline{IBO6}$ |                 |     |     |      |
| DP(7)/CSE(1)/IBQ7              |                 |     |     |      |
| PSDVAL                         |                 |     |     |      |
| TA                             |                 |     |     |      |
| TEA                            |                 |     |     |      |
| GBL/IRQ1                       |                 |     |     |      |
| CI/BADDR29/IRQ2                |                 |     |     |      |
| WT/BADDR30/IRQ3                |                 |     |     |      |
| L2_HIT/IRQ4                    |                 |     |     |      |
| CPU_BG/BADDR31/IRQ5            |                 |     |     |      |
| CPU_DBG                        |                 |     |     |      |
| CPU_BR                         |                 |     |     |      |
| IRQ0/NMI_OUT                   |                 |     |     |      |
| IRQ7/INT_OUT/APE               |                 |     |     |      |
| PORESET                        |                 |     |     |      |
| HRESET                         |                 |     |     |      |
| SRESET                         |                 |     |     |      |
| RSTCONF                        |                 |     |     |      |
| QREQ                           |                 |     |     |      |

# Table 3. DC Electrical Characteristics<sup>1</sup> (continued)



where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $T_J$  can be obtained by solving equations (1) and (2) iteratively for any value of  $T_A$ .

# 2.3.1 Layout Practices

Each  $V_{CC}$  pin should be provided with a low-impedance path to the board's power supply. Each ground pin should likewise be provided with a low-impedance path to ground. The power supply pins drive distinct groups of logic on chip. The  $V_{CC}$  power supply should be bypassed to ground using at least four 0.1 µF by-pass capacitors located as close as possible to the four sides of the package. The capacitor leads and associated printed circuit traces connecting to chip  $V_{CC}$  and ground should be kept to less than half an inch per capacitor lead. A four-layer board is recommended, employing two inner layers as  $V_{CC}$  and GND planes.

All output pins on the MPC826xA have fast rise and fall times. Printed circuit (PC) trace interconnection length should be minimized in order to minimize overdamped conditions and reflections caused by these fast output switching times. This recommendation particularly applies to the address and data buses. Maximum PC trace lengths of six inches are recommended. Capacitance calculations should consider all device loads as well as parasitic capacitances due to the PC traces. Attention to proper PCB layout and bypassing becomes especially critical in systems with higher capacitive loads because these loads create higher transient currents in the  $V_{CC}$  and GND circuits. Pull up all unused inputs or signals that will be inputs during reset. Special care should be taken to minimize the noise levels on the PLL supply pins.

Table 5 provides preliminary, estimated power dissipation for various configurations. Note that suitable thermal management is required for conditions above  $P_D = 3$  W (when the ambient temperature is 70 °C or greater) to ensure the junction temperature does not exceed the maximum specified value. Also note that the I/O power should be included when determining whether to use a heat sink.

|              |                   |                        |              |              |         | P <sub>INT</sub> | (W) <sup>2</sup> |          |
|--------------|-------------------|------------------------|--------------|--------------|---------|------------------|------------------|----------|
| Bus<br>(MHz) | CPM<br>Multiplier | Core CPU<br>Multiplier | CPM<br>(MHz) | CPU<br>(MHz) | Vddi 1  | 8 Volts          | Vddl 2           | .0 Volts |
|              |                   |                        |              |              | Nominal | Maximum          | Nominal          | Maximum  |
| 66.66        | 2                 | 3                      | 133          | 200          | 1.2     | 2                | 1.8              | 2.3      |
| 66.66        | 2.5               | 3                      | 166          | 200          | 1.3     | 2.1              | 1.9              | 2.3      |
| 66.66        | 3                 | 4                      | 200          | 266          | —       | —                | 2.3              | 2.9      |
| 66.66        | 3                 | 4.5                    | 200          | 300          | —       | —                | 2.4              | 3.1      |
| 83.33        | 2                 | 3                      | 166          | 250          | —       | —                | 2.2              | 2.8      |
| 83.33        | 2                 | 3                      | 166          | 250          | —       | —                | 2.2              | 2.8      |
| 83.33        | 2.5               | 3.5                    | 208          | 291          | —       |                  | 2.4              | 3.1      |

| Table 5. | Estimated F | Power Dissi | pation for  | Various | Configurations <sup>1</sup> |
|----------|-------------|-------------|-------------|---------|-----------------------------|
| 14010 01 |             | 01101 01001 | Jan 911 191 |         | o o ningana no no           |

<sup>1</sup> Test temperature = room temperature (25° C)

<sup>2</sup>  $P_{INT} = I_{DD} \times V_{DD}$  Watts



**Electrical and Thermal Characteristics** 

# 2.4 AC Electrical Characteristics

The following sections include illustrations and tables of clock diagrams, signals, and CPM outputs and inputs for the 66 MHz MPC826xA device. Note that AC timings are based on a 50-pf load. Typical output buffer impedances are shown in Table 6.

| Output Buffers    | Typical Impedance ( $\Omega$ ) |
|-------------------|--------------------------------|
| 60x bus           | 40                             |
| Local bus         | 40                             |
| Memory controller | 40                             |
| Parallel I/O      | 46                             |
| PCI               | 25                             |

| Table 6. | Output | Buffer | Impedances <sup>1</sup> |
|----------|--------|--------|-------------------------|
|----------|--------|--------|-------------------------|

<sup>1</sup> These are typical values at  $65^{\circ}$  C. The impedance may vary by  $\pm 25\%$  with process and temperature.

### Table 7 lists CPM output characteristics.

| Table 7. | AC | <b>Characteristics</b> | for | СРМ | Outputs <sup>1</sup> |
|----------|----|------------------------|-----|-----|----------------------|
|          |    |                        |     |     |                      |

| Spec N | lumber | Characteristic                                   | Max De | lay (ns) | Min De | lay (ns) |
|--------|--------|--------------------------------------------------|--------|----------|--------|----------|
| Мах    | Min    |                                                  | 66 MHz | 83 MHz   | 66 MHz | 83 MHz   |
| sp36a  | sp37a  | FCC outputs—internal clock (NMSI)                | 6      | 5.5      | 1      | 1        |
| sp36b  | sp37b  | FCC outputs—external clock (NMSI)                | 14     | 12       | 2      | 1        |
| sp40   | sp41   | TDM outputs/SI                                   | 25     | 16       | 5      | 4        |
| sp38a  | sp39a  | SCC/SMC/SPI/I2C outputs—internal clock (NMSI)    | 19     | 16       | 1      | 0.5      |
| sp38b  | sp39b  | Ex_SCC/SMC/SPI/I2C outputs—external clock (NMSI) | 19     | 16       | 2      | 1        |
| sp42   | sp43   | TIMER/IDMA outputs                               | 14     | 11       | 1      | 0.5      |
| sp42a  | sp43a  | PIO outputs                                      | 14     | 11       | 0.5    | 0.5      |

<sup>1</sup> Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.



#### **Electrical and Thermal Characteristics**

Figure 8 shows PIO, timer, and DMA signals.



Note: TGATE is asserted on the rising edge of the clock; it is deasserted on the falling edge.

Figure 8. PIO, Timer, and DMA Signal Diagram

### Table 10 lists SIU input characteristics.

| Spec Number |      | Characteristic                   | Setup (ns) |        | Hold (ns) |        |
|-------------|------|----------------------------------|------------|--------|-----------|--------|
| Max         | Min  |                                  |            | 83 MHz | 66 MHz    | 83 MHz |
| sp11        | sp10 | AACK/ARTRY/TA/TS/TEA/DBG/BG/BR   | 6          | 5      | 0.5       | 0.5    |
| sp12        | sp10 | Data bus in normal mode          | 5          | 4      | 0.5       | 0.5    |
| sp13        | sp10 | Data bus in ECC and PARITY modes | 8          | 6      | 0.5       | 0.5    |
| sp14        | sp10 | DP pins                          | 7          | 6      | 0.5       | 0.5    |
| sp15        | sp10 | All other pins                   | 5          | 4      | 0.5       | 0.5    |

Table 9. AC Characteristics for SIU Inputs<sup>1</sup>

<sup>1</sup> Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of CLKIN. Timings are measured at the pin.



Figure 11 shows signal behavior in MEMC mode.

1:2, 1:3, 1:4, 1:5, 1:6

1:2.5

1:3.5



Figure 11. MEMC Mode Diagram

#### NOTE

Generally, all MPC826xA bus and system output signals are driven from the rising edge of the input clock (CLKin). Memory controller signals, however, trigger on four points within a CLKin cycle. Each cycle is divided by four internal ticks: T1, T2, T3, and T4. T1 always occurs at the rising edge, and T3 at the falling edge, of CLKin. However, the spacing of T2 and T4 depends on the PLL clock ratio selected, as shown in Table 11.

| PLL Clock Patio | Tick Spacing (T1 Occurs at the Rising Edge of CLKin) |    |    |  |
|-----------------|------------------------------------------------------|----|----|--|
|                 | T2                                                   | Т3 | Т4 |  |

1/2 CLKin

1/2 CLKin

1/2 CLKin

3/4 CLKin

8/10 CLKin

11/14 CLKin

1/4 CLKin

3/10 CLKin

4/14 CLKin

Figure 12 is a graphical representation of Table 11.



Figure 12. Internal Tick Spacing for Memory Controller Signals

**Clock Configuration Modes** 

| MODCK_H-MODCK[1-3] | Input Clock<br>Frequency <sup>2,3</sup> | CPM Multiplication<br>Factor <sup>2</sup> | CPM<br>Frequency <sup>2</sup> | Core Multiplication<br>Factor <sup>2</sup> | Core<br>Frequency <sup>2</sup> |
|--------------------|-----------------------------------------|-------------------------------------------|-------------------------------|--------------------------------------------|--------------------------------|
| 1000_001           | 66 MHz                                  | 3.5                                       | 233 MHz                       | 3                                          | 200 MHz                        |
| 1000_010           | 66 MHz                                  | 3.5                                       | 233 MHz                       | 3.5                                        | 233 MHz                        |
| 1000_011           | 66 MHz                                  | 3.5                                       | 233 MHz                       | 4                                          | 266 MHz                        |
| 1000_100           | 66 MHz                                  | 3.5                                       | 233 MHz                       | 4.5                                        | 300 MHz                        |

<sup>1</sup> Because of speed dependencies, not all of the possible configurations in Table 14 are applicable.

<sup>2</sup> The user should choose the input clock frequency and the multiplication factors such that the frequency of the CPU is equal to or greater than 150 MHz and the CPM ranges between 66–233 MHz.

<sup>3</sup> Input clock frequency is given only for the purpose of reference. The user should set MODCK\_H–MODCK\_L so that the resulting configuration does not exceed the frequency rating of the user's part.

# 3.2 PCI Mode

The MPC8265 and the MPC8266 have three clocking modes: local, PCI host, and PCI agent. The clocking mode is set according to three input pins—PCI\_MODE, PCI\_CFG[0], PCI\_MODCK—as shown in Table 15.

|          | Pins       |           | Clocking Mode | PCI Clock |  |
|----------|------------|-----------|---------------|-----------|--|
| PCI_MODE | PCI_CFG[0] | PCI_MODCK |               | (MHZ)     |  |
| 1        | _          | _         | Local bus     | —         |  |
| 0        | 0          | 0         | PCI host      | 50–66     |  |
| 0        | 0          | 1         |               | 25–50     |  |
| 0        | 1          | 0         | PCI agent     | 50–66     |  |
| 0        | 1          | 1         |               | 25–50     |  |

 Table 15. MPC8265 and MPC8266 Clocking Modes

In addition, note the following:

### NOTE: PCI\_MODCK

In PCI mode only, PCI\_MODCK comes from the LGPL5 pin and MODCK\_H[0–3] comes from {LGPL0, LGPL1, LGPL2, LGPL3}.

# NOTE: Tval (Output Hold)

The minimum Tval = 2 when PCI\_MODCK = 1, and the minimum Tval = 1 when PCI\_MODCK = 0. Therefore, designers should use clock configurations that fit this condition to achieve PCI-compliant AC timing.

### NOTE

Clock configurations change only after  $\overline{POR}$  is asserted.

| MODCK_H –<br>MODCK[1–3] | Input Clock<br>Frequency <sup>1</sup><br>(Bus) | CPM<br>Multiplication<br>Factor | CPM<br>Frequency | Core<br>Multiplication<br>Factor | Core<br>Frequency | PCI Division<br>Factor <sup>2</sup> | PCI<br>Frequency <sup>2</sup> |
|-------------------------|------------------------------------------------|---------------------------------|------------------|----------------------------------|-------------------|-------------------------------------|-------------------------------|
| 1001_010                | 66 MHz                                         | 3.5                             | 233 MHz          | 3.5                              | 233 MHz           | 4/8                                 | 58/29 MHz                     |
| 1001_011                | 66 MHz                                         | 3.5                             | 233 MHz          | 4                                | 266 MHz           | 4/8                                 | 58/29 MHz                     |
| 1001_100                | 66 MHz                                         | 3.5                             | 233 MHz          | 4.5                              | 300 MHz           | 4/8                                 | 58/29 MHz                     |
|                         |                                                |                                 |                  |                                  |                   |                                     |                               |
| 1010_000                | 100 MHz                                        | 2                               | 200 MHz          | 2                                | 200 MHz           | 3/6                                 | 66/33 MHz                     |
| 1010_001                | 100 MHz                                        | 2                               | 200 MHz          | 2.5                              | 250 MHz           | 3/6                                 | 66/33 MHz                     |
| 1010_010                | 100 MHz                                        | 2                               | 200 MHz          | 3                                | 300 MHz           | 3/6                                 | 66/33 MHz                     |
| 1010_011                | 100 MHz                                        | 2                               | 200 MHz          | 3.5                              | 350 MHz           | 3/6                                 | 66/33 MHz                     |
| 1010_100                | 100 MHz                                        | 2                               | 200 MHz          | 4                                | 400 MHz           | 3/6                                 | 66/33 MHz                     |
|                         |                                                |                                 |                  |                                  |                   |                                     |                               |
| 1011_000                | 100 MHz                                        | 2.5                             | 250 MHz          | 2                                | 200 MHz           | 4/8                                 | 62/31 MHz                     |
| 1011_001                | 100 MHz                                        | 2.5                             | 250 MHz          | 2.5                              | 250 MHz           | 4/8                                 | 62/31MHz                      |
| 1011_010                | 100 MHz                                        | 2.5                             | 250 MHz          | 3                                | 300 MHz           | 4/8                                 | 62/31 MHz                     |
| 1011_011                | 100 MHz                                        | 2.5                             | 250 MHz          | 3.5                              | 350 MHz           | 4/8                                 | 62/31 MHz                     |
| 1011_100                | 100 MHz                                        | 2.5                             | 250 MHz          | 4                                | 400 MHz           | 4/8                                 | 62/31 MHz                     |

Table 17. Clock Configuration Modes in PCI Host Mode (continued)

<sup>1</sup> Input clock frequency is given only for the purpose of reference. User should set MODCK\_H–MODCK\_L so that the resulting configuration does not exceed the frequency rating of the user's part.

<sup>2</sup> The frequency depends on the value of PCI\_MODCK. If PCI\_MODCK is high (logic '1'), the PCI frequency is divided by 2 (33 instead of 66 MHz, etc.). Refer to Table 15.

<sup>3</sup> In this mode, PCI\_MODCK must be "0".

# 3.2.2 PCI Agent Mode

The frequencies listed in Table 18 and Table 19 are for the purpose of illustration only. Users must select a mode and input bus frequency so that the resulting configuration does not exceed the frequency rating of the user's device.

| MODCK[1–3] <sup>1</sup> | Input Clock<br>Frequency<br>(PCI) <sup>2</sup> | CPM<br>Multiplication<br>Factor <sup>2</sup> | CPM<br>Frequency | Core<br>Multiplication<br>Factor | Core<br>Frequency <sup>3</sup> | Bus Division<br>Factor | 60x Bus<br>Frequency <sup>4</sup> |
|-------------------------|------------------------------------------------|----------------------------------------------|------------------|----------------------------------|--------------------------------|------------------------|-----------------------------------|
| 000                     | 66/33 MHz                                      | 2/4                                          | 133 MHz          | 2.5                              | 166 MHz                        | 2                      | 66 MHz                            |
| 001                     | 66/33 MHz                                      | 2/4                                          | 133 MHz          | 3                                | 200 MHz                        | 2                      | 66 MHz                            |
| 010                     | 66/33 MHz                                      | 3/6                                          | 200 MHz          | 3                                | 200 MHz                        | 3                      | 66 MHz                            |
| 011                     | 66/33 MHz                                      | 3/6                                          | 200 MHz          | 4                                | 266 MHz                        | 3                      | 66 MHz                            |

Table 18. Clock Default Configurations in PCI Agent Mode (MODCK\_HI = 0000)



| MODCK_H –<br>MODCK[1–3] | Input Clock<br>Frequency<br>(PCI) <sup>1,2</sup> | CPM<br>Multiplication<br>Factor <sup>1</sup> | CPM<br>Frequency | Core<br>Multiplication<br>Factor | Core<br>Frequency <sup>3</sup> | Bus Division<br>Factor | 60x Bus<br>Frequency <sup>4</sup> |
|-------------------------|--------------------------------------------------|----------------------------------------------|------------------|----------------------------------|--------------------------------|------------------------|-----------------------------------|
| 0100_100                | 66/33 MHz                                        | 3/6                                          | 200 MHz          | 4.5                              | 300 MHz                        | 3                      | 66 MHz                            |
|                         |                                                  |                                              |                  |                                  |                                |                        |                                   |
| 0101_000 <sup>5</sup>   | 33 MHz                                           | 5                                            | 166 MHz          | 2.5                              | 166 MHz                        | 2.5                    | 66 MHz                            |
| 0101_001 <sup>5</sup>   | 33 MHz                                           | 5                                            | 166 MHz          | 3                                | 200 MHz                        | 2.5                    | 66 MHz                            |
| 0101_010 <sup>5</sup>   | 33 MHz                                           | 5                                            | 166 MHz          | 3.5                              | 233 MHz                        | 2.5                    | 66 MHz                            |
| 0101_011 <sup>5</sup>   | 33 MHz                                           | 5                                            | 166 MHz          | 4                                | 266 MHz                        | 2.5                    | 66 MHz                            |
| 0101_100 <sup>5</sup>   | 33 MHz                                           | 5                                            | 166 MHz          | 4.5                              | 300 MHz                        | 2.5                    | 66 MHz                            |
|                         |                                                  |                                              |                  |                                  |                                |                        |                                   |
| 0110_000                | 50/25 MHz                                        | 4/8                                          | 200 MHz          | 2.5                              | 166 MHz                        | 3                      | 66 MHz                            |
| 0110_001                | 50/25 MHz                                        | 4/8                                          | 200 MHz          | 3                                | 200 MHz                        | 3                      | 66 MHz                            |
| 0110_010                | 50/25 MHz                                        | 4/8                                          | 200 MHz          | 3.5                              | 233 MHz                        | 3                      | 66 MHz                            |
| 0110_011                | 50/25 MHz                                        | 4/8                                          | 200 MHz          | 4                                | 266 MHz                        | 3                      | 66 MHz                            |
| 0110_100                | 50/25 MHz                                        | 4/8                                          | 200 MHz          | 4.5                              | 300 MHz                        | 3                      | 66 MHz                            |
|                         |                                                  |                                              |                  |                                  |                                |                        |                                   |
| 0111_000                | 66/33 MHz                                        | 3/6                                          | 200 MHz          | 2                                | 200 MHz                        | 2                      | 100 MHz                           |
| 0111_001                | 66/33 MHz                                        | 3/6                                          | 200 MHz          | 2.5                              | 250 MHz                        | 2                      | 100 MHz                           |
| 0111_010                | 66/33 MHz                                        | 3/6                                          | 200 MHz          | 3                                | 300 MHz                        | 2                      | 100 MHz                           |
| 0111_011                | 66/33 MHz                                        | 3/6                                          | 200 MHz          | 3.5                              | 350 MHz                        | 2                      | 100 MHz                           |
|                         |                                                  |                                              |                  |                                  |                                |                        |                                   |
| 1000_000                | 66/33 MHz                                        | 3/6                                          | 200 MHz          | 2                                | 160 MHz                        | 2.5                    | 80 MHz                            |
| 1000_001                | 66/33 MHz                                        | 3/6                                          | 200 MHz          | 2.5                              | 200 MHz                        | 2.5                    | 80 MHz                            |
| 1000_010                | 66/33 MHz                                        | 3/6                                          | 200 MHz          | 3                                | 240 MHz                        | 2.5                    | 80 MHz                            |
| 1000_011                | 66/33 MHz                                        | 3/6                                          | 200 MHz          | 3.5                              | 280 MHz                        | 2.5                    | 80 MHz                            |
| 1000_100                | 66/33 MHz                                        | 3/6                                          | 200 MHz          | 4                                | 320 MHz                        | 2.5                    | 80 MHz                            |
| 1000_101                | 66/33 MHz                                        | 3/6                                          | 200 MHz          | 4.5                              | 360 MHz                        | 2.5                    | 80 MHz                            |
|                         |                                                  |                                              |                  |                                  |                                |                        |                                   |
| 1001_000                | 66/33 MHz                                        | 4/8                                          | 266 MHz          | 2.5                              | 166 MHz                        | 4                      | 66 MHz                            |
| 1001_001                | 66/33 MHz                                        | 4/8                                          | 266 MHz          | 3                                | 200 MHz                        | 4                      | 66 MHz                            |
| 1001_010                | 66/33 MHz                                        | 4/8                                          | 266 MHz          | 3.5                              | 233 MHz                        | 4                      | 66 MHz                            |
| 1001_011                | 66/33 MHz                                        | 4/8                                          | 266 MHz          | 4                                | 266 MHz                        | 4                      | 66 MHz                            |
| 1001_100                | 66/33 MHz                                        | 4/8                                          | 266 MHz          | 4.5                              | 300 MHz                        | 4                      | 66 MHz                            |
|                         |                                                  |                                              |                  |                                  |                                |                        |                                   |
| 1010_000                | 66/33 MHz                                        | 4/8                                          | 266 MHz          | 2.5                              | 222 MHz                        | 3                      | 88 MHz                            |



**Clock Configuration Modes** 

| MODCK_H –<br>MODCK[1–3] | Input Clock<br>Frequency<br>(PCI) <sup>1,2</sup> | CPM<br>Multiplication<br>Factor <sup>1</sup> | CPM<br>Frequency | Core<br>Multiplication<br>Factor | Core<br>Frequency <sup>3</sup> | Bus Division<br>Factor | 60x Bus<br>Frequency <sup>4</sup> |
|-------------------------|--------------------------------------------------|----------------------------------------------|------------------|----------------------------------|--------------------------------|------------------------|-----------------------------------|
| 1010_001                | 66/33 MHz                                        | 4/8                                          | 266 MHz          | 3                                | 266 MHz                        | 3                      | 88 MHz                            |
| 1010_010                | 66/33 MHz                                        | 4/8                                          | 266 MHz          | 3.5                              | 300 MHz                        | 3                      | 88 MHz                            |
| 1010_011                | 66/33 MHz                                        | 4/8                                          | 266 MHz          | 4                                | 350 MHz                        | 3                      | 88 MHz                            |
| 1010_100                | 66/33 MHz                                        | 4/8                                          | 266 MHz          | 4.5                              | 400 MHz                        | 3                      | 88 MHz                            |
|                         |                                                  |                                              |                  |                                  |                                |                        |                                   |
| 1011_000                | 66/33 MHz                                        | 4/8                                          | 266 MHz          | 2                                | 212MHz                         | 2.5                    | 106 MHz                           |
| 1011_001                | 66/33 MHz                                        | 4/8                                          | 266 MHz          | 2.5                              | 265 MHz                        | 2.5                    | 106 MHz                           |
| 1011_010                | 66/33 MHz                                        | 4/8                                          | 266 MHz          | 3                                | 318 MHz                        | 2.5                    | 106 MHz                           |
| 1011_011                | 66/33 MHz                                        | 4/8                                          | 266 MHz          | 3.5                              | 371 MHz                        | 2.5                    | 106 MHz                           |
| 1011_100                | 66/33 MHz                                        | 4/8                                          | 266 MHz          | 4                                | 424 MHz                        | 2.5                    | 106 MHz                           |

Table 19. Clock Configuration Modes in PCI Agent Mode (continued)

<sup>1</sup> The frequency depends on the value of PCI\_MODCK. If PCI\_MODCK is high (logic '1'), the PCI frequency is divided by 2 (33 instead of 66 MHz, etc.) and the CPM multiplication factor is multiplied by 2. Refer to Table 15.

<sup>2</sup> Input clock frequency is given only for the purpose of reference. User should set MODCK\_H–MODCK\_L so that the resulting configuration does not exceed the frequency rating of the user's part.

<sup>3</sup> Core frequency = (60x bus frequency)(core multiplication factor)

<sup>4</sup> Bus frequency = CPM frequency/bus division factor

<sup>5</sup> In this mode, PCI\_MODCK must be "1".



# 4 Pinout

This section provides the pin assignments and pinout list for the MPC826xA.

# 4.1 **Pin Assignments**

Figure 13 shows the pinout of the MPC826xA's 480 TBGA package as viewed from the top surface.



Figure 13. Pinout of the 480 TBGA Package as Viewed from the Top Surface



|--|

| Pin Name | Ball |
|----------|------|
| A8       | J1   |
| A9       | К4   |
| A10      | КЗ   |
| A11      | К2   |
| A12      | К1   |
| A13      | L5   |
| A14      | L4   |
| A15      | L3   |
| A16      | L2   |
| A17      | L1   |
| A18      | M5   |
| A19      | N5   |
| A20      | N4   |
| A21      | N3   |
| A22      | N2   |
| A23      | N1   |
| A24      | P4   |
| A25      | Р3   |
| A26      | P2   |
| A27      | P1   |
| A28      | R1   |
| A29      | R3   |
| A30      | R5   |
| A31      | R4   |
| ТТО      | F1   |
| TT1      | G4   |
| TT2      | G3   |
| ТТЗ      | G2   |
| TT4      | F2   |
| TBST     | D3   |
| TSIZO    | C1   |
| TSIZ1    | E4   |
| TSIZ2    | D2   |
| TSIZ3    | F5   |
| AACK     | F3   |



| Pin Name                     | Ball |
|------------------------------|------|
| IRQ3/DP3/CKSTP_OUT/EXT_BR3   | D21  |
| IRQ4/DP4/CORE_SRESET/EXT_BG3 | C21  |
| IRQ5/DP5/TBEN/EXT_DBG3       | B21  |
| IRQ6/DP6/CSE0                | A21  |
| IRQ7/DP7/CSE1                | E20  |
| PSDVAL                       | V3   |
| ТА                           | C22  |
| ТЕА                          | V5   |
| GBL/IRQ1                     | W1   |
| CI/BADDR29/IRQ2              | U2   |
| WT/BADDR30/IRQ3              | U3   |
| L2_HIT/IRQ4                  | Y4   |
| CPU_BG/BADDR31/IRQ5          | U4   |
| CPU_DBG                      | R2   |
| CPU_BR                       | Y3   |
| CS0                          | F25  |
| CS1                          | C29  |
| CS2                          | E27  |
| CS3                          | E28  |
| CS4                          | F26  |
| CS5                          | F27  |
| CS6                          | F28  |
| CS7                          | G25  |
| CS8                          | D29  |
| CS9                          | E29  |
| CS10/BCTL1                   | F29  |
| CS11/AP0                     | G28  |
| BADDR27                      | Т5   |
| BADDR28                      | U1   |
| ALE                          | T2   |
| BCTL0                        | A27  |
| PWE0/PSDDQM0/PBS0            | C25  |
| PWE1/PSDDQM1/PBS1            | E24  |
| PWE2/PSDDQM2/PBS2            | D24  |
| PWE3/PSDDQM3/PBS3            | C24  |



| Pin Name                                     | Ball |
|----------------------------------------------|------|
| PWE4/PSDDQM4/PBS4                            | B26  |
| PWE5/PSDDQM5/PBS5                            | A26  |
| PWE6/PSDDQM6/PBS6                            | B25  |
| PWE7/PSDDQM7/PBS7                            | A25  |
| PSDA10/PGPL0                                 | E23  |
| PSDWE/PGPL1                                  | B24  |
| POE/PSDRAS/PGPL2                             | A24  |
| PSDCAS/PGPL3                                 | B23  |
| PGTA/PUPMWAIT/PGPL4/PPBS                     | A23  |
| PSDAMUX/PGPL5                                | D22  |
| LWE0/LSDDQM0/LBS0/PCI_CFG0 <sup>1</sup>      | H28  |
| LWE1/LSDDQM1/LBS1/PCI_CFG1 <sup>1</sup>      | H27  |
| LWE2/LSDDQM2/LBS2/PCI_CFG2 <sup>1</sup>      | H26  |
| LWE3/LSDDQM3/LBS3/PCI_CFG3 <sup>1</sup>      | G29  |
| LSDA10/LGPL0/PCI_MODCKH0 <sup>1</sup>        | D27  |
| LSDWE/LGPL1/PCI_MODCKH1 <sup>1</sup>         | C28  |
| LOE/LSDRAS/LGPL2/PCI_MODCKH2 <sup>1</sup>    | E26  |
| LSDCAS/LGPL3/PCI_MODCKH3 <sup>1</sup>        | D25  |
| LGTA/LUPMWAIT/LGPL4/LPBS                     | C26  |
| LGPL5/LSDAMUX/PCI_MODCK <sup>1</sup>         | B27  |
| LWR                                          | D28  |
| L_A14/PAR <sup>1</sup>                       | N27  |
| L_A15/FRAME <sup>1</sup> /SMI                | Т29  |
| L_A16/TRDY <sup>1</sup>                      | R27  |
| L_A17/IRDY <sup>1</sup> /CKSTP_OUT           | R26  |
| L_A18/STOP <sup>1</sup>                      | R29  |
| L_A19/DEVSEL <sup>1</sup>                    | R28  |
| L_A20/IDSEL <sup>1</sup>                     | W29  |
| L_A21/PERR <sup>1</sup>                      | P28  |
| L_A22/SERR <sup>1</sup>                      | N26  |
| L_A23/REQ0 <sup>1</sup>                      | AA27 |
| L_A24/REQ1 <sup>1</sup> /HSEJSW <sup>1</sup> | P29  |
| L_A25/GNT0 <sup>1</sup>                      | AA26 |
| L_A26/GNT1 <sup>1</sup> /HSLED <sup>1</sup>  | N25  |
| L_A27/GNT2 <sup>1</sup> /HSENUM <sup>1</sup> | AA25 |



| Pin Name                                  | Ball              |
|-------------------------------------------|-------------------|
| LCL_D31/AD31 <sup>1</sup>                 | AA28              |
| LCL_DP0/C0 <sup>1</sup> /BE0 <sup>1</sup> | L28               |
| LCL_DP1/C1 <sup>1</sup> /BE1 <sup>1</sup> | N28               |
| LCL_DP2/C2 <sup>1</sup> /BE2 <sup>1</sup> | T28               |
| LCL_DP3/C3 <sup>1</sup> /BE3 <sup>1</sup> | W28               |
| IRQ0/NMI_OUT                              | T1                |
| IRQ7/INT_OUT/APE                          | D1                |
| TRST                                      | АНЗ               |
| тск                                       | AG5               |
| TMS                                       | AJ3               |
| TDI                                       | AE6               |
| TDO                                       | AF5               |
| TRIS                                      | AB4               |
| PORESET                                   | AG6               |
| HRESET                                    | AH5               |
| SRESET                                    | AF6               |
| QREQ                                      | AA3               |
| RSTCONF                                   | AJ4               |
| MODCK1/AP1/TC0/BNKSEL0                    | W2                |
| MODCK2/AP2/TC1/BNKSEL1                    | W3                |
| MODCK3/AP3/TC2/BNKSEL2                    | W4                |
| XFC                                       | AB2               |
| CLKIN1                                    | AH4               |
| PA0/RESTART1/DREQ3/FCC2_UTM_TXADDR2       | AC29 <sup>2</sup> |
| PA1/REJECT1/FCC2_UTM_TXADDR1/DONE3        | AC25 <sup>2</sup> |
| PA2/CLK20/FCC2_UTM_TXADDR0/DACK3          | AE28 <sup>2</sup> |
| PA3/CLK19/FCC2_UTM_RXADDR0/DACK4/L1RXD1A2 | AG29 <sup>2</sup> |
| PA4/REJECT2/FCC2_UTM_RXADDR1/DONE4        | AG28 <sup>2</sup> |
| PA5/RESTART2/DREQ4/FCC2_UTM_RXADDR2       | AG26 <sup>2</sup> |
| PA6/L1RSYNCA1                             | AE24 <sup>2</sup> |
| PA7/SMSYN2/L1TSYNCA1/L1GNTA1              | AH25 <sup>2</sup> |
| PA8/SMRXD2/L1RXD0A1/L1RXDA1               | AF23 <sup>2</sup> |
| PA9/SMTXD2/L1TXD0A1                       | AH23 <sup>2</sup> |
| PA10/FCC1_UT8_RXD0/FCC1_UT16_RXD8/MSNUM5  | AE22 <sup>2</sup> |
| PA11/FCC1_UT8_RXD1/FCC1_UT16_RXD9/MSNUM4  | AH22 <sup>2</sup> |

| Pin Name                                                                                  | Ball              |
|-------------------------------------------------------------------------------------------|-------------------|
| PC16/CLK16/TIN4                                                                           | AF15 <sup>2</sup> |
| PC17/CLK15/TIN3/BRGO8                                                                     | AJ15 <sup>2</sup> |
| PC18/CLK14/TGATE2                                                                         | AH14 <sup>2</sup> |
| PC19/CLK13/BRG07/SPICLK                                                                   | AG13 <sup>2</sup> |
| PC20/CLK12/TGATE1                                                                         | AH12 <sup>2</sup> |
| PC21/CLK11/BRGO6                                                                          | AJ11 <sup>2</sup> |
| PC22/CLK10/DONE1                                                                          | AG10 <sup>2</sup> |
| PC23/CLK9/BRGO5/DACK1                                                                     | AE10 <sup>2</sup> |
| PC24/FCC2_UT8_TXD3/CLK8/TOUT4                                                             | AF9 <sup>2</sup>  |
| PC25/FCC2_UT8_TXD2/CLK7/BRGO4                                                             | AE8 <sup>2</sup>  |
| PC26/CLK6/TOUT3/TMCLK                                                                     | AJ6 <sup>2</sup>  |
| PC27/FCC3_TXD/FCC3_TXD0/CLK5/BRGO3                                                        | AG2 <sup>2</sup>  |
| PC28/CLK4/TIN1/TOUT2/CTS2/CLSN2                                                           | AF3 <sup>2</sup>  |
| PC29/CLK3/TIN2/BRGO2/CTS1/CLSN1                                                           | AF2 <sup>2</sup>  |
| PC30/FCC2_UT8_TXD3/CLK2/TOUT1                                                             | AE1 <sup>2</sup>  |
| PC31/CLK1/BRGO1                                                                           | AD1 <sup>2</sup>  |
| PD4/BRGO8/L1TSYNCD1/L1GNTD1/FCC3_RTS/SMRXD2                                               | AC28 <sup>2</sup> |
| PD5/FCC1_UT16_TXD3/DONE1                                                                  | AD27 <sup>2</sup> |
| PD6/FCC1_UT16_TXD4/DACK1                                                                  | AF29 <sup>2</sup> |
| PD7/SMSYN1/FCC1_UTM_TXADDR3/FCC1_UTS_TXADDR3/<br>FCC2_UTM_TXADDR4/FCC1_TXCLAV2            | AF28 <sup>2</sup> |
| PD8/SMRXD1/FCC2_UT_TXPRTY/BRGO5                                                           | AG25 <sup>2</sup> |
| PD9/SMTXD1/FCC2_UT_RXPRTY/BRGO3                                                           | AH26 <sup>2</sup> |
| PD10/L1CLKOB2/FCC2_UT8_RXD1/L1RSYNCB1/BRGO4                                               | AJ27 <sup>2</sup> |
| PD11/L1RQB2/FCC2_UT8_RXD0/L1TSYNCB1/L1GNTB1                                               | AJ23 <sup>2</sup> |
| PD12/SI1_L1ST2/L1RXDB1                                                                    | AG23 <sup>2</sup> |
| PD13/SI1_L1ST1/L1TXDB1                                                                    | AJ22 <sup>2</sup> |
| PD14/FCC1_UT16_RXD0/L1CLKOC2/I2CSCL                                                       | AE20 <sup>2</sup> |
| PD15/FCC1_UT16_RXD1/L1RQC2/I2CSDA                                                         | AJ20 <sup>2</sup> |
| PD16/FCC1_UT_TXPRTY/L1TSYNCC1/L1GNTC1/SPIMISO                                             | AG18 <sup>2</sup> |
| PD17/FCC1_UT_RXPRTY/BRGO2/SPIMOSI                                                         | AG17 <sup>2</sup> |
| PD18/FCC1_UTM_RXADDR4/FCC1_UTS_RXADDR4/<br>FCC1_UTM_RXCLAV3/FCC2_UTM_RXADDR3/SPICLK       | AF16 <sup>2</sup> |
| PD19/FCC1_UTM_TXADDR4/FCC1_UTS_TXADDR4/<br>FCC1_UTM_TXCLAV3/FCC2_UTM_TXADDR3/SPISEL/BRGO1 | AH15 <sup>2</sup> |
| PD20/RTS4/TENA4/FCC1_UT16_RXD2/L1RSYNCA2                                                  | AJ14 <sup>2</sup> |



| Pin Name                                                                                | Ball                                                                                                                                                                                                                                                       |
|-----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PD21/TXD4/FCC1_UT16_RXD3/L1RXD0A2/L1RXDA2                                               | AH13 <sup>2</sup>                                                                                                                                                                                                                                          |
| PD22/RXD4/FCC1_UT16_TXD5/L1TXD0A2/L1TXDA2                                               | AJ12 <sup>2</sup>                                                                                                                                                                                                                                          |
| PD23/RTS3/TENA3/FCC1_UT16_RXD4/L1RSYNCD1                                                | AE12 <sup>2</sup>                                                                                                                                                                                                                                          |
| PD24/TXD3/FCC1_UT16_RXD5/L1RXDD1                                                        | AF10 <sup>2</sup>                                                                                                                                                                                                                                          |
| PD25/RXD3/FCC1_UT16_TXD6/L1TXDD1                                                        | AG9 <sup>2</sup>                                                                                                                                                                                                                                           |
| PD26/RTS2/TENA2/FCC1_UT16_RXD6/L1RSYNCC1                                                | AH8 <sup>2</sup>                                                                                                                                                                                                                                           |
| PD27/TXD2/FCC1_UT16_RXD7/L1RXDC1                                                        | AG7 <sup>2</sup>                                                                                                                                                                                                                                           |
| PD28/RXD2/FCC1_UT16_TXD7/L1TXDC1                                                        | AE4 <sup>2</sup>                                                                                                                                                                                                                                           |
| PD29/RTS1/TENA1/FCC1_UTM_RXADDR3/FCC1_UTS_RXADDR3/<br>FCC1_UTM_RXCLAV2/FCC2_UTM_RXADDR4 | AG1 <sup>2</sup>                                                                                                                                                                                                                                           |
| PD30/FCC2_UTM_TXENB/FCC2_UTS_TXENB/TXD1                                                 | AD4 <sup>2</sup>                                                                                                                                                                                                                                           |
| PD31/RXD1                                                                               | AD2 <sup>2</sup>                                                                                                                                                                                                                                           |
| VCCSYN                                                                                  | AB3                                                                                                                                                                                                                                                        |
| VCCSYN1                                                                                 | В9                                                                                                                                                                                                                                                         |
| GNDSYN                                                                                  | AB1                                                                                                                                                                                                                                                        |
| CLKIN2 <sup>1,3</sup>                                                                   | AE11                                                                                                                                                                                                                                                       |
| SPARE4 <sup>4</sup>                                                                     | U5                                                                                                                                                                                                                                                         |
| PCI_MODE <sup>1,5</sup>                                                                 | AF25                                                                                                                                                                                                                                                       |
| SPARE6 <sup>4</sup>                                                                     | V4                                                                                                                                                                                                                                                         |
| THERMAL0 <sup>6</sup>                                                                   | AA1                                                                                                                                                                                                                                                        |
| THERMAL1 <sup>6</sup>                                                                   | AG4                                                                                                                                                                                                                                                        |
| I/O power                                                                               | AG21, AG14, AG8, AJ1, AJ2, AH1, AH2,<br>AG3, AF4, AE5, AC27, Y27, T27, P27,<br>K26, G27, AE25, AF26, AG27, AH28,<br>AH29, AJ28, AJ29, C7, C14, C16, C20,<br>C23, E10, A28, A29, B28, B29, C27,<br>D26, E25, H3, M4, T3, AA4, A1, A2, B1,<br>B2, C3, D4, E5 |
| Core Power                                                                              | U28, U29, K28, K29, A9, A19, B19, M1,<br>M2, Y1, Y2, AC1, AC2, AH19, AJ19,<br>AH10, AJ10, AJ5                                                                                                                                                              |
| Ground                                                                                  | AA5, AF21, AF14, AF8, AE7, AF11,<br>AE17, AE23, AC26, AB25, Y26, V25,<br>T26, R25, P26, M25, K27, H25, G26,<br>D7, D10, D14, D16, D20, D23, C9, E11,<br>E13, E15, E19, E22, B3, G5, H4, K5,<br>M3, P5, T4, Y5, AA2, AC3                                    |

<sup>1</sup> MPC8265 and MPC8266 only.

<sup>2</sup> The default configuration of the CPM pins (PA[0–31], PB[4–31], PC[0–31], PD[4–31]) is input. To prevent excessive DC current, it is recommended to either pull unused pins to GND or VDDH, or to configure them as outputs.