

#### Welcome to E-XFL.COM

#### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

### Details

E·XFI

| Details                         |                                                             |
|---------------------------------|-------------------------------------------------------------|
| Product Status                  | Active                                                      |
| Core Processor                  | PowerPC G2                                                  |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                              |
| Speed                           | 300MHz                                                      |
| Co-Processors/DSP               | Communications; RISC CPM                                    |
| RAM Controllers                 | DRAM, SDRAM                                                 |
| Graphics Acceleration           | No                                                          |
| Display & Interface Controllers | -                                                           |
| Ethernet                        | 10/100Mbps (3)                                              |
| SATA                            | -                                                           |
| USB                             | -                                                           |
| Voltage - I/O                   | 3.3V                                                        |
| Operating Temperature           | 0°C ~ 105°C (TA)                                            |
| Security Features               | -                                                           |
| Package / Case                  | 480-LBGA Exposed Pad                                        |
| Supplier Device Package         | 480-TBGA (37.5x37.5)                                        |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc8260avvpibb |
|                                 |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





- Transparent
- UART (low-speed operation)
- One serial peripheral interface identical to the MPC860 SPI
- One inter-integrated circuit ( $I^2C$ ) controller (identical to the MPC860  $I^2C$  controller)
  - Microwire compatible
  - Multiple-master, single-master, and slave modes
- Up to eight TDM interfaces (four on the MPC8255)
  - Supports two groups of four TDM channels for a total of eight TDMs
  - 2,048 bytes of SI RAM
  - Bit or byte resolution
  - Independent transmit and receive routing, frame synchronization
  - Supports T1, CEPT, T1/E1, T3/E3, pulse code modulation highway, ISDN basic rate, ISDN primary rate, Freescale interchip digital link (IDL), general circuit interface (GCI), and user-defined TDM serial interfaces
- Eight independent baud rate generators and 20 input clock pins for supplying clocks to FCCs, SCCs, SMCs, and serial channels
- Four independent 16-bit timers that can be interconnected as two 32-bit timers

Additional features of the MPC826xA family are as follows:

- CPM
  - 32-Kbyte dual-port RAM
  - Additional MCC host commands
  - Eight transfer transmission convergence (TC) layers between the TDMs and FCC2 to support inverse multiplexing for ATM capabilities (IMA) (MPC8264 and MPC8266 only)
- CPM multiplexing
  - FCC2 can also be connected to the TC layer.
- TC layer (MPC8264 and MPC8266 only)
  - Each of the 8 TDM channels is routed in hardware to a TC layer block
    - Protocol-specific overhead bits may be discarded or routed to other controllers by the SI
    - Performing ATM TC layer functions (according to ITU-T I.432)
    - Transmit (Tx) updates
      - Cell HEC generation
      - Payload scrambling using self synchronizing scrambler (programmable by the user)
      - Coset generation (programmable by the user)
      - Cell rate by inserting idle/unassigned cells
    - Receive (Rx) updates
      - Cell delineation using bit by bit HEC checking and programmable ALPHA and DELTA parameters for the delineation state machine
      - Payload descrambling using self synchronizing scrambler (programmable by the user)



Table 2 lists recommended operational voltage conditions.

| Rating                         | Symbol         | Value                               |                      |                                                                  | Unit |                      |   |
|--------------------------------|----------------|-------------------------------------|----------------------|------------------------------------------------------------------|------|----------------------|---|
| Core supply voltage            | VDD            | 1.7 – 1.9 <sup>2</sup>              | 1.7–2.1 <sup>3</sup> | 1.9 –2.2 <sup>4</sup>                                            | V    |                      |   |
| PLL supply voltage             | VCCSYN         | $1.7 - 1.9^2$ $1.7 - 2.1^3$ $1.9^3$ |                      | 1.7 – 1.9 <sup>2</sup> 1.7–2.1 <sup>3</sup> 1.9–2.2 <sup>4</sup> |      | 1.9–2.2 <sup>4</sup> | V |
| I/O supply voltage             | VDDH           | 3.135 – 3.465                       |                      |                                                                  | V    |                      |   |
| Input voltage                  | VIN            | GND (-0.3) - 3.465                  |                      |                                                                  | V    |                      |   |
| Junction temperature (maximum) | Тj             | 105 <sup>5</sup>                    |                      |                                                                  | °C   |                      |   |
| Ambient temperature            | Τ <sub>Α</sub> |                                     | 0–70 <sup>5</sup>    |                                                                  | °C   |                      |   |

Table 2. Recommended Operating Conditions<sup>1</sup>

<sup>1</sup> **Caution:** These are the recommended and tested operating conditions. Proper device operating outside of these conditions is not guaranteed.

<sup>2</sup> CPU frequency less than or equal to 200 MHz.

<sup>3</sup> CPU frequency greater than 200 MHz but less than 233 MHz.

<sup>4</sup> CPU frequency greater than or equal to 233 MHz.

<sup>5</sup> Note that for extended temperature parts the range is  $(-40)_{T_{\Delta}} - 105_{T_{i}}$ .

### NOTE: Core, PLL, and I/O Supply Voltages

VDDH, VCCSYN, and VDD must track each other and both must vary in the same direction—in the positive direction (+5% and +0.1 Vdc) or in the negative direction (-5% and -0.1 Vdc).

This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (either GND or  $V_{CC}$ ).

Figure 2 shows the undershoot and overshoot voltage of the 60x and local bus memory interface of the MPC8280. Note that in PCI mode the I/O interface is different.



Figure 2. Overshoot/Undershoot Voltage



| Characteristic                 | Symbol          | Min | Max | Unit |
|--------------------------------|-----------------|-----|-----|------|
| I <sub>OL</sub> = 7.0 mA       | V <sub>OL</sub> |     | 0.4 | V    |
| BR                             | 02              |     |     |      |
| BG                             |                 |     |     |      |
| ABB/IRQ2                       |                 |     |     |      |
| TS                             |                 |     |     |      |
| A[0-31]                        |                 |     |     |      |
| TT[0-4]                        |                 |     |     |      |
| TBST                           |                 |     |     |      |
| TSIZE[0–3]                     |                 |     |     |      |
| AACK                           |                 |     |     |      |
| ARTRY                          |                 |     |     |      |
| DBG                            |                 |     |     |      |
| DBB/IRQ3                       |                 |     |     |      |
| D[0-63]                        |                 |     |     |      |
| DP(0)/RSRV/EXT_BR2             |                 |     |     |      |
| DP(1)/IRQ1/EXT_BG2             |                 |     |     |      |
| DP(2)/TLBISYNC/IRQ2/EXT_DBG2   |                 |     |     |      |
| DP(3)/IRQ3/EXT_BR3/CKSTP_OUT   |                 |     |     |      |
| DP(4)/IRQ4/EXT_BG3/CORE_SREST  |                 |     |     |      |
| DP(5)/TBEN/IRQ5/EXT_DBG3       |                 |     |     |      |
| DP(6)/CSE(0)/IRQ6              |                 |     |     |      |
| DP(7)/CSE(1)/IRQ7              |                 |     |     |      |
| PSDVAL                         |                 |     |     |      |
| TA                             |                 |     |     |      |
| TEA                            |                 |     |     |      |
| GBL/IRQ1                       |                 |     |     |      |
|                                |                 |     |     |      |
| WT/BADDR30/IRQ3<br>L2_HIT/IRQ4 |                 |     |     |      |
|                                |                 |     |     |      |
| CPU_BG/BADDR31/IRQ5<br>CPU_DBG |                 |     |     |      |
| CPU_DBG                        |                 |     |     |      |
| IRQ0/NMI_OUT                   |                 |     |     |      |
| IRQ7/INT_OUT/APE               |                 |     |     |      |
| PORESET                        |                 |     |     |      |
| HRESET                         |                 |     |     |      |
| SRESET                         |                 |     |     |      |
| RSTCONF                        |                 |     |     |      |
| QREQ                           |                 |     |     |      |
|                                |                 |     |     |      |

# Table 3. DC Electrical Characteristics<sup>1</sup> (continued)



# 2.4 AC Electrical Characteristics

The following sections include illustrations and tables of clock diagrams, signals, and CPM outputs and inputs for the 66 MHz MPC826xA device. Note that AC timings are based on a 50-pf load. Typical output buffer impedances are shown in Table 6.

| Output Buffers    | Typical Impedance ( $\Omega$ ) |
|-------------------|--------------------------------|
| 60x bus           | 40                             |
| Local bus         | 40                             |
| Memory controller | 40                             |
| Parallel I/O      | 46                             |
| PCI               | 25                             |

| Table 6. Output Buffer | Impedances <sup>1</sup> |
|------------------------|-------------------------|
|------------------------|-------------------------|

<sup>1</sup> These are typical values at  $65^{\circ}$  C. The impedance may vary by  $\pm 25\%$  with process and temperature.

### Table 7 lists CPM output characteristics.

| Table 7. | AC | Characteristics | for CPI | M Outputs <sup>1</sup> |
|----------|----|-----------------|---------|------------------------|
|----------|----|-----------------|---------|------------------------|

| Spec N | lumber | Characteristic                                   | Max De | elay (ns) | Min De | lay (ns) |
|--------|--------|--------------------------------------------------|--------|-----------|--------|----------|
| Max    | Min    | Characteristic                                   | 66 MHz | 83 MHz    | 66 MHz | 83 MHz   |
| sp36a  | sp37a  | FCC outputs—internal clock (NMSI)                | 6      | 5.5       | 1      | 1        |
| sp36b  | sp37b  | FCC outputs—external clock (NMSI)                | 14     | 12        | 2      | 1        |
| sp40   | sp41   | TDM outputs/SI                                   | 25     | 16        | 5      | 4        |
| sp38a  | sp39a  | SCC/SMC/SPI/I2C outputs—internal clock (NMSI)    | 19     | 16        | 1      | 0.5      |
| sp38b  | sp39b  | Ex_SCC/SMC/SPI/I2C outputs—external clock (NMSI) | 19     | 16        | 2      | 1        |
| sp42   | sp43   | TIMER/IDMA outputs                               | 14     | 11        | 1      | 0.5      |
| sp42a  | sp43a  | PIO outputs                                      | 14     | 11        | 0.5    | 0.5      |

<sup>1</sup> Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.



Figure 9 shows the interaction of several bus signals.



Figure 9. Bus Signals

Figure 10 shows signal behavior for all parity modes (including ECC, RMW parity, and standard parity).





### Table 12 lists the JTAG timings.

Table 12. JTAG Timings<sup>1</sup>

| Parameter                                                                 | Symbol <sup>2</sup>                        | Min      | Max      | Unit     | Notes        |
|---------------------------------------------------------------------------|--------------------------------------------|----------|----------|----------|--------------|
| JTAG external clock frequency of operation                                | f <sub>JTG</sub>                           | 0        | 25       | MHz      | —            |
| JTAG external clock cycle time                                            | t <sub>JTG</sub>                           | 40       |          | ns       | —            |
| JTAG external clock pulse width measured at 1.4V                          | t <sub>JTKHKL</sub>                        | 20       | _        | ns       | —            |
| JTAG external clock rise and fall times                                   | t <sub>JTGR</sub> and<br>t <sub>JTGF</sub> | 0        | 5        | ns       | 6            |
| TRST assert time                                                          | t <sub>TRST</sub>                          | 25       |          | ns       | 3, 6         |
| Input setup times<br>Boundary-scan data<br>TMS, TDI                       | <sup>t</sup> jtdvkh<br>t <sub>jtivkh</sub> | 4<br>4   | _        | ns<br>ns | 4, 7<br>4, 7 |
| Input hold times<br>Boundary-scan data<br>TMS, TDI                        | t <sub>JTDXKH</sub><br>t <sub>JTIXKH</sub> | 10<br>10 |          | ns<br>ns | 4, 7<br>4, 7 |
| Output valid times<br>Boundary-scan data<br>TDO                           | t <sub>JTKLDV</sub><br>t <sub>JTKLOV</sub> |          | 25<br>25 | ns<br>ns | 5, 7<br>5. 7 |
| Output hold times<br>Boundary-scan data<br>TDO                            | t <sub>JTKLDX</sub><br>t <sub>JTKLOX</sub> | 1<br>1   |          | ns<br>ns | 5, 7<br>5, 7 |
| JTAG external clock to output high impedance<br>Boundary-scan data<br>TDO | t <sub>jtkldz</sub><br>t <sub>jtkloz</sub> | 1<br>1   | 25<br>25 | ns<br>ns | 5, 6<br>5, 6 |

<sup>1</sup> All outputs are measured from the midpoint voltage of the falling/rising edge of t<sub>TCLK</sub> to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50-Ω load. Time-of-flight delays must be added for trace lengths, vias, and connectors in the system.

<sup>2</sup> The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t((first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

- <sup>3</sup> TRST is an asynchronous level sensitive signal. The setup time is for test purposes only.
- <sup>4</sup> Non-JTAG signal input timing with respect to t<sub>TCLK</sub>.
- <sup>5</sup> Non-JTAG signal output timing with respect to t<sub>TCLK</sub>.
- <sup>6</sup> Guaranteed by design.
- <sup>7</sup> Guaranteed by design and device characterization.

### NOTE

The UPM machine outputs change on the internal tick determined by the memory controller programming; the AC specifications are relative to the internal tick. Note that SDRAM and GPCM machine outputs change on CLKin's rising edge.



# **3** Clock Configuration Modes

To configure the main PLL multiplication factor and the core, CPM, and 60x bus frequencies, the MODCK[1–3] pins are sampled while HRESET is asserted. Table 13 lists the eight basic configuration modes. Table 14 lists the other modes that are available by using the configuration pin (RSTCONF) and driving four bits from hardware configuration word on the data bus.

Note that the MPC8265 and the MPC8266 have two additional clocking modes—PCI agent and PCI host. Refer to Section 3.2, "PCI Mode" on page 26 for information.

### NOTE

Clock configurations change only after  $\overline{POR}$  is asserted.

## 3.1 Local Bus Mode

Table 13 describes default clock modes for the MPC826xA.

| MODCK[1-3] | Input Clock<br>Frequency | CPM Multiplication<br>Factor | CPM<br>Frequency | Core Multiplication<br>Factor | Core<br>Frequency |
|------------|--------------------------|------------------------------|------------------|-------------------------------|-------------------|
| 000        | 33 MHz                   | 3                            | 100 MHz          | 4                             | 133 MHz           |
| 001        | 33 MHz                   | 3                            | 100 MHz          | 5                             | 166 MHz           |
| 010        | 33 MHz                   | 4                            | 133 MHz          | 4                             | 133 MHz           |
| 011        | 33 MHz                   | 4                            | 133 MHz          | 5                             | 166 MHz           |
| 100        | 66 MHz                   | 2                            | 133 MHz          | 2.5                           | 166 MHz           |
| 101        | 66 MHz                   | 2                            | 133 MHz          | 3                             | 200 MHz           |
| 110        | 66 MHz                   | 2.5                          | 166 MHz          | 2.5                           | 166 MHz           |
| 111        | 66 MHz                   | 2.5                          | 166 MHz          | 3                             | 200 MHz           |

### Table 13. Clock Default Modes

Table 14 describes all possible clock configurations when using the hard reset configuration sequence. Note that basic modes are shown in boldface type. The frequencies listed are for the purpose of illustration only. Users must select a mode and input bus frequency so that the resulting configuration does not exceed the frequency rating of the user's device.

| Table 14. C | lock Configuration Modes <sup>1</sup> |
|-------------|---------------------------------------|
|-------------|---------------------------------------|

| MODCK_H-MODCK[1-3] | Input Clock<br>Frequency <sup>2,3</sup> | CPM Multiplication<br>Factor <sup>2</sup> | CPM<br>Frequency <sup>2</sup> | Core Multiplication<br>Factor <sup>2</sup> | Core<br>Frequency <sup>2</sup> |
|--------------------|-----------------------------------------|-------------------------------------------|-------------------------------|--------------------------------------------|--------------------------------|
| 0001_000           | 33 MHz                                  | 2                                         | 66 MHz                        | 4                                          | 133 MHz                        |
| 0001_001           | 33 MHz                                  | 2                                         | 66 MHz                        | 5                                          | 166 MHz                        |
| 0001_010           | 33 MHz                                  | 2                                         | 66 MHz                        | 6                                          | 200 MHz                        |
| 0001_011           | 33 MHz                                  | 2                                         | 66 MHz                        | 7                                          | 233 MHz                        |
| 0001_100           | 33 MHz                                  | 2                                         | 66 MHz                        | 8                                          | 266 MHz                        |



| MODCK_H-MODCK[1-3] | Input Clock<br>Frequency <sup>2,3</sup> | CPM Multiplication<br>Factor <sup>2</sup> | CPM<br>Frequency <sup>2</sup> | Core Multiplication<br>Factor <sup>2</sup> | Core<br>Frequency <sup>2</sup> |
|--------------------|-----------------------------------------|-------------------------------------------|-------------------------------|--------------------------------------------|--------------------------------|
| 0100_111           |                                         |                                           | Reserved                      |                                            |                                |
| 0101_000           | -                                       |                                           |                               |                                            |                                |
| 0101_001           | -                                       |                                           |                               |                                            |                                |
| 0101_010           | -                                       |                                           |                               |                                            |                                |
| 0101_011           | -                                       |                                           |                               |                                            |                                |
| 0101_100           |                                         |                                           |                               |                                            |                                |
| 0101_101           | 66 MHz                                  | 2                                         | 133 MHz                       | 2                                          | 133 MHz                        |
| 0101_110           | 66 MHz                                  | 2                                         | 133 MHz                       | 2.5                                        | 166 MHz                        |
| 0101_111           | 66 MHz                                  | 2                                         | 133 MHz                       | 3                                          | 200 MHz                        |
| 0110_000           | 66 MHz                                  | 2                                         | 133 MHz                       | 3.5                                        | 233 MHz                        |
| 0110_001           | 66 MHz                                  | 2                                         | 133 MHz                       | 4                                          | 266 MHz                        |
| 0110_010           | 66 MHz                                  | 2                                         | 133 MHz                       | 4.5                                        | 300 MHz                        |
|                    |                                         |                                           |                               |                                            | •                              |
| 0110_011           | 66 MHz                                  | 2.5                                       | 166 MHz                       | 2                                          | 133 MHz                        |
| 0110_100           | 66 MHz                                  | 2.5                                       | 166 MHz                       | 2.5                                        | 166 MHz                        |
| 0110_101           | 66 MHz                                  | 2.5                                       | 166 MHz                       | 3                                          | 200 MHz                        |
| 0110_110           | 66 MHz                                  | 2.5                                       | 166 MHz                       | 3.5                                        | 233 MHz                        |
| 0110_111           | 66 MHz                                  | 2.5                                       | 166 MHz                       | 4                                          | 266 MHz                        |
| 0111_000           | 66 MHz                                  | 2.5                                       | 166 MHz                       | 4.5                                        | 300 MHz                        |
|                    |                                         |                                           |                               |                                            |                                |
| 0111_001           | 66 MHz                                  | 3                                         | 200 MHz                       | 2                                          | 133 MHz                        |
| 0111_010           | 66 MHz                                  | 3                                         | 200 MHz                       | 2.5                                        | 166 MHz                        |
| 0111_011           | 66 MHz                                  | 3                                         | 200 MHz                       | 3                                          | 200 MHz                        |
| 0111_100           | 66 MHz                                  | 3                                         | 200 MHz                       | 3.5                                        | 233 MHz                        |
| 0111_101           | 66 MHz                                  | 3                                         | 200 MHz                       | 4                                          | 266 MHz                        |
| 0111_110           | 66 MHz                                  | 3                                         | 200 MHz                       | 4.5                                        | 300 MHz                        |
|                    |                                         |                                           |                               |                                            |                                |
| 0111_111           | 66 MHz                                  | 3.5                                       | 233 MHz                       | 2                                          | 133 MHz                        |
| 1000_000           | 66 MHz                                  | 3.5                                       | 233 MHz                       | 2.5                                        | 166 MHz                        |

# Table 14. Clock Configuration Modes<sup>1</sup> (continued)

**Clock Configuration Modes** 

| MODCK[1-3] <sup>1</sup> | Input Clock<br>Frequency<br>(PCI) <sup>2</sup> | CPM<br>Multiplication<br>Factor <sup>2</sup> | CPM<br>Frequency | Core<br>Multiplication<br>Factor | Core<br>Frequency <sup>3</sup> | Bus Division<br>Factor | 60x Bus<br>Frequency <sup>4</sup> |
|-------------------------|------------------------------------------------|----------------------------------------------|------------------|----------------------------------|--------------------------------|------------------------|-----------------------------------|
| 100                     | 66/33 MHz                                      | 3/6                                          | 200 MHz          | 3                                | 240 MHz                        | 2.5                    | 80 MHz                            |
| 101                     | 66/33 MHz                                      | 3/6                                          | 200 MHz          | 3.5                              | 280 MHz                        | 2.5                    | 80 MHz                            |
| 110                     | 66/33 MHz                                      | 4/8                                          | 266 MHz          | 3.5                              | 300 MHz                        | 3                      | 88 MHz                            |
| 111                     | 66/33 MHz                                      | 4/8                                          | 266 MHz          | 3                                | 300 MHz                        | 2.5                    | 100 MHz                           |

Table 18. Clock Default Configurations in PCI Agent Mode (MODCK\_HI = 0000) (continued)

<sup>1</sup> Assumes MODCK\_HI = 0000.

<sup>2</sup> The frequency depends on the value of PCI\_MODCK. If PCI\_MODCK is high (logic '1'), the PCI frequency is divided by 2 (33 instead of 66 MHz, etc.) and the CPM multiplication factor is multiplied by 2. Refer to Table 15.

<sup>3</sup> Core frequency = (60x bus frequency)(core multiplication factor)

<sup>4</sup> Bus frequency = CPM frequency/bus division factor

Table 19 describes all possible clock configurations when using the MPC8265 or the MPC8266's internal PCI bridge in agent mode.

| MODCK_H –<br>MODCK[1–3] | Input Clock<br>Frequency<br>(PCI) <sup>1,2</sup> | CPM<br>Multiplication<br>Factor <sup>1</sup> | CPM<br>Frequency | Core<br>Multiplication<br>Factor | Core<br>Frequency <sup>3</sup> | Bus Division<br>Factor | 60x Bus<br>Frequency <sup>4</sup> |
|-------------------------|--------------------------------------------------|----------------------------------------------|------------------|----------------------------------|--------------------------------|------------------------|-----------------------------------|
| 0001_001                | 66/33 MHz                                        | 2/4                                          | 133 MHz          | 5                                | 166 MHz                        | 4                      | 33 MHz                            |
| 0001_010                | 66/33 MHz                                        | 2/4                                          | 133 MHz          | 6                                | 200 MHz                        | 4                      | 33 MHz                            |
| 0001_011                | 66/33 MHz                                        | 2/4                                          | 133 MHz          | 7                                | 233 MHz                        | 4                      | 33 MHz                            |
| 0001_100                | 66/33 MHz                                        | 2/4                                          | 133 MHz          | 8                                | 266 MHz                        | 4                      | 33 MHz                            |
|                         |                                                  |                                              |                  |                                  |                                |                        |                                   |
| 0010_001                | 50/25 MHz                                        | 3/6                                          | 150 MHz          | 3                                | 180 MHz                        | 2.5                    | 60 MHz                            |
| 0010_010                | 50/25 MHz                                        | 3/6                                          | 150 MHz          | 3.5                              | 210 MHz                        | 2.5                    | 60 MHz                            |
| 0010_011                | 50/25 MHz                                        | 3/6                                          | 150 MHz          | 4                                | 240 MHz                        | 2.5                    | 60 MHz                            |
| 0010_100                | 50/25 MHz                                        | 3/6                                          | 150 MHz          | 4.5                              | 270 MHz                        | 2.5                    | 60 MHz                            |
|                         |                                                  |                                              |                  |                                  |                                |                        |                                   |
| 0011_000                | 66/33 MHz                                        | 2/4                                          | 133 MHz          | 2.5                              | 110MHz                         | 3                      | 44 MHz                            |
| 0011_001                | 66/33 MHz                                        | 2/4                                          | 133 MHz          | 3                                | 132 MHz                        | 3                      | 44 MHz                            |
| 0011_010                | 66/33 MHz                                        | 2/4                                          | 133 MHz          | 3.5                              | 154 MHz                        | 3                      | 44 MHz                            |
| 0011_011                | 66/33 MHz                                        | 2/4                                          | 133 MHz          | 4                                | 176MHz                         | 3                      | 44 MHz                            |
| 0011_100                | 66/33 MHz                                        | 2/4                                          | 133 MHz          | 4.5                              | 198 MHz                        | 3                      | 44 MHz                            |
|                         |                                                  |                                              |                  |                                  |                                |                        |                                   |
| 0100_000                | 66/33 MHz                                        | 3/6                                          | 200 MHz          | 2.5                              | 166 MHz                        | 3                      | 66 MHz                            |
| 0100_001                | 66/33 MHz                                        | 3/6                                          | 200 MHz          | 3                                | 200 MHz                        | 3                      | 66 MHz                            |
| 0100_010                | 66/33 MHz                                        | 3/6                                          | 200 MHz          | 3.5                              | 233 MHz                        | 3                      | 66 MHz                            |
| 0100_011                | 66/33 MHz                                        | 3/6                                          | 200 MHz          | 4                                | 266 MHz                        | 3                      | 66 MHz                            |

Table 19. Clock Configuration Modes in PCI Agent Mode



# 4 Pinout

This section provides the pin assignments and pinout list for the MPC826xA.

## 4.1 **Pin Assignments**

Figure 13 shows the pinout of the MPC826xA's 480 TBGA package as viewed from the top surface.



Figure 13. Pinout of the 480 TBGA Package as Viewed from the Top Surface



Figure 14 shows the side profile of the TBGA package to indicate the direction of the top surface view.



Table 21 shows the pinout list of the MPC826xA. Table 20 defines conventions and acronyms used in Table 21.

Symbols used in Table 21 are described in Table 20.

| Symbol  | Meaning                                                             |  |
|---------|---------------------------------------------------------------------|--|
| OVERBAR | Signals with overbars, such as $\overline{TA}$ , are active low.    |  |
| UTM     | Indicates that a signal is part of the UTOPIA master interface.     |  |
| UTS     | Indicates that a signal is part of the UTOPIA slave interface.      |  |
| UT8     | Indicates that a signal is part of the 8-bit UTOPIA interface.      |  |
| UT16    | Indicates that a signal is part of the 16-bit UTOPIA interface.     |  |
| MII     | Indicates that a signal is part of the media independent interface. |  |

### Table 20. Symbol Legend

### Table 21. Pinout List

| Pin Name | Ball |
|----------|------|
| BR       | W5   |
| BG       | F4   |
| ABB/IRQ2 | E2   |
| TS       | E3   |
| A0       | G1   |
| A1       | H5   |
| A2       | H2   |
| A3       | H1   |
| A4       | J5   |
| A5       | J4   |
| A6       | J3   |
| A7       | J2   |



| Pin Name | Ball |
|----------|------|
| A8       | J1   |
| A9       | К4   |
| A10      | КЗ   |
| A11      | К2   |
| A12      | К1   |
| A13      | L5   |
| A14      | L4   |
| A15      | L3   |
| A16      | L2   |
| A17      | L1   |
| A18      | M5   |
| A19      | N5   |
| A20      | N4   |
| A21      | N3   |
| A22      | N2   |
| A23      | N1   |
| A24      | P4   |
| A25      | Р3   |
| A26      | P2   |
| A27      | P1   |
| A28      | R1   |
| A29      | R3   |
| A30      | R5   |
| A31      | R4   |
| ТТО      | F1   |
| TT1      | G4   |
| TT2      | G3   |
| ТТЗ      | G2   |
| TT4      | F2   |
| TBST     | D3   |
| TSIZ0    | C1   |
| TSIZ1    | E4   |
| TSIZ2    | D2   |
| TSIZ3    | F5   |
| ААСК     | F3   |



## Table 21. Pinout List (continued)

| Pin Name                     | Ball |
|------------------------------|------|
| IRQ3/DP3/CKSTP_OUT/EXT_BR3   | D21  |
| IRQ4/DP4/CORE_SRESET/EXT_BG3 | C21  |
| IRQ5/DP5/TBEN/EXT_DBG3       | B21  |
| IRQ6/DP6/CSE0                | A21  |
| IRQ7/DP7/CSE1                | E20  |
| PSDVAL                       | V3   |
| ТА                           | C22  |
| TEA                          | V5   |
| GBL/IRQ1                     | W1   |
| CI/BADDR29/IRQ2              | U2   |
| WT/BADDR30/IRQ3              | U3   |
| L2_HIT/IRQ4                  | Y4   |
| CPU_BG/BADDR31/IRQ5          | U4   |
| CPU_DBG                      | R2   |
| CPU_BR                       | Y3   |
| CS0                          | F25  |
| CS1                          | C29  |
| CS2                          | E27  |
| CS3                          | E28  |
| CS4                          | F26  |
| CS5                          | F27  |
| CS6                          | F28  |
| CS7                          | G25  |
| CS8                          | D29  |
| CS9                          | E29  |
| CS10/BCTL1                   | F29  |
| CS11/AP0                     | G28  |
| BADDR27                      | T5   |
| BADDR28                      | U1   |
| ALE                          | T2   |
| BCTL0                        | A27  |
| PWE0/PSDDQM0/PBS0            | C25  |
| PWE1/PSDDQM1/PBS1            | E24  |
| PWE2/PSDDQM2/PBS2            | D24  |
| PWE3/PSDDQM3/PBS3            | C24  |



## Table 21. Pinout List (continued)

| Pin Name                                  | Ball              |
|-------------------------------------------|-------------------|
| LCL_D31/AD31 <sup>1</sup>                 | AA28              |
| LCL_DP0/C0 <sup>1</sup> /BE0 <sup>1</sup> | L28               |
| LCL_DP1/C1 <sup>1</sup> /BE1 <sup>1</sup> | N28               |
| LCL_DP2/C2 <sup>1</sup> /BE2 <sup>1</sup> | T28               |
| LCL_DP3/C3 <sup>1</sup> /BE3 <sup>1</sup> | W28               |
| IRQ0/NMI_OUT                              | T1                |
| IRQ7/INT_OUT/APE                          | D1                |
| TRST                                      | AH3               |
| тск                                       | AG5               |
| TMS                                       | AJ3               |
| трі                                       | AE6               |
| TDO                                       | AF5               |
| TRIS                                      | AB4               |
| PORESET                                   | AG6               |
| HRESET                                    | AH5               |
| SRESET                                    | AF6               |
| QREQ                                      | AA3               |
| RSTCONF                                   | AJ4               |
| MODCK1/AP1/TC0/BNKSEL0                    | W2                |
| MODCK2/AP2/TC1/BNKSEL1                    | W3                |
| MODCK3/AP3/TC2/BNKSEL2                    | W4                |
| XFC                                       | AB2               |
| CLKIN1                                    | AH4               |
| PA0/RESTART1/DREQ3/FCC2_UTM_TXADDR2       | AC29 <sup>2</sup> |
| PA1/REJECT1/FCC2_UTM_TXADDR1/DONE3        | AC25 <sup>2</sup> |
| PA2/CLK20/FCC2_UTM_TXADDR0/DACK3          | AE28 <sup>2</sup> |
| PA3/CLK19/FCC2_UTM_RXADDR0/DACK4/L1RXD1A2 | AG29 <sup>2</sup> |
| PA4/REJECT2/FCC2_UTM_RXADDR1/DONE4        | AG28 <sup>2</sup> |
| PA5/RESTART2/DREQ4/FCC2_UTM_RXADDR2       | AG26 <sup>2</sup> |
| PA6/L1RSYNCA1                             | AE24 <sup>2</sup> |
| PA7/SMSYN2/L1TSYNCA1/L1GNTA1              | AH25 <sup>2</sup> |
| PA8/SMRXD2/L1RXD0A1/L1RXDA1               | AF23 <sup>2</sup> |
| PA9/SMTXD2/L1TXD0A1                       | AH23 <sup>2</sup> |
| PA10/FCC1_UT8_RXD0/FCC1_UT16_RXD8/MSNUM5  | AE22 <sup>2</sup> |
| PA11/FCC1_UT8_RXD1/FCC1_UT16_RXD9/MSNUM4  | AH22 <sup>2</sup> |

Pinout

## Table 21. Pinout List (continued)

| Pin Name                                                       | Ball              |
|----------------------------------------------------------------|-------------------|
| PA12/FCC1_UT8_RXD2/FCC1_UT16_RXD10/MSNUM3                      | AJ21 <sup>2</sup> |
| PA13/FCC1_UT8_RXD3/FCC1_UT16_RXD11/MSNUM2                      | AH20 <sup>2</sup> |
| PA14/FCC1_UT8_RXD4/FCC1_UT16_RXD12/FCC1_RXD3                   | AG19 <sup>2</sup> |
| PA15/FCC1_UT8_RXD5/FCC1_UT16_RXD13/FCC1_RXD2                   | AF18 <sup>2</sup> |
| PA16/FCC1_UT8_RXD6/FCC1_UT16_RXD14/FCC1_RXD1                   | AF17 <sup>2</sup> |
| PA17/FCC1_UT8_RXD7/FCC1_UT16_RXD15/FCC1_RXD0/FCC1_RXD          | AE16 <sup>2</sup> |
| PA18/FCC1_UT8_TXD7/FCC1_UT16_TXD15/FCC1_TXD0/FCC1_TXD          | AJ16 <sup>2</sup> |
| PA19/FCC1_UT8_TXD6/FCC1_UT16_TXD14/FCC1_TXD1                   | AG15 <sup>2</sup> |
| PA20/FCC1_UT8_TXD5/FCC1_UT16_TXD13/FCC1_TXD2                   | AJ13 <sup>2</sup> |
| PA21/FCC1_UT8_TXD4/FCC1_UT16_TXD12/FCC1_TXD3                   | AE13 <sup>2</sup> |
| PA22/FCC1_UT8_TXD3/FCC1_UT16_TXD11                             | AF12 <sup>2</sup> |
| PA23/FCC1_UT8_TXD2/FCC1_UT16_TXD10                             | AG11 <sup>2</sup> |
| PA24/FCC1_UT8_TXD1/FCC1_UT16_TXD9/MSNUM1                       | AH9 <sup>2</sup>  |
| PA25/FCC1_UT8_TXD0/FCC1_UT16_TXD8/MSNUM0                       | AJ8 <sup>2</sup>  |
| PA26/FCC1_UTM_RXCLAV/FCC1_UTS_RXCLAV/FCC1_MII_RX_ER            | AH7 <sup>2</sup>  |
| PA27/FCC1_UT_RXSOC/FCC1_MII_RX_DV                              | AF7 <sup>2</sup>  |
| PA28/FCC1_UTM_RXENB/FCC1_UTS_RXENB/FCC1_MII_TX_EN              | AD5 <sup>2</sup>  |
| PA29/FCC1_UT_TXSOC/FCC1_MII_TX_ER                              | AF1 <sup>2</sup>  |
| PA30/FCC1_UTM_TXCLAV/FCC1_UTS_TXCLAV/FCC1_MII_CRS/<br>FCC1_RTS | AD3 <sup>2</sup>  |
| PA31/FCC1_UTM_TXENB/FCC1_UTS_TXENB/FCC1_MII_COL                | AB5 <sup>2</sup>  |
| PB4/FCC3_TXD3/FCC2_UT8_RXD0/L1RSYNCA2/FCC3_RTS                 | AD28 <sup>2</sup> |
| PB5/FCC3_TXD2/FCC2_UT8_RXD1/L1TSYNCA2/L1GNTA2                  | AD26 <sup>2</sup> |
| PB6/FCC3_TXD1/FCC2_UT8_RXD2/L1RXDA2/L1RXD0A2                   | AD25 <sup>2</sup> |
| PB7/FCC3_TXD0/FCC3_TXD/FCC2_UT8_RXD3/L1TXDA2/L1TXD0A2          | AE26 <sup>2</sup> |
| PB8/FCC2_UT8_TXD3/FCC3_RXD0/FCC3_RXD/TXD3/L1RSYNCD1            | AH27 <sup>2</sup> |
| PB9/FCC2_UT8_TXD2/FCC3_RXD1/L1TXD2A2/L1TSYNCD1/L1GNTD1         | AG24 <sup>2</sup> |
| PB10/FCC2_UT8_TXD1/FCC3_RXD2/L1RXDD1                           | AH24 <sup>2</sup> |
| PB11/FCC3_RXD3/FCC2_UT8_TXD0/L1TXDD1                           | AJ24 <sup>2</sup> |
| PB12/FCC3_MII_CRS/L1CLKOB1/L1RSYNCC1/TXD2                      | AG22 <sup>2</sup> |
| PB13/FCC3_MII_COL/L1RQB1/L1TSYNCC1/L1GNTC1/L1TXD1A2            | AH21 <sup>2</sup> |
| PB14/FCC3_MII_TX_EN/RXD3/L1RXDC1                               | AG20 <sup>2</sup> |
| PB15/FCC3_MII_TX_ER/RXD2/L1TXDC1                               | AF19 <sup>2</sup> |
| PB16/FCC3_MII_RX_ER/L1CLKOA1/CLK18                             | AJ18 <sup>2</sup> |
| PB17/FCC3_MII_RX_DV/L1RQA1/CLK17                               | AJ17 <sup>2</sup> |

## Table 21. Pinout List (continued)

| Pin Name                                                                                  | Ball              |
|-------------------------------------------------------------------------------------------|-------------------|
| PC16/CLK16/TIN4                                                                           | AF15 <sup>2</sup> |
| PC17/CLK15/TIN3/BRGO8                                                                     | AJ15 <sup>2</sup> |
| PC18/CLK14/TGATE2                                                                         | AH14 <sup>2</sup> |
| PC19/CLK13/BRGO7/SPICLK                                                                   | AG13 <sup>2</sup> |
| PC20/CLK12/TGATE1                                                                         | AH12 <sup>2</sup> |
| PC21/CLK11/BRGO6                                                                          | AJ11 <sup>2</sup> |
| PC22/CLK10/DONE1                                                                          | AG10 <sup>2</sup> |
| PC23/CLK9/BRGO5/DACK1                                                                     | AE10 <sup>2</sup> |
| PC24/FCC2_UT8_TXD3/CLK8/TOUT4                                                             | AF9 <sup>2</sup>  |
| PC25/FCC2_UT8_TXD2/CLK7/BRGO4                                                             | AE8 <sup>2</sup>  |
| PC26/CLK6/TOUT3/TMCLK                                                                     | AJ6 <sup>2</sup>  |
| PC27/FCC3_TXD/FCC3_TXD0/CLK5/BRGO3                                                        | AG2 <sup>2</sup>  |
| PC28/CLK4/TIN1/TOUT2/CTS2/CLSN2                                                           | AF3 <sup>2</sup>  |
| PC29/CLK3/TIN2/BRGO2/CTS1/CLSN1                                                           | AF2 <sup>2</sup>  |
| PC30/FCC2_UT8_TXD3/CLK2/TOUT1                                                             | AE1 <sup>2</sup>  |
| PC31/CLK1/BRGO1                                                                           | AD1 <sup>2</sup>  |
| PD4/BRGO8/L1TSYNCD1/L1GNTD1/FCC3_RTS/SMRXD2                                               | AC28 <sup>2</sup> |
| PD5/FCC1_UT16_TXD3/DONE1                                                                  | AD27 <sup>2</sup> |
| PD6/FCC1_UT16_TXD4/DACK1                                                                  | AF29 <sup>2</sup> |
| PD7/SMSYN1/FCC1_UTM_TXADDR3/FCC1_UTS_TXADDR3/<br>FCC2_UTM_TXADDR4/FCC1_TXCLAV2            | AF28 <sup>2</sup> |
| PD8/SMRXD1/FCC2_UT_TXPRTY/BRGO5                                                           | AG25 <sup>2</sup> |
| PD9/SMTXD1/FCC2_UT_RXPRTY/BRGO3                                                           | AH26 <sup>2</sup> |
| PD10/L1CLKOB2/FCC2_UT8_RXD1/L1RSYNCB1/BRGO4                                               | AJ27 <sup>2</sup> |
| PD11/L1RQB2/FCC2_UT8_RXD0/L1TSYNCB1/L1GNTB1                                               | AJ23 <sup>2</sup> |
| PD12/SI1_L1ST2/L1RXDB1                                                                    | AG23 <sup>2</sup> |
| PD13/SI1_L1ST1/L1TXDB1                                                                    | AJ22 <sup>2</sup> |
| PD14/FCC1_UT16_RXD0/L1CLKOC2/I2CSCL                                                       | AE20 <sup>2</sup> |
| PD15/FCC1_UT16_RXD1/L1RQC2/I2CSDA                                                         | AJ20 <sup>2</sup> |
| PD16/FCC1_UT_TXPRTY/L1TSYNCC1/L1GNTC1/SPIMISO                                             | AG18 <sup>2</sup> |
| PD17/FCC1_UT_RXPRTY/BRGO2/SPIMOSI                                                         | AG17 <sup>2</sup> |
| PD18/FCC1_UTM_RXADDR4/FCC1_UTS_RXADDR4/<br>FCC1_UTM_RXCLAV3/FCC2_UTM_RXADDR3/SPICLK       | AF16 <sup>2</sup> |
| PD19/FCC1_UTM_TXADDR4/FCC1_UTS_TXADDR4/<br>FCC1_UTM_TXCLAV3/FCC2_UTM_TXADDR3/SPISEL/BRGO1 | AH15 <sup>2</sup> |
| PD20/RTS4/TENA4/FCC1_UT16_RXD2/L1RSYNCA2                                                  | AJ14 <sup>2</sup> |



### Package Description

- <sup>3</sup> On PCI devices (MPC8265 and MPC8266) this pin should be used as CLKIN2. On non-PCI devices (MPC8260A and MPC8264) this is a spare pin that must be pulled down or left floating.
- <sup>4</sup> Must be pulled down or left floating.
- <sup>5</sup> On PCI devices (MPC8265 and MPC8266) this pin should be asserted if the PCI function is desired or pulled up or left floating if PCI is not desired. On non-PCI devices (MPC8260A and MPC8264) this is a spare pin that must be pulled up or left floating.
- <sup>6</sup> For information on how to use this pin, refer to *MPC8260 PowerQUICC II Thermal Resistor Guide* available at www.freescale.com.

# 5 Package Description

The following sections provide the package parameters and mechanical dimensions for the MPC826xA.

## 5.1 Package Parameters

Package parameters are provided in Table 22. The package type is a  $37.5 \times 37.5$  mm, 480-lead TBGA.

| Parameter                        | Value                          |
|----------------------------------|--------------------------------|
| Package Outline                  | $37.5 \times 37.5 \text{ mm}$  |
| Interconnects                    | 480 (29 $	imes$ 29 ball array) |
| Pitch                            | 1.27 mm                        |
| Nominal unmounted package height | 1.55 mm                        |

Table 22. Package Parameters



## 5.2 Mechanical Dimensions

Figure 15 provides the mechanical dimensions and bottom surface nomenclature of the 480 TBGA package.



Figure 15. Mechanical Dimensions and Bottom Surface Nomenclature



Ordering Information

# 6 Ordering Information

Figure 16 provides an example of the Freescale part numbering nomenclature for the MPC826xA. In addition to the processor frequency, the part numbering scheme also consists of a part modifier that indicates any enhancement(s) in the part from the original production design. Each part number also contains a revision code that refers to the die mask revision number and is specified in the part numbering scheme for identification purposes only. For more information, contact your local Freescale sales office.



Figure 16. Freescale Part Number Key

# 7 Document Revision History

Table 23 lists significant changes in each revision of this document.

| Table 23 | . Document | Revision | History |
|----------|------------|----------|---------|
|----------|------------|----------|---------|

| Revision | Date    | Substantive Changes                  |
|----------|---------|--------------------------------------|
| 2        | 06/2009 | Updated package values in Figure 16. |
| 1.1      | 02/2006 | Addition of Table 12.                |
| 1.0      | 9/2005  | Document template update             |





| Revision | Date    | Substantive Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0.9      | 8/2003  | <ul> <li>Note: In revision 0.3, sp30 (Table 10) was changed. This change was not previously recorded in this "Document Revision History" Table.</li> <li>Removal of "HiP4 PowerQUICC II Documentation" table. These supplemental specifications have been replaced by revision 1 of the <i>MPC8260 PowerQUICC II™ Family Reference Manual</i>.</li> <li>Figure 1 and Section 1, "Features": Addition of MPC8255 notes</li> <li>Addition of Figure 2</li> <li>Addition of VCCSYN to "Note: Core, PLL, and I/O Supply Voltages" following Table 2</li> <li>Addition of note 1 to Table 3</li> <li>Table 4: Changes to θ<sub>JA</sub> and θ<sub>JB</sub> and θ<sub>JC</sub>.</li> <li>Addition of notes or modifications to Figure 6, Figure 7, and Figure 8</li> <li>Table 9: Change of sp10.</li> <li>Addition of note 2 to Table 21</li> <li>Table 21: Addition of FCC2 Rx and Tx [3,4] to CPM pins PD7, PD18, PD19, and PD29. Also, the addition of SPICLK to PC19. They are documented correctly in the parallel I/O ports chapter in the <i>MPC8260 PowerQUICC II™ Family Reference Manual</i> but had previously been omitted from Table 21.</li> </ul> |
| 0.8      | 1/2003  | • Table 2: Modification to supply voltage ranges reflected in notes 2, 3, and 4.<br>• Table 4: Addition of $\theta_{JB}$ and $\theta_{JC}$ .<br>• Table 7, Figure 8: Addition of sp42a/sp43a.<br>• Figure 3, Figure 4: Addition of note for FCC output.<br>• Figure 5, Figure 6, Figure 7: Addition of notes.<br>• Table 14, Table 17, and Table 19: Removal of PLL bypass mode from clock tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0.7      | 5/2002  | <ul> <li>Section 1, "Features": minimum supported core frequency of 150 MHz</li> <li>Section 1, "Features": updated performance values (under "Dual-issue integer core")</li> <li>Table 2: Note 2 (changes in italics): "less than or equal to 233 MHz, 166 MHz CPM"</li> <li>Table 2: Addition of note 3.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0.6      | 3/2002  | Table 21: Modified notes to pins AE11 and AF25.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0.5      | 3/2002  | <ul> <li>Table 21: Modified notes to pins AE11 and AF25.</li> <li>Table 21: Addition of note to pins AA1 and AG4 (Therm0 and Therm1).</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0.4      | 2/2002  | <ul> <li>Note 2 for Table 2 (changes in italics): "greater than <i>or equal to 266</i> MHz, <i>200</i> MHz CPM"</li> <li>Table 19: Core and bus frequency values for the following ranges of MODCK_HMODCK: 0011_000 to 0011_100 and 1011_000 to 1011_1000</li> <li>Table 21: Notes added to pins at AE11, AF25, U5, and V4.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0.3      | 11/2001 | <ul> <li>Table 1: note 3</li> <li>Section 2.1: Removal of "Warning" recommending use of bootstrap diodes. They are not needed.</li> <li>Table 9: Change to sp12.</li> <li>Table 10: Change to sp32.</li> <li>Note 2 for Table 16 and Table 17</li> <li>Addition of note at beginning of Section 3.2</li> <li>Note 1 for Table 18 and Table 19</li> <li>Table 21: Additions to B27, C28, D25, D27, E26, G29, H26–28, N25, P29, AF25, AA25, AB27</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0.2      | 11/2001 | <ul> <li>Revision of Table 5, "Power Dissipation"</li> <li>Modifications to Figure 9, Table 2, Table 10, Table 11, and Table 18</li> <li>Modification to pinout diagram, Figure 13</li> <li>Additional revisions to text and figures throughout</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 0.1      | 8/2001  | Table 8: Change to sp20/sp21.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0        | —       | Initial version                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |