Welcome to **E-XFL.COM** ## **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. # **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|-------------------------------------------------------------| | Product Status | Active | | Core Processor | PowerPC G2 | | Number of Cores/Bus Width | 1 Core, 32-Bit | | Speed | 300MHz | | Co-Processors/DSP | Communications; RISC CPM | | RAM Controllers | DRAM, SDRAM | | Graphics Acceleration | No | | Display & Interface Controllers | | | Ethernet | 10/100Mbps (3) | | SATA | - | | USB | - | | Voltage - I/O | 3.3V | | Operating Temperature | 0°C ~ 105°C (TA) | | Security Features | - | | Package / Case | 480-LBGA Exposed Pad | | Supplier Device Package | 480-TBGA (37.5x37.5) | | Purchase URL | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc8260azupibb | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### **Features** Figure 1 shows the block diagram for the MPC8266, the HiP4 superset device. Shaded portions indicate functionality that is not available on all devices; refer to the notes. ## Notes: - <sup>1</sup> MPC8264 - <sup>2</sup> MPC8265 - <sup>3</sup> MPC8266 - <sup>4</sup> Not on MPC8255 - <sup>5</sup> 4 TDM ports on the MPC8255 - <sup>6</sup> 2 MII ports on the MPC8255 Figure 1. MPC8266 Block Diagram # 1 Features The major features of the MPC826xA family are as follows: - Dual-issue integer core - A core version of the EC603e microprocessor - System core microprocessor supporting frequencies of 150–300 MHz - Separate 16-Kbyte data and instruction caches: - Four-way set associative - Physically addressed - LRU replacement algorithm MPC8260A PowerQUICC™ II Integrated Communications Processor Hardware Specifications, Rev. 2.0 #### **Features** - 32-bit address decodes with programmable bank size - Three user programmable machines, general-purpose chip-select machine, and page-mode pipeline SDRAM machine - Byte selects for 64 bus width (60x) and byte selects for 32 bus width (local) - Dedicated interface logic for SDRAM - CPU core can be disabled and the device can be used in slave mode to an external core - Communications processor module (CPM) - Embedded 32-bit communications processor (CP) uses a RISC architecture for flexible support for communications protocols - Interfaces to G2 core through on-chip 32-Kbyte dual-port RAM and DMA controller - Serial DMA channels for receive and transmit on all serial channels - Parallel I/O registers with open-drain and interrupt capability - Virtual DMA functionality executing memory-to-memory and memory-to-I/O transfers - Three fast communications controllers supporting the following protocols (only FCC1 and FCC2 on the MPC8255): - 10/100-Mbit Ethernet/IEEE Std. 802.3® CDMA/CS interface through media independent interface (MII) - ATM—Full-duplex SAR protocols at 155 Mbps, through UTOPIA interface, AAL5, AAL1, AAL0 protocols, TM 4.0 CBR, VBR, UBR, ABR traffic types, up to 16 K external connections - Transparent - HDLC—Up to T3 rates (clear channel) - Two multichannel controllers (MCCs) (only MCC2 on the MPC8255) - Each MCC handles 128 serial, full-duplex, 64-Kbps data channels. Each MCC can be split into four subgroups of 32 channels each. - Almost any combination of subgroups can be multiplexed to single or multiple TDM interfaces up to four TDM interfaces per MCC - Four serial communications controllers (SCCs) identical to those on the MPC860, supporting the digital portions of the following protocols: - Ethernet/IEEE 802.3 CDMA/CS - HDLC/SDLC and HDLC bus - Universal asynchronous receiver transmitter (UART) - Synchronous UART - Binary synchronous (BISYNC) communications - Transparent - Two serial management controllers (SMCs), identical to those of the MPC860 - Provide management for BRI devices as general circuit interface (GCI) controllers in timedivision-multiplexed (TDM) channels MPC8260A PowerQUICC™ II Integrated Communications Processor Hardware Specifications, Rev. 2.0 - Transparent - UART (low-speed operation) - One serial peripheral interface identical to the MPC860 SPI - One inter-integrated circuit (I<sup>2</sup>C) controller (identical to the MPC860 I<sup>2</sup>C controller) - Microwire compatible - Multiple-master, single-master, and slave modes - Up to eight TDM interfaces (four on the MPC8255) - Supports two groups of four TDM channels for a total of eight TDMs - 2,048 bytes of SI RAM - Bit or byte resolution - Independent transmit and receive routing, frame synchronization - Supports T1, CEPT, T1/E1, T3/E3, pulse code modulation highway, ISDN basic rate, ISDN primary rate, Freescale interchip digital link (IDL), general circuit interface (GCI), and user-defined TDM serial interfaces - Eight independent baud rate generators and 20 input clock pins for supplying clocks to FCCs, SCCs, SMCs, and serial channels - Four independent 16-bit timers that can be interconnected as two 32-bit timers # Additional features of the MPC826xA family are as follows: ## CPM - 32-Kbyte dual-port RAM - Additional MCC host commands - Eight transfer transmission convergence (TC) layers between the TDMs and FCC2 to support inverse multiplexing for ATM capabilities (IMA) (MPC8264 and MPC8266 only) - CPM multiplexing - FCC2 can also be connected to the TC layer. - TC layer (MPC8264 and MPC8266 only) - Each of the 8 TDM channels is routed in hardware to a TC layer block - Protocol-specific overhead bits may be discarded or routed to other controllers by the SI - Performing ATM TC layer functions (according to ITU-T I.432) - Transmit (Tx) updates - Cell HEC generation - Payload scrambling using self synchronizing scrambler (programmable by the user) - Coset generation (programmable by the user) - Cell rate by inserting idle/unassigned cells - Receive (Rx) updates - Cell delineation using bit by bit HEC checking and programmable ALPHA and DELTA parameters for the delineation state machine - Payload descrambling using self synchronizing scrambler (programmable by the user) MPC8260A PowerQUICC™ II Integrated Communications Processor Hardware Specifications, Rev. 2.0 # Table 3 shows DC electrical characteristics. Table 3. DC Electrical Characteristics<sup>1</sup> | Characteristic | Symbol | Min | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|-------|------| | Input high voltage, all inputs except CLKIN | V <sub>IH</sub> | 2.0 | 3.465 | V | | Input low voltage | V <sub>IL</sub> | GND | 0.8 | V | | CLKIN input high voltage | V <sub>IHC</sub> | 2.4 | 3.465 | V | | CLKIN input low voltage | V <sub>ILC</sub> | GND | 0.4 | V | | Input leakage current, V <sub>IN</sub> = VDDH <sup>2</sup> | I <sub>IN</sub> | _ | 10 | μΑ | | Hi-Z (off state) leakage current, V <sub>IN</sub> = VDDH <sup>2</sup> | I <sub>OZ</sub> | _ | 10 | μΑ | | Signal low input current, V <sub>IL</sub> = 0.8 V | ΙL | _ | 1 | μΑ | | Signal high input current, V <sub>IH</sub> = 2.0 V | I <sub>H</sub> | _ | 1 | μΑ | | Output high voltage, I <sub>OH</sub> = -2 mA<br>except XFC, UTOPIA mode, and open drain pins<br>In UTOPIA mode: I <sub>OH</sub> = -8.0 mA<br>PA[0-31]<br>PB[4-31]<br>PC[0-31]<br>PD[4-31] | V <sub>OH</sub> | 2.4 | _ | V | | In UTOPIA mode: I <sub>OL</sub> = 8.0 mA<br>PA[0-31]<br>PB[4-31]<br>PC[0-31]<br>PD[4-31] | V <sub>OL</sub> | _ | 0.5 | V | # Table 3. DC Electrical Characteristics<sup>1</sup> (continued) | Characteristic | Symbol | Min | Max | Unit | |---------------------------------------------------------------------------------------------------|-----------------|-----|-----|------| | I <sub>OL</sub> = 5.3mA | V <sub>OL</sub> | _ | 0.4 | V | | <u>CS</u> [0-9] | OL | | | | | CS(10)/BCTL1 | | | | | | CS(11)/AP(0) | | | | | | BADDR[27–28] | | | | | | ALE | | | | | | BCTL0 | | | | | | PWE(0:7)/PSDDQM(0:7)/PBS(0:7) | | | | | | PSDA10/PGPL0 | | | | | | PSDWE/PGPL1 | | | | | | POE/PSDRAS/PGPL2 | | | | | | PSDCAS/PGPL3 | | | | | | PGTA/PUPMWAIT/PGPL4/PPBS | | | | | | | | | | | | PSDAMUX/PGPL5 | | | | | | LWE[0-3]LSDDQM[0-3]/LBS[0-3]/PCI_CFG[0-3] <sup>3</sup><br> LSDA10/LGPL0/PCI_MODCKH0 <sup>3</sup> | | | | | | | | | | | | LSDWE/LGPL1/PCI_MODCKH1 <sup>3</sup> | | | | | | LOE/LSDRAS/LGPL2/PCI_MODCKH2 <sup>3</sup> | | | | | | LSDCAS/LGPL3/PCI_MODCKH3 <sup>3</sup> | | | | | | LGTA/LUPMWAIT/LGPL4/LPBS | | | | | | LSDAMUX/LGPL5/PCI_MODCK <sup>3</sup> | | | | | | LWR | | | | | | MODCK1/AP(1)/TC(0)/BNKSEL(0) | | | | | | MODCK2/AP(2)/TC(1)/BNKSEL(1) | | | | | | MODCK3/AP(3)/TC(2)/BNKSEL(2) | | | | | | $I_{OL} = 3.2 \text{mA}$ | | | | | | L_A14/PAR <sup>3</sup> | | | | | | L_A15/FRAME <sup>3</sup> /SMI | | | | | | L_A16/TRDY <sup>3</sup> | | | | | | L_A17/IRDY <sup>3</sup> /CKSTP_OUT | | | | | | L_A18/STOP <sup>3</sup> | | | | | | L_A19/DEVSEL <sup>3</sup> | | | | | | L_A20/IDSEL <sup>3</sup> | | | | | | L_A21/PERR <sup>3</sup> | | | | | | L_A22/SERR <sup>3</sup> | | | | | | L_A23/REQ0 <sup>3</sup> | | | | | | L_A24/REQ1 <sup>3</sup> /HSEJSW <sup>3</sup> | | | | | | L_A25/GNT0 <sup>3</sup> | | | | | | L_A26/GNT1 <sup>3</sup> /HSLED <sup>3</sup> | | | | | | L_A27/GNT2 <sup>3</sup> /HSENUM <sup>3</sup> | | | | | | L_A28/RST <sup>3</sup> /CORE_SRESET | | | | | | | | | | | | L_A30/REQ2 <sup>3</sup> | | | | | | L_A31 | | | | | | LCL_D(0-31)/AD(0-31) <sup>3</sup> | | | | | | LCL_DP(0-3)/C/BE(0-3) <sup>3</sup> | | | | | | PA[0–31] | | | | | | PB[4–31] | | | | | | PC[0-31] | | | | | | PD[4–31] | | | | | | TDO | | | | | | TIDO | | | | | The default configuration of the CPM pins (PA[0–31], PB[4–31], PC[0–31], PD[4–31]) is input. To prevent excessive DC current, it is recommended to either pull unused pins to GND or VDDH, or to configure them as outputs. MPC8260A PowerQUICC™ II Integrated Communications Processor Hardware Specifications, Rev. 2.0 ### **Electrical and Thermal Characteristics** - <sup>2</sup> The leakage current is measured for nominal VDD, VCCSYN, and VDD. - <sup>3</sup> MPC8265 and MPC8266 only. # 2.2 Thermal Characteristics Table 4 describes thermal characteristics. Table 4. Thermal Characteristics for 480 TBGA Package | Characteristics | Symbol | Value | Unit | Air Flow | |--------------------------------|-------------------|-----------------|------|-----------------| | Junction to ambient | | 13 <sup>1</sup> | | NC <sup>2</sup> | | | $\theta_{\sf JA}$ | 10 <sup>1</sup> | °C/W | 1 m/s | | | | 11 <sup>3</sup> | | NC | | | | 8 <sup>3</sup> | | 1 m/s | | Junction to board <sup>4</sup> | $\theta_{JB}$ | 4 | °C/W | _ | | Junction to case <sup>5</sup> | θ <sub>JC</sub> | 1.1 | °C/W | _ | Assumes a single layer board with no thermal vias # 2.3 Power Considerations The average chip-junction temperature, T<sub>J</sub>, in °C can be obtained from the following: $$T_{J} = T_{A} + (P_{D} \times \theta_{JA}) \tag{1}$$ where $T_A$ = ambient temperature °C $\theta_{JA}$ = package thermal resistance, junction to ambient, °C/W $$P_D = P_{INT} + P_{I/O}$$ $P_{INT} = I_{DD} \times V_{DD}$ Watts (chip internal power) $P_{I/O}$ = power dissipation on input and output pins (determined by user) For most applications $P_{I/O} < 0.3$ x $P_{INT}$ . If $P_{I/O}$ is neglected, an approximate relationship between $P_D$ and $T_I$ is the following: $$P_D = K/(T_I + 273^{\circ} C)$$ (2) Solving equations (1) and (2) for K gives: $$K = P_D x (T_A + 273^{\circ} C) + \theta_{JA} x P_D^2$$ (3) MPC8260A PowerQUICC™ II Integrated Communications Processor Hardware Specifications, Rev. 2.0 <sup>&</sup>lt;sup>2</sup> Natural convection <sup>&</sup>lt;sup>3</sup> Assumes a four layer board Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). **Electrical and Thermal Characteristics** #### 2.4 **AC Electrical Characteristics** The following sections include illustrations and tables of clock diagrams, signals, and CPM outputs and inputs for the 66 MHz MPC826xA device. Note that AC timings are based on a 50-pf load. Typical output buffer impedances are shown in Table 6. Table 6. Output Buffer Impedances<sup>1</sup> | Output Buffers | Typical Impedance (Ω) | |-------------------|-----------------------| | 60x bus | 40 | | Local bus | 40 | | Memory controller | 40 | | Parallel I/O | 46 | | PCI | 25 | These are typical values at 65° C. The impedance may vary by ±25% with process and temperature. Table 7 lists CPM output characteristics. Table 7. AC Characteristics for CPM Outputs<sup>1</sup> | Spec N | lumber | Characteristic | Max Delay (ns | | Min Delay (ns) | | |--------|--------|--------------------------------------------------|---------------|--------|----------------|--------| | Max | Min | Characteristic | 66 MHz | 83 MHz | 66 MHz | 83 MHz | | sp36a | sp37a | FCC outputs—internal clock (NMSI) | 6 | 5.5 | 1 | 1 | | sp36b | sp37b | FCC outputs—external clock (NMSI) | 14 | 12 | 2 | 1 | | sp40 | sp41 | TDM outputs/SI | 25 | 16 | 5 | 4 | | sp38a | sp39a | SCC/SMC/SPI/I2C outputs—internal clock (NMSI) | 19 | 16 | 1 | 0.5 | | sp38b | sp39b | Ex_SCC/SMC/SPI/I2C outputs—external clock (NMSI) | 19 | 16 | 2 | 1 | | sp42 | sp43 | TIMER/IDMA outputs | 14 | 11 | 1 | 0.5 | | sp42a | sp43a | PIO outputs | 14 | 11 | 0.5 | 0.5 | Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin. MPC8260A PowerQUICC™ II Integrated Communications Processor Hardware Specifications, Rev. 2.0 14 Freescale Semiconductor Table 8 lists CPM input characteristics. Table 8. AC Characteristics for CPM Inputs<sup>1</sup> | Spec N | lumber | Characteristic | Setu | p (ns) | Hold (ns) | | |--------|--------|----------------------------------------------|--------|--------|-----------|--------| | Max | Min | Gilaracteristic | 66 MHz | 83 MHz | 66 MHz | 83 MHz | | sp16a | sp17a | FCC inputs—internal clock (NMSI) | 10 | 8 | 0 | 0 | | sp16b | sp17b | FCC inputs—external clock (NMSI) | 3 | 2.5 | 3 | 2 | | sp20 | sp21 | TDM inputs/SI | 15 | 12 | 12 | 10 | | sp18a | sp19a | SCC/SMC/SPI/I2C inputs—internal clock (NMSI) | 20 | 16 | 0 | 0 | | sp18b | sp19b | SCC/SMC/SPI/I2C inputs—external clock (NMSI) | 5 | 4 | 5 | 4 | | sp22 | sp23 | PIO/TIMER/IDMA inputs | 10 | 8 | 3 | 3 | Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of CLKIN. Timings are measured at the pin. Note that although the specifications generally reference the rising edge of the clock, the following AC timing diagrams also apply when the falling edge is the active edge. Figure 3 shows the FCC external clock. Figure 3. FCC External Clock Diagram Table 10 lists SIU output characteristics. Table 10. AC Characteristics for SIU Outputs<sup>1</sup> | Spec N | lumber | Characteristic | Max De | lay (ns) | Min Delay (ns) | | |--------|--------|-------------------------------|--------|----------|----------------|--------| | Max | Min | Characteristic | 66 MHz | 83 MHz | 66 MHz | 83 MHz | | sp31 | sp30 | PSDVAL/TEA/TA | 7 | 6 | 0.5 | 0.5 | | sp32 | sp30 | ADD/ADD_atr./BADDR/CI/GBL/WT | 8 | 6.5 | 0.5 | 0.5 | | sp33a | sp30 | Data bus | 6.5 | 6.5 | 0.5 | 0.5 | | sp33b | sp30 | DP | 8 | 7 | 0.5 | 0.5 | | sp34 | sp30 | Memory controller signals/ALE | 6 | 5 | 0.5 | 0.5 | | sp35 | sp30 | All other signals | 6 | 5.5 | 0.5 | 0.5 | Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin. # **NOTE** Activating data pipelining (setting BRx[DR] in the memory controller) improves the AC timing. When data pipelining is activated, sp12 can be used for data bus setup even when ECC or PARITY are used. Also, sp33a can be used as the AC specification for DP signals. **Clock Configuration Modes** Table 14. Clock Configuration Modes<sup>1</sup> (continued) | MODCK_H-MODCK[1-3] | Input Clock<br>Frequency <sup>2,3</sup> | CPM Multiplication<br>Factor <sup>2</sup> | CPM<br>Frequency <sup>2</sup> | Core Multiplication<br>Factor <sup>2</sup> | Core<br>Frequency <sup>2</sup> | |--------------------|-----------------------------------------|-------------------------------------------|-------------------------------|--------------------------------------------|--------------------------------| | 1000_001 | 66 MHz | 3.5 | 233 MHz | 3 | 200 MHz | | 1000_010 | 66 MHz | 3.5 | 233 MHz | 3.5 | 233 MHz | | 1000_011 | 66 MHz | 3.5 | 233 MHz | 4 | 266 MHz | | 1000_100 | 66 MHz | 3.5 | 233 MHz | 4.5 | 300 MHz | <sup>&</sup>lt;sup>1</sup> Because of speed dependencies, not all of the possible configurations in Table 14 are applicable. # 3.2 PCI Mode The MPC8265 and the MPC8266 have three clocking modes: local, PCI host, and PCI agent. The clocking mode is set according to three input pins—PCI\_MODE, PCI\_CFG[0], PCI\_MODCK—as shown in Table 15. Table 15. MPC8265 and MPC8266 Clocking Modes | | Pins | | Clocking Mode | PCI Clock<br>Frequency Range | | |----------|------------|-----------|---------------|------------------------------|--| | PCI_MODE | PCI_CFG[0] | PCI_MODCK | Clocking wode | (MHZ) | | | 1 | _ | _ | Local bus | _ | | | 0 | 0 | 0 | PCI host | 50–66 | | | 0 | 0 | 1 | | 25–50 | | | 0 | 1 | 0 | PCI agent | 50–66 | | | 0 | 1 | 1 | | 25–50 | | In addition, note the following: ## **NOTE: PCI MODCK** In PCI mode only, PCI\_MODCK comes from the LGPL5 pin and MODCK\_H[0-3] comes from {LGPL0, LGPL1, LGPL2, LGPL3}. # **NOTE: Tval (Output Hold)** The minimum Tval = 2 when PCI\_MODCK = 1, and the minimum Tval = 1 when PCI\_MODCK = 0. Therefore, designers should use clock configurations that fit this condition to achieve PCI-compliant AC timing. #### NOTE Clock configurations change only after $\overline{POR}$ is asserted. MPC8260A PowerQUICC™ II Integrated Communications Processor Hardware Specifications, Rev. 2.0 The user should choose the input clock frequency and the multiplication factors such that the frequency of the CPU is equal to or greater than 150 MHz and the CPM ranges between 66–233 MHz. <sup>&</sup>lt;sup>3</sup> Input clock frequency is given only for the purpose of reference. The user should set MODCK\_H-MODCK\_L so that the resulting configuration does not exceed the frequency rating of the user's part. Table 17. Clock Configuration Modes in PCI Host Mode (continued) | MODCK_H -<br>MODCK[1-3] | Input Clock<br>Frequency <sup>1</sup><br>(Bus) | CPM<br>Multiplication<br>Factor | CPM<br>Frequency | Core<br>Multiplication<br>Factor | Core<br>Frequency | PCI Division<br>Factor <sup>2</sup> | PCI<br>Frequency <sup>2</sup> | |-------------------------|------------------------------------------------|---------------------------------|------------------|----------------------------------|-------------------|-------------------------------------|-------------------------------| | 1001_010 | 66 MHz | 3.5 | 233 MHz | 3.5 | 233 MHz | 4/8 | 58/29 MHz | | 1001_011 | 66 MHz | 3.5 | 233 MHz | 4 | 266 MHz | 4/8 | 58/29 MHz | | 1001_100 | 66 MHz | 3.5 | 233 MHz | 4.5 | 300 MHz | 4/8 | 58/29 MHz | | | | | | | | | | | 1010_000 | 100 MHz | 2 | 200 MHz | 2 | 200 MHz | 3/6 | 66/33 MHz | | 1010_001 | 100 MHz | 2 | 200 MHz | 2.5 | 250 MHz | 3/6 | 66/33 MHz | | 1010_010 | 100 MHz | 2 | 200 MHz | 3 | 300 MHz | 3/6 | 66/33 MHz | | 1010_011 | 100 MHz | 2 | 200 MHz | 3.5 | 350 MHz | 3/6 | 66/33 MHz | | 1010_100 | 100 MHz | 2 | 200 MHz | 4 | 400 MHz | 3/6 | 66/33 MHz | | | | | | | | | | | 1011_000 | 100 MHz | 2.5 | 250 MHz | 2 | 200 MHz | 4/8 | 62/31 MHz | | 1011_001 | 100 MHz | 2.5 | 250 MHz | 2.5 | 250 MHz | 4/8 | 62/31MHz | | 1011_010 | 100 MHz | 2.5 | 250 MHz | 3 | 300 MHz | 4/8 | 62/31 MHz | | 1011_011 | 100 MHz | 2.5 | 250 MHz | 3.5 | 350 MHz | 4/8 | 62/31 MHz | | 1011_100 | 100 MHz | 2.5 | 250 MHz | 4 | 400 MHz | 4/8 | 62/31 MHz | <sup>&</sup>lt;sup>1</sup> Input clock frequency is given only for the purpose of reference. User should set MODCK\_H–MODCK\_L so that the resulting configuration does not exceed the frequency rating of the user's part. # 3.2.2 PCI Agent Mode The frequencies listed in Table 18 and Table 19 are for the purpose of illustration only. Users must select a mode and input bus frequency so that the resulting configuration does not exceed the frequency rating of the user's device. Table 18. Clock Default Configurations in PCI Agent Mode (MODCK\_HI = 0000) | MODCK[1-3] <sup>1</sup> | Input Clock<br>Frequency<br>(PCI) <sup>2</sup> | CPM<br>Multiplication<br>Factor <sup>2</sup> | CPM<br>Frequency | Core<br>Multiplication<br>Factor | Core<br>Frequency <sup>3</sup> | Bus Division<br>Factor | 60x Bus<br>Frequency <sup>4</sup> | |-------------------------|------------------------------------------------|----------------------------------------------|------------------|----------------------------------|--------------------------------|------------------------|-----------------------------------| | 000 | 66/33 MHz | 2/4 | 133 MHz | 2.5 | 166 MHz | 2 | 66 MHz | | 001 | 66/33 MHz | 2/4 | 133 MHz | 3 | 200 MHz | 2 | 66 MHz | | 010 | 66/33 MHz | 3/6 | 200 MHz | 3 | 200 MHz | 3 | 66 MHz | | 011 | 66/33 MHz | 3/6 | 200 MHz | 4 | 266 MHz | 3 | 66 MHz | <sup>&</sup>lt;sup>2</sup> The frequency depends on the value of PCI\_MODCK. If PCI\_MODCK is high (logic '1'), the PCI frequency is divided by 2 (33 instead of 66 MHz, etc.). Refer to Table 15. <sup>&</sup>lt;sup>3</sup> In this mode, PCI\_MODCK must be "0". **Table 19. Clock Configuration Modes in PCI Agent Mode (continued)** | MODCK_H -<br>MODCK[1-3] | Input Clock<br>Frequency<br>(PCI) <sup>1,2</sup> | CPM<br>Multiplication<br>Factor <sup>1</sup> | CPM<br>Frequency | Core<br>Multiplication<br>Factor | Core<br>Frequency <sup>3</sup> | Bus Division<br>Factor | 60x Bus<br>Frequency <sup>4</sup> | |-------------------------|--------------------------------------------------|----------------------------------------------|------------------|----------------------------------|--------------------------------|------------------------|-----------------------------------| | 0100_100 | 66/33 MHz | 3/6 | 200 MHz | 4.5 | 300 MHz | 3 | 66 MHz | | | | | | | | | | | 0101_000 <sup>5</sup> | 33 MHz | 5 | 166 MHz | 2.5 | 166 MHz | 2.5 | 66 MHz | | 0101_001 <sup>5</sup> | 33 MHz | 5 | 166 MHz | 3 | 200 MHz | 2.5 | 66 MHz | | 0101_010 <sup>5</sup> | 33 MHz | 5 | 166 MHz | 3.5 | 233 MHz | 2.5 | 66 MHz | | 0101_011 <sup>5</sup> | 33 MHz | 5 | 166 MHz | 4 | 266 MHz | 2.5 | 66 MHz | | 0101_100 <sup>5</sup> | 33 MHz | 5 | 166 MHz | 4.5 | 300 MHz | 2.5 | 66 MHz | | | | | | | | | | | 0110_000 | 50/25 MHz | 4/8 | 200 MHz | 2.5 | 166 MHz | 3 | 66 MHz | | 0110_001 | 50/25 MHz | 4/8 | 200 MHz | 3 | 200 MHz | 3 | 66 MHz | | 0110_010 | 50/25 MHz | 4/8 | 200 MHz | 3.5 | 233 MHz | 3 | 66 MHz | | 0110_011 | 50/25 MHz | 4/8 | 200 MHz | 4 | 266 MHz | 3 | 66 MHz | | 0110_100 | 50/25 MHz | 4/8 | 200 MHz | 4.5 | 300 MHz | 3 | 66 MHz | | | | | | | | | | | 0111_000 | 66/33 MHz | 3/6 | 200 MHz | 2 | 200 MHz | 2 | 100 MHz | | 0111_001 | 66/33 MHz | 3/6 | 200 MHz | 2.5 | 250 MHz | 2 | 100 MHz | | 0111_010 | 66/33 MHz | 3/6 | 200 MHz | 3 | 300 MHz | 2 | 100 MHz | | 0111_011 | 66/33 MHz | 3/6 | 200 MHz | 3.5 | 350 MHz | 2 | 100 MHz | | | | | | | | | | | 1000_000 | 66/33 MHz | 3/6 | 200 MHz | 2 | 160 MHz | 2.5 | 80 MHz | | 1000_001 | 66/33 MHz | 3/6 | 200 MHz | 2.5 | 200 MHz | 2.5 | 80 MHz | | 1000_010 | 66/33 MHz | 3/6 | 200 MHz | 3 | 240 MHz | 2.5 | 80 MHz | | 1000_011 | 66/33 MHz | 3/6 | 200 MHz | 3.5 | 280 MHz | 2.5 | 80 MHz | | 1000_100 | 66/33 MHz | 3/6 | 200 MHz | 4 | 320 MHz | 2.5 | 80 MHz | | 1000_101 | 66/33 MHz | 3/6 | 200 MHz | 4.5 | 360 MHz | 2.5 | 80 MHz | | | | | | | | | | | 1001_000 | 66/33 MHz | 4/8 | 266 MHz | 2.5 | 166 MHz | 4 | 66 MHz | | 1001_001 | 66/33 MHz | 4/8 | 266 MHz | 3 | 200 MHz | 4 | 66 MHz | | 1001_010 | 66/33 MHz | 4/8 | 266 MHz | 3.5 | 233 MHz | 4 | 66 MHz | | 1001_011 | 66/33 MHz | 4/8 | 266 MHz | 4 | 266 MHz | 4 | 66 MHz | | 1001_100 | 66/33 MHz | 4/8 | 266 MHz | 4.5 | 300 MHz | 4 | 66 MHz | | | • | • | | • | • | | • | | 1010_000 | 66/33 MHz | 4/8 | 266 MHz | 2.5 | 222 MHz | 3 | 88 MHz | | | | | _ | | | _ | | MPC8260A PowerQUICC™ II Integrated Communications Processor Hardware Specifications, Rev. 2.0 # 4 Pinout This section provides the pin assignments and pinout list for the MPC826xA. # 4.1 Pin Assignments Figure 13 shows the pinout of the MPC826xA's 480 TBGA package as viewed from the top surface. Figure 13. Pinout of the 480 TBGA Package as Viewed from the Top Surface ## **Pinout** Table 21. Pinout List (continued) | ARTRY DBG DBG V1 DBB/IRO3 V2 D0 D0 B20 D1 A18 D2 A16 D3 A13 D4 E12 D5 D9 D6 A6 D7 B5 B5 D8 A20 D9 D9 D1 D1 D1 B13 D11 D11 B13 D12 A11 D13 D12 A11 D13 D12 A11 D13 D19 D14 B7 D15 D16 D17 D17 D17 D17 D17 D17 D18 D19 D17 D18 D19 C13 D20 B11 D21 A8 D22 A5 D23 C5 D24 C19 D25 C17 D26 D27 D28 C11 D29 D88 C11 D29 D88 C11 D29 D88 C11 D89 D80 C11 D80 D80 C11 D80 D80 C11 D80 D80 C11 D80 D80 C11 D80 D80 C80 C80 C80 C80 C80 C80 C80 C80 C80 C | Pin Name | Ball | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------| | DBB/IRQ3 V2 D0 B20 D1 A18 D2 A16 D3 A13 D4 E12 D5 D9 D6 A6 D7 B5 D8 A20 D9 E17 D10 B15 D11 B13 D12 A11 D13 E9 D14 B7 D15 B4 D16 D19 D17 D17 D18 D15 D19 C13 D20 B11 D21 A8 D22 A5 D23 C5 D24 C19 D25 C17 D26 C15 D27 D13 D29 B8 D30 A4 | ARTRY | E1 | | D0 B20 D1 A18 D2 A16 D3 A13 D4 E12 D5 D9 D6 A6 D7 B5 D8 A20 D9 E17 D10 B15 D11 B13 D12 A11 D13 E9 D14 B7 D15 B4 D16 D19 D17 D17 D18 D15 D19 C13 D20 B11 D21 A8 D22 A6 D23 C5 D24 C19 D25 C17 D26 C15 D27 D13 D29 B8 D30 A4 | DBG | V1 | | D1 A18 D2 A16 D3 A13 D4 E12 D5 D9 D6 A6 D7 B5 D8 A20 D9 E17 D10 B15 D11 B13 D12 A11 D13 E9 D14 B7 D15 B4 D16 D19 D17 D17 D18 D15 D19 C13 D20 B11 D21 A8 D22 A6 D23 C5 D24 C19 D25 C17 D26 C15 D27 D13 D29 B8 D30 A4 | DBB/IRQ3 | V2 | | D2 A16 D3 A13 D4 E12 D5 D9 D6 A6 D7 B5 D8 A20 D9 E17 D10 B15 D11 B13 D12 A11 D13 E9 D14 B7 D15 B4 D16 D19 D17 D17 D18 D15 D19 C13 D20 B11 D21 A8 D22 A5 D23 C5 D24 C19 D25 C17 D26 C15 D27 D13 D28 C11 D29 B8 D30 A4 | D0 | B20 | | D3 A13 D4 E12 D5 D9 D6 A6 D7 B5 D8 A20 D9 E17 D10 B15 D11 B13 D12 A11 D13 E9 D14 B7 D15 B4 D16 D19 D17 D17 D18 D15 D19 C13 D20 B11 D21 A8 D22 A5 D23 C5 D24 C19 D25 C17 D26 C15 D27 D13 D28 C11 D29 B8 D30 A4 | D1 | A18 | | D4 E12 D5 D9 D6 A6 D7 B5 D8 A20 D9 E17 D10 B15 D11 B13 D12 A11 D13 E9 D14 B7 D15 B4 D16 D19 D17 D17 D18 D15 D19 C13 D20 B11 D21 A8 D22 A5 D23 C5 D24 C19 D25 C17 D26 C15 D27 D13 D28 C11 D29 B8 D30 A4 | D2 | A16 | | D5 D9 D6 A6 D7 B5 D8 A20 D9 E17 D10 B15 D11 B13 D12 A11 D13 E9 D14 B7 D15 B4 D16 D19 D17 D17 D18 D15 D19 C13 D20 B11 D21 A8 D22 A5 D23 C5 D24 C19 D25 C17 D26 C15 D27 D13 D28 C11 D29 B8 D30 A4 | D3 | A13 | | D6 A6 D7 B5 D8 A20 D9 E17 D10 B15 D11 B13 D12 A11 D13 E9 D14 B7 D15 B4 D16 D19 D17 D17 D18 D15 D19 C13 D20 B11 D21 A8 D22 A5 D23 C5 D24 C19 D25 C17 D26 C15 D27 D13 D28 C11 D29 B8 D30 A4 | D4 | E12 | | D7 B5 D8 A20 D9 E17 D10 B15 D11 B13 D12 A11 D13 E9 D14 B7 D15 B4 D16 D19 D17 D17 D18 D15 D19 C13 D20 B11 D21 A8 D22 A5 D23 C5 D24 C19 D25 C17 D26 C15 D27 D13 D28 C11 D29 B8 D30 A4 | D5 | D9 | | D8 A20 D9 E17 D10 B15 D11 B13 D12 A11 D13 E9 D14 B7 D15 B4 D16 D19 D17 D17 D18 D15 D19 C13 D20 B11 D21 A8 D22 A5 D23 C5 D24 C19 D25 C17 D26 C15 D27 D13 D28 C11 D29 B8 D30 A4 | D6 | A6 | | D9 E17 D10 B15 D11 B13 D12 A11 D13 E9 D14 B7 D15 B4 D16 D19 D17 D17 D18 D15 D19 C13 D20 B11 D21 A8 D22 A5 D23 C5 D24 C19 D25 C17 D26 C15 D27 D13 D28 C11 D29 B8 D30 A4 | D7 | B5 | | D10 B15 D11 B13 D12 A11 D13 E9 D14 B7 D15 B4 D16 D19 D17 D17 D18 D15 D19 C13 D20 B11 D21 A8 D22 A5 D23 C5 D24 C19 D25 C17 D26 C15 D27 D13 D28 C11 D29 B8 D30 A4 | D8 | A20 | | D11 B13 D12 A11 D13 E9 D14 B7 D15 B4 D16 D19 D17 D17 D18 D15 D19 C13 D20 B11 D21 A8 D22 A5 D23 C5 D24 C19 D25 C17 D26 C15 D27 D13 D28 C11 D29 B8 D30 A4 | D9 | E17 | | D12 A11 D13 E9 D14 B7 D15 B4 D16 D19 D17 D17 D18 D15 D19 C13 D20 B11 D21 A8 D22 A5 D23 C5 D24 C19 D25 C17 D26 C15 D27 D13 D28 C11 D29 B8 D30 A4 | D10 | B15 | | D13 E9 D14 B7 D15 B4 D16 D19 D17 D17 D18 D15 D19 C13 D20 B11 D21 A8 D22 A5 D23 C5 D24 C19 D25 C17 D26 C15 D27 D13 D28 C11 D29 B8 D30 A4 | D11 | B13 | | D14 B7 D15 B4 D16 D19 D17 D17 D18 D15 D19 C13 D20 B11 D21 A8 D22 A5 D23 C5 D24 C19 D25 C17 D26 C15 D27 D13 D28 C11 D29 B8 D30 A4 | D12 | A11 | | D15 B4 D16 D19 D17 D17 D18 D15 D19 C13 D20 B11 D21 A8 D22 A5 D23 C5 D24 C19 D25 C17 D26 C15 D27 D13 D28 C11 D29 B8 D30 A4 | D13 | E9 | | D16 D19 D17 D17 D18 D15 D19 C13 D20 B11 D21 A8 D22 A5 D23 C5 D24 C19 D25 C17 D26 C15 D27 D13 D28 C11 D29 B8 D30 A4 | D14 | B7 | | D17 D17 D18 D15 D19 C13 D20 B11 D21 A8 D22 A5 D23 C5 D24 C19 D25 C17 D26 C15 D27 D13 D28 C11 D29 B8 D30 A4 | D15 | B4 | | D18 D15 D19 C13 D20 B11 D21 A8 D22 A5 D23 C5 D24 C19 D25 C17 D26 C15 D27 D13 D28 C11 D29 B8 D30 A4 | D16 | D19 | | D19 C13 D20 B11 D21 A8 D22 A5 D23 C5 D24 C19 D25 C17 D26 C15 D27 D13 D28 C11 D29 B8 D30 A4 | D17 | D17 | | D20 B11 D21 A8 D22 A5 D23 C5 D24 C19 D25 C17 D26 C15 D27 D13 D28 C11 D29 B8 D30 A4 | D18 | D15 | | D21 A8 D22 A5 D23 C5 D24 C19 D25 C17 D26 C15 D27 D13 D28 C11 D29 B8 D30 A4 | D19 | C13 | | D22 A5 D23 C5 D24 C19 D25 C17 D26 C15 D27 D13 D28 C11 D29 B8 D30 A4 | D20 | B11 | | D23 C5 D24 C19 D25 C17 D26 C15 D27 D13 D28 C11 D29 B8 D30 A4 | D21 | A8 | | D24 C19 D25 C17 D26 C15 D27 D13 D28 C11 D29 B8 D30 A4 | D22 | A5 | | D25 C17 D26 C15 D27 D13 D28 C11 D29 B8 D30 A4 | D23 | C5 | | D26 C15 D27 D13 D28 C11 D29 B8 D30 A4 | D24 | C19 | | D27 D13 D28 C11 D29 B8 D30 A4 | D25 | C17 | | D28 C11 D29 B8 D30 A4 | D26 | C15 | | D29 B8 D30 A4 | D27 | D13 | | D30 A4 | D28 | C11 | | | D29 | B8 | | D31 E6 | D30 | A4 | | | D31 | E6 | MPC8260A PowerQUICC™ II Integrated Communications Processor Hardware Specifications, Rev. 2.0 Table 21. Pinout List (continued) | Pin Name | Ball | |----------------------------------------------|------| | PWE4/PSDDQM4/PBS4 | B26 | | PWE5/PSDDQM5/PBS5 | A26 | | PWE6/PSDDQM6/PBS6 | B25 | | PWE7/PSDDQM7/PBS7 | A25 | | PSDA10/PGPL0 | E23 | | PSDWE/PGPL1 | B24 | | POE/PSDRAS/PGPL2 | A24 | | PSDCAS/PGPL3 | B23 | | PGTA/PUPMWAIT/PGPL4/PPBS | A23 | | PSDAMUX/PGPL5 | D22 | | LWE0/LSDDQM0/LBS0/PCI_CFG0 <sup>1</sup> | H28 | | LWE1/LSDDQM1/LBS1/PCI_CFG1 <sup>1</sup> | H27 | | LWE2/LSDDQM2/LBS2/PCI_CFG2 <sup>1</sup> | H26 | | LWE3/LSDDQM3/LBS3/PCI_CFG3 <sup>1</sup> | G29 | | LSDA10/LGPL0/PCI_MODCKH0 <sup>1</sup> | D27 | | LSDWE/LGPL1/PCI_MODCKH1 <sup>1</sup> | C28 | | LOE/LSDRAS/LGPL2/PCI_MODCKH2 <sup>1</sup> | E26 | | LSDCAS/LGPL3/PCI_MODCKH3 <sup>1</sup> | D25 | | LGTA/LUPMWAIT/LGPL4/LPBS | C26 | | LGPL5/LSDAMUX/PCI_MODCK <sup>1</sup> | B27 | | LWR | D28 | | L_A14/PAR <sup>1</sup> | N27 | | L_A15/FRAME <sup>1</sup> /SMI | T29 | | L_A16/TRDY <sup>1</sup> | R27 | | L_A17/IRDY <sup>1</sup> /CKSTP_OUT | R26 | | L_A18/STOP <sup>1</sup> | R29 | | L_A19/DEVSEL <sup>1</sup> | R28 | | L_A20/IDSEL <sup>1</sup> | W29 | | L_A21/PERR <sup>1</sup> | P28 | | L_A22/SERR <sup>1</sup> | N26 | | L_A23/REQ0 <sup>1</sup> | AA27 | | L_A24/REQ1 <sup>1</sup> /HSEJSW <sup>1</sup> | P29 | | L_A25/GNT0 <sup>1</sup> | AA26 | | L_A26/GNT1 <sup>1</sup> /HSLED <sup>1</sup> | N25 | | L_A27/GNT2 <sup>1</sup> /HSENUM <sup>1</sup> | AA25 | MPC8260A PowerQUICC™ II Integrated Communications Processor Hardware Specifications, Rev. 2.0 ## **Pinout** Table 21. Pinout List (continued) | Pin Name | Ball | |-------------------------------------|------| | L_A28/RST <sup>1</sup> /CORE_SRESET | AB29 | | L_A29/INTA <sup>1</sup> | AB28 | | L_A30/REQ2 <sup>1</sup> | P25 | | L_A31/DLLOUT <sup>1</sup> | AB27 | | LCL_D0/AD0 <sup>1</sup> | H29 | | LCL_D1/AD1 <sup>1</sup> | J29 | | LCL_D2/AD2 <sup>1</sup> | J28 | | LCL_D3/AD3 <sup>1</sup> | J27 | | LCL_D4/AD4 <sup>1</sup> | J26 | | LCL_D5/AD5 <sup>1</sup> | J25 | | LCL_D6/AD6 <sup>1</sup> | K25 | | LCL_D7/AD7 <sup>1</sup> | L29 | | LCL_D8/AD8 <sup>1</sup> | L27 | | LCL_D9/AD9 <sup>1</sup> | L26 | | LCL_D10/AD10 <sup>1</sup> | L25 | | LCL_D11/AD11 <sup>1</sup> | M29 | | LCL_D12/AD12 <sup>1</sup> | M28 | | LCL_D13/AD13 <sup>1</sup> | M27 | | LCL_D14/AD14 <sup>1</sup> | M26 | | LCL_D15/AD15 <sup>1</sup> | N29 | | LCL_D16/AD16 <sup>1</sup> | T25 | | LCL_D17/AD17 <sup>1</sup> | U27 | | LCL_D18/AD18 <sup>1</sup> | U26 | | LCL_D19/AD19 <sup>1</sup> | U25 | | LCL_D20/AD20 <sup>1</sup> | V29 | | LCL_D21/AD21 <sup>1</sup> | V28 | | LCL_D22/AD22 <sup>1</sup> | V27 | | LCL_D23/AD23 <sup>1</sup> | V26 | | LCL_D24/AD24 <sup>1</sup> | W27 | | LCL_D25/AD25 <sup>1</sup> | W26 | | LCL_D26/AD26 <sup>1</sup> | W25 | | LCL_D27/AD27 <sup>1</sup> | Y29 | | LCL_D28/AD28 <sup>1</sup> | Y28 | | LCL_D29/AD29 <sup>1</sup> | Y25 | | LCL_D30/AD30 <sup>1</sup> | AA29 | MPC8260A PowerQUICC™ II Integrated Communications Processor Hardware Specifications, Rev. 2.0 Table 21. Pinout List (continued) | Pin Name | Ball | | |-------------------------------------------|-------------------|--| | LCL_D31/AD31 <sup>1</sup> | AA28 | | | LCL_DP0/C0 <sup>1</sup> /BE0 <sup>1</sup> | L28 | | | LCL_DP1/C1 <sup>1</sup> /BE1 <sup>1</sup> | N28 | | | LCL_DP2/C2 <sup>1</sup> /BE2 <sup>1</sup> | T28 | | | LCL_DP3/C3 <sup>1</sup> /BE3 <sup>1</sup> | W28 | | | IRQ0/NMI_OUT | T1 | | | IRQ7/INT_OUT/APE | D1 | | | TRST | AH3 | | | тск | AG5 | | | TMS | AJ3 | | | TDI | AE6 | | | TDO | AF5 | | | TRIS | AB4 | | | PORESET | AG6 | | | HRESET | AH5 | | | SRESET | AF6 | | | QREQ | AA3 | | | RSTCONF | AJ4 | | | MODCK1/AP1/TC0/BNKSEL0 | W2 | | | MODCK2/AP2/TC1/BNKSEL1 | W3 | | | MODCK3/AP3/TC2/BNKSEL2 | W4 | | | XFC | AB2 | | | CLKIN1 | AH4 | | | PA0/RESTART1/DREQ3/FCC2_UTM_TXADDR2 | AC29 <sup>2</sup> | | | PA1/REJECT1/FCC2_UTM_TXADDR1/DONE3 | AC25 <sup>2</sup> | | | PA2/CLK20/FCC2_UTM_TXADDR0/DACK3 | AE28 <sup>2</sup> | | | PA3/CLK19/FCC2_UTM_RXADDR0/DACK4/L1RXD1A2 | AG29 <sup>2</sup> | | | PA4/REJECT2/FCC2_UTM_RXADDR1/DONE4 | AG28 <sup>2</sup> | | | PA5/RESTART2/DREQ4/FCC2_UTM_RXADDR2 | AG26 <sup>2</sup> | | | PA6/L1RSYNCA1 | AE24 <sup>2</sup> | | | PA7/SMSYN2/L1TSYNCA1/L1GNTA1 | AH25 <sup>2</sup> | | | PA8/SMRXD2/L1RXD0A1/L1RXDA1 | AF23 <sup>2</sup> | | | PA9/SMTXD2/L1TXD0A1 | AH23 <sup>2</sup> | | | PA10/FCC1_UT8_RXD0/FCC1_UT16_RXD8/MSNUM5 | AE22 <sup>2</sup> | | | PA11/FCC1_UT8_RXD1/FCC1_UT16_RXD9/MSNUM4 | AH22 <sup>2</sup> | | MPC8260A PowerQUICC™ II Integrated Communications Processor Hardware Specifications, Rev. 2.0 ## **Pinout** Table 21. Pinout List (continued) | Pin Name | Ball | |-------------------------------------------------------------------------------------------|-------------------| | PC16/CLK16/TIN4 | AF15 <sup>2</sup> | | PC17/CLK15/TIN3/BRGO8 | AJ15 <sup>2</sup> | | PC18/CLK14/TGATE2 | AH14 <sup>2</sup> | | PC19/CLK13/BRGO7/SPICLK | AG13 <sup>2</sup> | | PC20/CLK12/TGATE1 | AH12 <sup>2</sup> | | PC21/CLK11/BRGO6 | AJ11 <sup>2</sup> | | PC22/CLK10/DONE1 | AG10 <sup>2</sup> | | PC23/CLK9/BRGO5/DACK1 | AE10 <sup>2</sup> | | PC24/FCC2_UT8_TXD3/CLK8/TOUT4 | AF9 <sup>2</sup> | | PC25/FCC2_UT8_TXD2/CLK7/BRGO4 | AE8 <sup>2</sup> | | PC26/CLK6/TOUT3/TMCLK | AJ6 <sup>2</sup> | | PC27/FCC3_TXD/FCC3_TXD0/CLK5/BRGO3 | AG2 <sup>2</sup> | | PC28/CLK4/TIN1/TOUT2/CTS2/CLSN2 | AF3 <sup>2</sup> | | PC29/CLK3/TIN2/BRGO2/CTS1/CLSN1 | AF2 <sup>2</sup> | | PC30/FCC2_UT8_TXD3/CLK2/TOUT1 | AE1 <sup>2</sup> | | PC31/CLK1/BRGO1 | AD1 <sup>2</sup> | | PD4/BRGO8/L1TSYNCD1/L1GNTD1/FCC3_RTS/SMRXD2 | AC28 <sup>2</sup> | | PD5/FCC1_UT16_TXD3/DONE1 | AD27 <sup>2</sup> | | PD6/FCC1_UT16_TXD4/DACK1 | AF29 <sup>2</sup> | | PD7/SMSYN1/FCC1_UTM_TXADDR3/FCC1_UTS_TXADDR3/<br>FCC2_UTM_TXADDR4/FCC1_TXCLAV2 | AF28 <sup>2</sup> | | PD8/SMRXD1/FCC2_UT_TXPRTY/BRGO5 | AG25 <sup>2</sup> | | PD9/SMTXD1/FCC2_UT_RXPRTY/BRGO3 | AH26 <sup>2</sup> | | PD10/L1CLKOB2/FCC2_UT8_RXD1/L1RSYNCB1/BRGO4 | AJ27 <sup>2</sup> | | PD11/L1RQB2/FCC2_UT8_RXD0/L1TSYNCB1/L1GNTB1 | AJ23 <sup>2</sup> | | PD12/SI1_L1ST2/L1RXDB1 | AG23 <sup>2</sup> | | PD13/SI1_L1ST1/L1TXDB1 | AJ22 <sup>2</sup> | | PD14/FCC1_UT16_RXD0/L1CLKOC2/I2CSCL | AE20 <sup>2</sup> | | PD15/FCC1_UT16_RXD1/L1RQC2/I2CSDA | AJ20 <sup>2</sup> | | PD16/FCC1_UT_TXPRTY/L1TSYNCC1/L1GNTC1/SPIMISO | AG18 <sup>2</sup> | | PD17/FCC1_UT_RXPRTY/BRGO2/SPIMOSI | AG17 <sup>2</sup> | | PD18/FCC1_UTM_RXADDR4/FCC1_UTS_RXADDR4/<br>FCC1_UTM_RXCLAV3/FCC2_UTM_RXADDR3/SPICLK | AF16 <sup>2</sup> | | PD19/FCC1_UTM_TXADDR4/FCC1_UTS_TXADDR4/<br>FCC1_UTM_TXCLAV3/FCC2_UTM_TXADDR3/SPISEL/BRGO1 | AH15 <sup>2</sup> | | PD20/RTS4/TENA4/FCC1_UT16_RXD2/L1RSYNCA2 | AJ14 <sup>2</sup> | MPC8260A PowerQUICC™ II Integrated Communications Processor Hardware Specifications, Rev. 2.0 # 5.2 Mechanical Dimensions Figure 15 provides the mechanical dimensions and bottom surface nomenclature of the 480 TBGA package. Figure 15. Mechanical Dimensions and Bottom Surface Nomenclature ### How to Reach Us: #### Home Page: www.freescale.com ## Web Support: http://www.freescale.com/support #### **USA/Europe or Locations Not Listed:** Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support #### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support ### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com ### Asia/Pacific: Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com ### For Literature Requests Only: Freescale Semiconductor Literature Distribution Center 1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @ hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale, the Freescale logo, and StarCore are trademarks or registered trademarks of Freescale Semiconductor, Inc. in the U.S. and other countries. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. IEEE 802.3 and 1149.1 are registered trademarks of the Institute of Electrical and Electronics Engineers, Inc. (IEEE). This product is not endorsed or approved by the IEEE. © Freescale Semiconductor, Inc., 2005–2009. All rights reserved. Document Number: MPC8260AEC Rev. 2.0 06/2009