

#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

| Details |
|---------|
|---------|

| Details                         |                                                                         |
|---------------------------------|-------------------------------------------------------------------------|
| Product Status                  | Active                                                                  |
| Core Processor                  | -                                                                       |
| Number of Cores/Bus Width       | -                                                                       |
| Speed                           | -                                                                       |
| Co-Processors/DSP               | -                                                                       |
| RAM Controllers                 | -                                                                       |
| Graphics Acceleration           | -                                                                       |
| Display & Interface Controllers | -                                                                       |
| Ethernet                        | -                                                                       |
| SATA                            | -                                                                       |
| USB                             | -                                                                       |
| Voltage - I/O                   | -                                                                       |
| Operating Temperature           | -                                                                       |
| Security Features               | -                                                                       |
| Package / Case                  | -                                                                       |
| Supplier Device Package         | -                                                                       |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8265aczumibc |
|                                 |                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





- Transparent
- UART (low-speed operation)
- One serial peripheral interface identical to the MPC860 SPI
- One inter-integrated circuit ( $I^2C$ ) controller (identical to the MPC860  $I^2C$  controller)
  - Microwire compatible
  - Multiple-master, single-master, and slave modes
- Up to eight TDM interfaces (four on the MPC8255)
  - Supports two groups of four TDM channels for a total of eight TDMs
  - 2,048 bytes of SI RAM
  - Bit or byte resolution
  - Independent transmit and receive routing, frame synchronization
  - Supports T1, CEPT, T1/E1, T3/E3, pulse code modulation highway, ISDN basic rate, ISDN primary rate, Freescale interchip digital link (IDL), general circuit interface (GCI), and user-defined TDM serial interfaces
- Eight independent baud rate generators and 20 input clock pins for supplying clocks to FCCs, SCCs, SMCs, and serial channels
- Four independent 16-bit timers that can be interconnected as two 32-bit timers

Additional features of the MPC826xA family are as follows:

- CPM
  - 32-Kbyte dual-port RAM
  - Additional MCC host commands
  - Eight transfer transmission convergence (TC) layers between the TDMs and FCC2 to support inverse multiplexing for ATM capabilities (IMA) (MPC8264 and MPC8266 only)
- CPM multiplexing
  - FCC2 can also be connected to the TC layer.
- TC layer (MPC8264 and MPC8266 only)
  - Each of the 8 TDM channels is routed in hardware to a TC layer block
    - Protocol-specific overhead bits may be discarded or routed to other controllers by the SI
    - Performing ATM TC layer functions (according to ITU-T I.432)
    - Transmit (Tx) updates
      - Cell HEC generation
      - Payload scrambling using self synchronizing scrambler (programmable by the user)
      - Coset generation (programmable by the user)
      - Cell rate by inserting idle/unassigned cells
    - Receive (Rx) updates
      - Cell delineation using bit by bit HEC checking and programmable ALPHA and DELTA parameters for the delineation state machine
      - Payload descrambling using self synchronizing scrambler (programmable by the user)



Table 2 lists recommended operational voltage conditions.

| Rating                         | Symbol         | Value                                                            |                      |                                           | Unit             |   |    |
|--------------------------------|----------------|------------------------------------------------------------------|----------------------|-------------------------------------------|------------------|---|----|
| Core supply voltage            | VDD            | 1.7 – 1.9 <sup>2</sup>                                           | 1.7–2.1 <sup>3</sup> | 1.9 –2.2 <sup>4</sup>                     | V                |   |    |
| PLL supply voltage             | VCCSYN         | 1.7 – 1.9 <sup>2</sup> 1.7–2.1 <sup>3</sup> 1.9–2.2 <sup>4</sup> |                      | $1.7 - 1.9^2$ $1.7 - 2.1^3$ $1.9 - 2.2^4$ |                  | V |    |
| I/O supply voltage             | VDDH           | 3.135 – 3.465                                                    |                      |                                           | V                |   |    |
| Input voltage                  | VIN            | GND (-0.3) - 3.465                                               |                      |                                           | V                |   |    |
| Junction temperature (maximum) | Тj             | 105 <sup>5</sup>                                                 |                      |                                           | 105 <sup>5</sup> |   | °C |
| Ambient temperature            | Τ <sub>Α</sub> |                                                                  | 0–70 <sup>5</sup>    |                                           | °C               |   |    |

Table 2. Recommended Operating Conditions<sup>1</sup>

<sup>1</sup> **Caution:** These are the recommended and tested operating conditions. Proper device operating outside of these conditions is not guaranteed.

<sup>2</sup> CPU frequency less than or equal to 200 MHz.

<sup>3</sup> CPU frequency greater than 200 MHz but less than 233 MHz.

<sup>4</sup> CPU frequency greater than or equal to 233 MHz.

<sup>5</sup> Note that for extended temperature parts the range is  $(-40)_{T_{\Delta}} - 105_{T_{i}}$ .

### NOTE: Core, PLL, and I/O Supply Voltages

VDDH, VCCSYN, and VDD must track each other and both must vary in the same direction—in the positive direction (+5% and +0.1 Vdc) or in the negative direction (-5% and -0.1 Vdc).

This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (either GND or  $V_{CC}$ ).

Figure 2 shows the undershoot and overshoot voltage of the 60x and local bus memory interface of the MPC8280. Note that in PCI mode the I/O interface is different.



Figure 2. Overshoot/Undershoot Voltage



| Characteristic                                         | Symbol          | Min | Мах | Unit |
|--------------------------------------------------------|-----------------|-----|-----|------|
| I <sub>OL</sub> = 5.3mA                                | V <sub>OL</sub> |     | 0.4 | V    |
| <u>CS</u> [0-9]                                        | OL              |     | _   |      |
| CS(10)/BCTL1                                           |                 |     |     |      |
| <u>CS(11)/AP(0)</u>                                    |                 |     |     |      |
|                                                        |                 |     |     |      |
| BADDR[27–28]                                           |                 |     |     |      |
| ALE                                                    |                 |     |     |      |
| BCTL0                                                  |                 |     |     |      |
| PWE(0:7)/PSDDQM(0:7)/PBS(0:7)                          |                 |     |     |      |
| PSDA10/PGPL0                                           |                 |     |     |      |
| PSDWE/PGPL1                                            |                 |     |     |      |
| POE/PSDRAS/PGPL2                                       |                 |     |     |      |
| PSDCAS/PGPL3                                           |                 |     |     |      |
| PGTA/PUPMWAIT/PGPL4/PPBS                               |                 |     |     |      |
| PSDAMUX/PGPL5                                          |                 |     |     |      |
|                                                        |                 |     |     |      |
| LWE[0-3]LSDDQM[0-3]/LBS[0-3]/PCI_CFG[0-3] <sup>3</sup> |                 |     |     |      |
| LSDA10/LGPL0/PCI_MODCKH0 <sup>3</sup>                  |                 |     |     |      |
| LSDWE/LGPL1/PCI_MODCKH1 <sup>3</sup>                   |                 |     |     |      |
| LOE/LSDRAS/LGPL2/PCI_MODCKH2 <sup>3</sup>              |                 |     |     |      |
| LSDCAS/LGPL3/PCI_MODCKH3 <sup>3</sup>                  |                 |     |     |      |
| LGTA/LUPMWAIT/LGPL4/LPBS                               |                 |     |     |      |
| LSDAMUX/LGPL5/PCI_MODCK <sup>3</sup>                   |                 |     |     |      |
|                                                        |                 |     |     |      |
| MODCK1/AP(1)/TC(0)/BNKSEL(0)                           |                 |     |     |      |
|                                                        |                 |     |     |      |
| MODCK2/AP(2)/TC(1)/BNKSEL(1)                           |                 |     |     |      |
| MODCK3/AP(3)/TC(2)/BNKSEL(2)                           |                 |     |     |      |
| $I_{OL} = 3.2 \text{mA}_2$                             |                 |     |     |      |
| L_A14/PAR <sup>3</sup>                                 |                 |     |     |      |
| L_A15/FRAME <sup>3</sup> /SMI                          |                 |     |     |      |
| L_A16/TRDY <sup>3</sup>                                |                 |     |     |      |
| L_A17/IRDY <sup>3</sup> /CKSTP_OUT                     |                 |     |     |      |
| L_A18/STOP <sup>3</sup>                                |                 |     |     |      |
| L_A19/DEVSEL <sup>3</sup>                              |                 |     |     |      |
| L_A20/IDSEL <sup>3</sup>                               |                 |     |     |      |
| L_A21/PERR <sup>3</sup>                                |                 |     |     |      |
|                                                        |                 |     |     |      |
| L_A22/SERR <sup>3</sup>                                |                 |     |     |      |
| L_A23/ <u>REQ0</u> <sup>3</sup>                        |                 |     |     |      |
| L_A24/REQ1 <sup>3</sup> /HSEJSW <sup>3</sup>           |                 |     |     |      |
| L_A25/GNT0 <sup>3</sup>                                |                 |     |     |      |
| L_A26/GNT1 <sup>3</sup> /HSLED <sup>3</sup>            |                 |     |     |      |
| L A27/GNT2 <sup>3</sup> /HSENUM <sup>3</sup>           |                 |     |     |      |
| L_A28/RST <sup>3</sup> /CORE_SRESET                    |                 |     |     |      |
| L_A29/INTA <sup>3</sup>                                |                 |     |     |      |
| L_A30/REQ2 <sup>3</sup>                                |                 |     |     |      |
|                                                        |                 |     |     |      |
|                                                        |                 |     |     |      |
| LCL_D(0-31)/AD(0-31) <sup>3</sup>                      |                 |     |     |      |
| LCL_DP(0-3)/C/BE(0-3) <sup>3</sup>                     |                 |     |     |      |
| PA[0-31]                                               |                 |     |     |      |
| PB[4-31]                                               |                 |     |     |      |
| PC[0-31]                                               |                 |     |     |      |
| PD[4-31]                                               |                 |     |     |      |
| TDO                                                    |                 |     |     |      |
|                                                        |                 |     |     |      |

## Table 3. DC Electrical Characteristics<sup>1</sup> (continued)

<sup>1</sup> The default configuration of the CPM pins (PA[0–31], PB[4–31], PC[0–31], PD[4–31]) is input. To prevent excessive DC current, it is recommended to either pull unused pins to GND or VDDH, or to configure them as outputs.



- <sup>2</sup> The leakage current is measured for nominal VDD, VCCSYN, and VDD.
- <sup>3</sup> MPC8265 and MPC8266 only.

# 2.2 Thermal Characteristics

Table 4 describes thermal characteristics.

## Table 4. Thermal Characteristics for 480 TBGA Package

| Characteristics                | Symbol          | Value           | Unit | Air Flow        |
|--------------------------------|-----------------|-----------------|------|-----------------|
| Junction to ambient            |                 | 13 <sup>1</sup> |      | NC <sup>2</sup> |
|                                | $\theta_{JA}$   | 10 <sup>1</sup> | °C/W | 1 m/s           |
|                                |                 | 11 <sup>3</sup> |      | NC              |
|                                |                 | 8 <sup>3</sup>  |      | 1 m/s           |
| Junction to board <sup>4</sup> | $\theta_{JB}$   | 4               | °C/W | —               |
| Junction to case <sup>5</sup>  | θ <sub>JC</sub> | 1.1             | °C/W | _               |

<sup>1</sup> Assumes a single layer board with no thermal vias

<sup>2</sup> Natural convection

<sup>3</sup> Assumes a four layer board

<sup>4</sup> Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.

<sup>5</sup> Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).

# 2.3 Power Considerations

The average chip-junction temperature, T<sub>I</sub>, in °C can be obtained from the following:

$$T_J = T_A + (P_D \times \theta_{JA})$$

where

 $T_A = ambient temperature \ ^{\circ}C$ 

 $\theta_{JA}$  = package thermal resistance, junction to ambient, °C/W

 $P_{D} = P_{INT} + P_{I/O}$ 

 $P_{INT} = I_{DD} \times V_{DD}$  Watts (chip internal power)

 $P_{I/O}$  = power dissipation on input and output pins (determined by user)

For most applications  $P_{I/O} < 0.3 \times P_{INT}$ . If  $P_{I/O}$  is neglected, an approximate relationship between  $P_D$  and  $T_J$  is the following:

$$P_{\rm D} = K/(T_{\rm J} + 273^{\circ} \,\rm C) \tag{2}$$

Solving equations (1) and (2) for K gives:

$$\mathbf{K} = \mathbf{P}_{\mathrm{D}} \mathbf{x} \left( \mathbf{T}_{\mathrm{A}} + 273^{\circ} \,\mathrm{C} \right) + \mathbf{\theta}_{\mathrm{JA}} \,\mathbf{x} \,\mathbf{P}_{\mathrm{D}}^{2} \tag{3}$$

### MPC8260A PowerQUICC™ II Integrated Communications Processor Hardware Specifications, Rev. 2.0

(1)



# 2.4 AC Electrical Characteristics

The following sections include illustrations and tables of clock diagrams, signals, and CPM outputs and inputs for the 66 MHz MPC826xA device. Note that AC timings are based on a 50-pf load. Typical output buffer impedances are shown in Table 6.

| Output Buffers    | Typical Impedance ( $\Omega$ ) |
|-------------------|--------------------------------|
| 60x bus           | 40                             |
| Local bus         | 40                             |
| Memory controller | 40                             |
| Parallel I/O      | 46                             |
| PCI               | 25                             |

| Table 6. Output Buffer | Impedances <sup>1</sup> |
|------------------------|-------------------------|
|------------------------|-------------------------|

<sup>1</sup> These are typical values at  $65^{\circ}$  C. The impedance may vary by  $\pm 25\%$  with process and temperature.

## Table 7 lists CPM output characteristics.

| Table 7. | AC | Characteristics | for CPI | M Outputs <sup>1</sup> |
|----------|----|-----------------|---------|------------------------|
|----------|----|-----------------|---------|------------------------|

| Spec N | lumber | Characteristic                                   |        | elay (ns) | Min De | lay (ns) |
|--------|--------|--------------------------------------------------|--------|-----------|--------|----------|
| Max    | Min    | Characteristic                                   | 66 MHz | 83 MHz    | 66 MHz | 83 MHz   |
| sp36a  | sp37a  | FCC outputs—internal clock (NMSI)                | 6      | 5.5       | 1      | 1        |
| sp36b  | sp37b  | FCC outputs—external clock (NMSI)                | 14     | 12        | 2      | 1        |
| sp40   | sp41   | TDM outputs/SI                                   | 25     | 16        | 5      | 4        |
| sp38a  | sp39a  | SCC/SMC/SPI/I2C outputs—internal clock (NMSI)    | 19     | 16        | 1      | 0.5      |
| sp38b  | sp39b  | Ex_SCC/SMC/SPI/I2C outputs—external clock (NMSI) | 19     | 16        | 2      | 1        |
| sp42   | sp43   | TIMER/IDMA outputs                               | 14     | 11        | 1      | 0.5      |
| sp42a  | sp43a  | PIO outputs                                      | 14     | 11        | 0.5    | 0.5      |

<sup>1</sup> Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.



Table 8 lists CPM input characteristics.

| Spec Number |       | Characteristic                               |        | p (ns) | Hold   | (ns)   |
|-------------|-------|----------------------------------------------|--------|--------|--------|--------|
| Max         | Min   |                                              | 66 MHz | 83 MHz | 66 MHz | 83 MHz |
| sp16a       | sp17a | FCC inputs—internal clock (NMSI)             | 10     | 8      | 0      | 0      |
| sp16b       | sp17b | FCC inputs—external clock (NMSI)             | 3      | 2.5    | 3      | 2      |
| sp20        | sp21  | TDM inputs/SI                                | 15     | 12     | 12     | 10     |
| sp18a       | sp19a | SCC/SMC/SPI/I2C inputs—internal clock (NMSI) | 20     | 16     | 0      | 0      |
| sp18b       | sp19b | SCC/SMC/SPI/I2C inputs—external clock (NMSI) | 5      | 4      | 5      | 4      |
| sp22        | sp23  | PIO/TIMER/IDMA inputs                        | 10     | 8      | 3      | 3      |

| Tahla 8  | AC | Characteristics | for | CPM | Innute <sup>1</sup> |
|----------|----|-----------------|-----|-----|---------------------|
| Table o. | AC | Characteristics | 101 |     | mputs               |

<sup>1</sup> Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of CLKIN. Timings are measured at the pin.

Note that although the specifications generally reference the rising edge of the clock, the following AC timing diagrams also apply when the falling edge is the active edge.

Figure 3 shows the FCC external clock.



Figure 3. FCC External Clock Diagram



## Figure 4 shows the FCC internal clock.



Figure 4. FCC Internal Clock Diagram

Figure 5 shows the SCC/SMC/SPI/I<sup>2</sup>C external clock.



Note: There are four possible timing conditions for SCC and SPI:

- 1. Input sampled on the rising edge and output driven on the rising edge (shown).
- 2. Input sampled on the rising edge and output driven on the falling edge.
- 3. Input sampled on the falling edge and output driven on the falling edge.
- 4. Input sampled on the falling edge and output driven on the rising edge.

## Figure 5. SCC/SMC/SPI/I<sup>2</sup>C External Clock Diagram



## Figure 6 shows the SCC/SMC/SPI/I<sup>2</sup>C internal clock.



Note: There are four possible timing conditions for SCC and SPI:

- 1. Input sampled on the rising edge and output driven on the rising edge (shown).
- 2. Input sampled on the rising edge and output driven on the falling edge.
- 3. Input sampled on the falling edge and output driven on the falling edge.
- 4. Input sampled on the falling edge and output driven on the rising edge.

Figure 6. SCC/SMC/SPI/I<sup>2</sup>C Internal Clock Diagram

Figure 7 shows TDM input and output signals.



Note: There are four possible TDM timing conditions:

- 1. Input sampled on the rising edge and output driven on the rising edge (shown).
- 2. Input sampled on the rising edge and output driven on the falling edge.
- 3. Input sampled on the falling edge and output driven on the falling edge.
- 4. Input sampled on the falling edge and output driven on the rising edge.

#### Figure 7. TDM Signal Diagram



Figure 8 shows PIO, timer, and DMA signals.



Note: TGATE is asserted on the rising edge of the clock; it is deasserted on the falling edge.

Figure 8. PIO, Timer, and DMA Signal Diagram

### Table 10 lists SIU input characteristics.

| Spec N | Number |                                  | Setup (ns) |        | Hold (ns) |        |
|--------|--------|----------------------------------|------------|--------|-----------|--------|
| Мах    | Min    |                                  | 66 MHz     | 83 MHz | 66 MHz    | 83 MHz |
| sp11   | sp10   | AACK/ARTRY/TA/TS/TEA/DBG/BG/BR   | 6          | 5      | 0.5       | 0.5    |
| sp12   | sp10   | Data bus in normal mode          | 5          | 4      | 0.5       | 0.5    |
| sp13   | sp10   | Data bus in ECC and PARITY modes | 8          | 6      | 0.5       | 0.5    |
| sp14   | sp10   | DP pins                          | 7          | 6      | 0.5       | 0.5    |
| sp15   | sp10   | All other pins                   | 5          | 4      | 0.5       | 0.5    |

Table 9. AC Characteristics for SIU Inputs<sup>1</sup>

<sup>1</sup> Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of CLKIN. Timings are measured at the pin.



Table 10 lists SIU output characteristics.

| Spec N | lumber | Characteristic                | Max De | lay (ns) | Min Delay (ns) |        |
|--------|--------|-------------------------------|--------|----------|----------------|--------|
| Max    | Min    |                               | 66 MHz | 83 MHz   | 66 MHz         | 83 MHz |
| sp31   | sp30   | PSDVAL/TEA/TA                 | 7      | 6        | 0.5            | 0.5    |
| sp32   | sp30   | ADD/ADD_atr./BADDR/CI/GBL/WT  | 8      | 6.5      | 0.5            | 0.5    |
| sp33a  | sp30   | Data bus                      | 6.5    | 6.5      | 0.5            | 0.5    |
| sp33b  | sp30   | DP                            | 8      | 7        | 0.5            | 0.5    |
| sp34   | sp30   | Memory controller signals/ALE | 6      | 5        | 0.5            | 0.5    |
| sp35   | sp30   | All other signals             | 6      | 5.5      | 0.5            | 0.5    |

### Table 10. AC Characteristics for SIU Outputs<sup>1</sup>

<sup>1</sup> Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.

## NOTE

Activating data pipelining (setting BRx[DR] in the memory controller) improves the AC timing. When data pipelining is activated, sp12 can be used for data bus setup even when ECC or PARITY are used. Also, sp33a can be used as the AC specification for DP signals.



Figure 9 shows the interaction of several bus signals.



Figure 9. Bus Signals

Figure 10 shows signal behavior for all parity modes (including ECC, RMW parity, and standard parity).





## Table 12 lists the JTAG timings.

Table 12. JTAG Timings<sup>1</sup>

| Parameter                                                                 | Symbol <sup>2</sup>                        | Min      | Max      | Unit     | Notes        |
|---------------------------------------------------------------------------|--------------------------------------------|----------|----------|----------|--------------|
| JTAG external clock frequency of operation                                | fjtg                                       | 0        | 25       | MHz      | —            |
| JTAG external clock cycle time                                            | t <sub>JTG</sub>                           | 40       | —        | ns       | —            |
| JTAG external clock pulse width measured at 1.4V                          | t <sub>JTKHKL</sub>                        | 20       | —        | ns       | —            |
| JTAG external clock rise and fall times                                   | t <sub>JTGR</sub> and<br>t <sub>JTGF</sub> | 0        | 5        | ns       | 6            |
| TRST assert time                                                          | t <sub>TRST</sub>                          | 25       | —        | ns       | 3, 6         |
| Input setup times<br>Boundary-scan data<br>TMS, TDI                       |                                            | 4<br>4   | —        | ns<br>ns | 4, 7<br>4, 7 |
| Input hold times<br>Boundary-scan data<br>TMS, TDI                        |                                            | 10<br>10 |          | ns<br>ns | 4, 7<br>4, 7 |
| Output valid times<br>Boundary-scan data<br>TDO                           | t <sub>JTKLDV</sub><br>t <sub>JTKLOV</sub> |          | 25<br>25 | ns<br>ns | 5, 7<br>5. 7 |
| Output hold times<br>Boundary-scan data<br>TDO                            | t <sub>jtkldx</sub><br>t <sub>jtklox</sub> | 1<br>1   |          | ns<br>ns | 5, 7<br>5, 7 |
| JTAG external clock to output high impedance<br>Boundary-scan data<br>TDO | t <sub>JTKLDZ</sub><br>t <sub>JTKLOZ</sub> | 1        | 25<br>25 | ns<br>ns | 5, 6<br>5, 6 |

<sup>1</sup> All outputs are measured from the midpoint voltage of the falling/rising edge of t<sub>TCLK</sub> to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50-Ω load. Time-of-flight delays must be added for trace lengths, vias, and connectors in the system.

<sup>2</sup> The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t((first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

- <sup>3</sup> TRST is an asynchronous level sensitive signal. The setup time is for test purposes only.
- <sup>4</sup> Non-JTAG signal input timing with respect to t<sub>TCLK</sub>.
- <sup>5</sup> Non-JTAG signal output timing with respect to t<sub>TCLK</sub>.
- <sup>6</sup> Guaranteed by design.
- <sup>7</sup> Guaranteed by design and device characterization.

## NOTE

The UPM machine outputs change on the internal tick determined by the memory controller programming; the AC specifications are relative to the internal tick. Note that SDRAM and GPCM machine outputs change on CLKin's rising edge.



To configure the main PLL multiplication factor and the core, CPM, and 60x bus frequencies, the MODCK[1–3] pins are sampled while HRESET is asserted. Table 13 lists the eight basic configuration modes. Table 14 lists the other modes that are available by using the configuration pin (RSTCONF) and driving four bits from hardware configuration word on the data bus.

Note that the MPC8265 and the MPC8266 have two additional clocking modes—PCI agent and PCI host. Refer to Section 3.2, "PCI Mode" on page 26 for information.

## NOTE

Clock configurations change only after  $\overline{POR}$  is asserted.

## 3.1 Local Bus Mode

Table 13 describes default clock modes for the MPC826xA.

| MODCK[1-3] | Input Clock<br>Frequency | CPM Multiplication<br>Factor | CPM<br>Frequency | Core Multiplication<br>Factor | Core<br>Frequency |
|------------|--------------------------|------------------------------|------------------|-------------------------------|-------------------|
| 000        | 33 MHz                   | 3                            | 100 MHz          | 4                             | 133 MHz           |
| 001        | 33 MHz                   | 3                            | 100 MHz          | 5                             | 166 MHz           |
| 010        | 33 MHz                   | 4                            | 133 MHz          | 4                             | 133 MHz           |
| 011        | 33 MHz                   | 4                            | 133 MHz          | 5                             | 166 MHz           |
| 100        | 66 MHz                   | 2                            | 133 MHz          | 2.5                           | 166 MHz           |
| 101        | 66 MHz                   | 2                            | 133 MHz          | 3                             | 200 MHz           |
| 110        | 66 MHz                   | 2.5                          | 166 MHz          | 2.5                           | 166 MHz           |
| 111        | 66 MHz                   | 2.5                          | 166 MHz          | 3                             | 200 MHz           |

### Table 13. Clock Default Modes

Table 14 describes all possible clock configurations when using the hard reset configuration sequence. Note that basic modes are shown in boldface type. The frequencies listed are for the purpose of illustration only. Users must select a mode and input bus frequency so that the resulting configuration does not exceed the frequency rating of the user's device.

| Table 14. C | lock Configuration Modes <sup>1</sup> |
|-------------|---------------------------------------|
|-------------|---------------------------------------|

| MODCK_H-MODCK[1-3] | Input Clock<br>Frequency <sup>2,3</sup> | CPM Multiplication<br>Factor <sup>2</sup> | CPM<br>Frequency <sup>2</sup> | Core Multiplication<br>Factor <sup>2</sup> | Core<br>Frequency <sup>2</sup> |
|--------------------|-----------------------------------------|-------------------------------------------|-------------------------------|--------------------------------------------|--------------------------------|
| 0001_000           | 33 MHz                                  | 2                                         | 66 MHz                        | 4                                          | 133 MHz                        |
| 0001_001           | 33 MHz                                  | 2                                         | 66 MHz                        | 5                                          | 166 MHz                        |
| 0001_010           | 33 MHz                                  | 2                                         | 66 MHz                        | 6                                          | 200 MHz                        |
| 0001_011           | 33 MHz                                  | 2                                         | 66 MHz                        | 7                                          | 233 MHz                        |
| 0001_100           | 33 MHz                                  | 2                                         | 66 MHz                        | 8                                          | 266 MHz                        |



|                    |                                         |                                           |                               | ,                                          | 0.0 m                          |
|--------------------|-----------------------------------------|-------------------------------------------|-------------------------------|--------------------------------------------|--------------------------------|
| MODCK_H-MODCK[1-3] | Input Clock<br>Frequency <sup>2,3</sup> | CPM Multiplication<br>Factor <sup>2</sup> | CPM<br>Frequency <sup>2</sup> | Core Multiplication<br>Factor <sup>2</sup> | Core<br>Frequency <sup>2</sup> |
|                    |                                         |                                           |                               |                                            |                                |
| 0001_101           | 33 MHz                                  | 3                                         | 100 MHz                       | 4                                          | 133 MHz                        |
| 0001_110           | 33 MHz                                  | 3                                         | 100 MHz                       | 5                                          | 166 MHz                        |
| 0001_111           | 33 MHz                                  | 3                                         | 100 MHz                       | 6                                          | 200 MHz                        |
| 0010_000           | 33 MHz                                  | 3                                         | 100 MHz                       | 7                                          | 233 MHz                        |
| 0010_001           | 33 MHz                                  | 3                                         | 100 MHz                       | 8                                          | 266 MHz                        |
| 0010_010           | 33 MHz                                  | 4                                         | 133 MHz                       | 4                                          | 133 MHz                        |
| 0010_010           | 33 MHz                                  | 4                                         | 133 MHz                       | 5                                          | 166 MHz                        |
| 0010_100           | 33 MHz                                  | 4                                         | 133 MHz                       | 6                                          | 200 MHz                        |
| 0010_100           | 33 MHz                                  | 4                                         | 133 MHz                       | 7                                          | 233 MHz                        |
| 0010_101           |                                         | 4                                         |                               |                                            |                                |
| 0010_110           | 33 MHz                                  | 4                                         | 133 MHz                       | 8                                          | 266 MHz                        |
| 0010_111           | 33 MHz                                  | 5                                         | 166 MHz                       | 4                                          | 133 MHz                        |
| 0011_000           | 33 MHz                                  | 5                                         | 166 MHz                       | 5                                          | 166 MHz                        |
| 0011_001           | 33 MHz                                  | 5                                         | 166 MHz                       | 6                                          | 200 MHz                        |
| 0011_010           | 33 MHz                                  | 5                                         | 166 MHz                       | 7                                          | 233 MHz                        |
| 0011_011           | 33 MHz                                  | 5                                         | 166 MHz                       | 8                                          | 266 MHz                        |
|                    |                                         |                                           |                               |                                            |                                |
| 0011_100           | 33 MHz                                  | 6                                         | 200 MHz                       | 4                                          | 133 MHz                        |
| 0011_101           | 33 MHz                                  | 6                                         | 200 MHz                       | 5                                          | 166 MHz                        |
| 0011_110           | 33 MHz                                  | 6                                         | 200 MHz                       | 6                                          | 200 MHz                        |
| 0011_111           | 33 MHz                                  | 6                                         | 200 MHz                       | 7                                          | 233 MHz                        |
| 0100_000           | 33 MHz                                  | 6                                         | 200 MHz                       | 8                                          | 266 MHz                        |
| 0100_001           |                                         |                                           | Reserved                      |                                            |                                |
| 0100_001           | -                                       |                                           | I IESEI VEU                   |                                            |                                |
|                    |                                         |                                           |                               |                                            |                                |
| 0100_011           |                                         |                                           |                               |                                            |                                |
| 0100_100           | -                                       |                                           |                               |                                            |                                |
| 0100_101           | -                                       |                                           |                               |                                            |                                |
| 0100_110           |                                         |                                           |                               |                                            |                                |

# Table 14. Clock Configuration Modes<sup>1</sup> (continued)

| MODCK_H-MODCK[1-3] | Input Clock<br>Frequency <sup>2,3</sup> | CPM Multiplication<br>Factor <sup>2</sup> | CPM<br>Frequency <sup>2</sup> | Core Multiplication<br>Factor <sup>2</sup> | Core<br>Frequency <sup>2</sup> |
|--------------------|-----------------------------------------|-------------------------------------------|-------------------------------|--------------------------------------------|--------------------------------|
| 1000_001           | 66 MHz                                  | 3.5                                       | 233 MHz                       | 3                                          | 200 MHz                        |
| 1000_010           | 66 MHz                                  | 3.5                                       | 233 MHz                       | 3.5                                        | 233 MHz                        |
| 1000_011           | 66 MHz                                  | 3.5                                       | 233 MHz                       | 4                                          | 266 MHz                        |
| 1000_100           | 66 MHz                                  | 3.5                                       | 233 MHz                       | 4.5                                        | 300 MHz                        |

<sup>1</sup> Because of speed dependencies, not all of the possible configurations in Table 14 are applicable.

<sup>2</sup> The user should choose the input clock frequency and the multiplication factors such that the frequency of the CPU is equal to or greater than 150 MHz and the CPM ranges between 66–233 MHz.

<sup>3</sup> Input clock frequency is given only for the purpose of reference. The user should set MODCK\_H–MODCK\_L so that the resulting configuration does not exceed the frequency rating of the user's part.

# 3.2 PCI Mode

The MPC8265 and the MPC8266 have three clocking modes: local, PCI host, and PCI agent. The clocking mode is set according to three input pins—PCI\_MODE, PCI\_CFG[0], PCI\_MODCK—as shown in Table 15.

|          | Pins       |           | Clocking Mode | PCI Clock<br>Frequency Range |
|----------|------------|-----------|---------------|------------------------------|
| PCI_MODE | PCI_CFG[0] | PCI_MODCK | Clocking Mode | (MHZ)                        |
| 1        |            | —         | Local bus     | —                            |
| 0        | 0          | 0         | PCI host      | 50–66                        |
| 0        | 0          | 1         |               | 25–50                        |
| 0        | 1          | 0         | PCI agent     | 50–66                        |
| 0        | 1          | 1         |               | 25–50                        |

 Table 15. MPC8265 and MPC8266 Clocking Modes

In addition, note the following:

## NOTE: PCI\_MODCK

In PCI mode only, PCI\_MODCK comes from the LGPL5 pin and MODCK\_H[0–3] comes from {LGPL0, LGPL1, LGPL2, LGPL3}.

## NOTE: Tval (Output Hold)

The minimum Tval = 2 when PCI\_MODCK = 1, and the minimum Tval = 1 when PCI\_MODCK = 0. Therefore, designers should use clock configurations that fit this condition to achieve PCI-compliant AC timing.

## NOTE

Clock configurations change only after  $\overline{POR}$  is asserted.



|                         |                                                |                                 |                  |                                  | `                 | •                                   |                               |
|-------------------------|------------------------------------------------|---------------------------------|------------------|----------------------------------|-------------------|-------------------------------------|-------------------------------|
| MODCK_H –<br>MODCK[1–3] | Input Clock<br>Frequency <sup>1</sup><br>(Bus) | CPM<br>Multiplication<br>Factor | CPM<br>Frequency | Core<br>Multiplication<br>Factor | Core<br>Frequency | PCI Division<br>Factor <sup>2</sup> | PCI<br>Frequency <sup>2</sup> |
| 0011_011 <sup>3</sup>   | 33 MHz                                         | 5                               | 166 MHz          | 8                                | 266 MHz           | 5                                   | 33 MHz                        |
|                         |                                                |                                 |                  |                                  |                   |                                     |                               |
| 0100_000 <sup>3</sup>   | 33 MHz                                         | 6                               | 200 MHz          | 5                                | 166 MHz           | 6                                   | 33 MHz                        |
| 0100_001 <sup>3</sup>   | 33 MHz                                         | 6                               | 200 MHz          | 6                                | 200 MHz           | 6                                   | 33 MHz                        |
| 0100_010 <sup>3</sup>   | 33 MHz                                         | 6                               | 200 MHz          | 7                                | 233 MHz           | 6                                   | 33 MHz                        |
| 0100_011 <sup>3</sup>   | 33 MHz                                         | 6                               | 200 MHz          | 8                                | 266 MHz           | 6                                   | 33 MHz                        |
| 0101_000                | 66 MHz                                         | 2                               | 133 MHz          | 2.5                              | 166 MHz           | 2/4                                 | 66/33 MHz                     |
| 0101_000                | 66 MHz                                         | 2                               | 133 MHz          | 3                                | 200 MHz           | 2/4<br>2/4                          | 66/33 MHz                     |
| 0101_001                | 66 MHz                                         | 2                               | 133 MHz          | 3.5                              | 233 MHz           | 2/4                                 | 66/33 MHz                     |
|                         |                                                |                                 |                  |                                  |                   |                                     |                               |
| 0101_011                | 66 MHz                                         | 2                               | 133 MHz          | 4                                | 266 MHz           | 2/4                                 | 66/33 MHz                     |
| 0101_100                | 66 MHz                                         | 2                               | 133 MHz          | 4.5                              | 300 MHz           | 2/4                                 | 66/33 MHz                     |
| 0110_000                | 66 MHz                                         | 2.5                             | 166 MHz          | 2.5                              | 166 MHz           | 3/6                                 | 55/28 MHz                     |
| 0110_001                | 66 MHz                                         | 2.5                             | 166 MHz          | 3                                | 200 MHz           | 3/6                                 | 55/28 MHz                     |
| 0110_010                | 66 MHz                                         | 2.5                             | 166 MHz          | 3.5                              | 233 MHz           | 3/6                                 | 55/28 MHz                     |
| 0110_011                | 66 MHz                                         | 2.5                             | 166 MHz          | 4                                | 266 MHz           | 3/6                                 | 55/28 MHz                     |
| 0110_100                | 66 MHz                                         | 2.5                             | 166 MHz          | 4.5                              | 300 MHz           | 3/6                                 | 55/28 MHz                     |
| 0111_000                | 66 MHz                                         | 3                               | 200 MHz          | 2.5                              | 166 MHz           | 3/6                                 | 66/33 MHz                     |
| 0111_001                | 66 MHz                                         | 3                               | 200 MHz          | 3                                | 200 MHz           | 3/6                                 | 66/33 MHz                     |
| 0111_010                | 66 MHz                                         | 3                               | 200 MHz          | 3.5                              | 233 MHz           | 3/6                                 | 66/33 MHz                     |
| 0111_011                | 66 MHz                                         | 3                               | 200 MHz          | 4                                | 266 MHz           | 3/6                                 | 66/33 MHz                     |
| 0111_100                | 66 MHz                                         | 3                               | 200 MHz          | 4.5                              | 300 MHz           | 3/6                                 | 66/33 MHz                     |
|                         |                                                |                                 |                  |                                  |                   |                                     |                               |
| 1000_000                | 66 MHz                                         | 3                               | 200 MHz          | 2.5                              | 166 MHz           | 4/8                                 | 50/25 MHz                     |
| 1000_001                | 66 MHz                                         | 3                               | 200 MHz          | 3                                | 200 MHz           | 4/8                                 | 50/25 MHz                     |
| 1000_010                | 66 MHz                                         | 3                               | 200 MHz          | 3.5                              | 233 MHz           | 4/8                                 | 50/25 MHz                     |
| 1000_011                | 66 MHz                                         | 3                               | 200 MHz          | 4                                | 266 MHz           | 4/8                                 | 50/25 MHz                     |
| 1000_100                | 66 MHz                                         | 3                               | 200 MHz          | 4.5                              | 300 MHz           | 4/8                                 | 50/25 MHz                     |
| 1001_000                | 66 MHz                                         | 2.5                             | 233 MHz          | 25                               | 166 MHz           | 4/8                                 | 58/29 MHz                     |
|                         |                                                | 3.5                             |                  | 2.5                              |                   |                                     | -                             |
| 1001_001                | 66 MHz                                         | 3.5                             | 233 MHz          | 3                                | 200 MHz           | 4/8                                 | 58/29 MHz                     |

Table 17. Clock Configuration Modes in PCI Host Mode (continued)



| MODCK_H –<br>MODCK[1–3] | Input Clock<br>Frequency<br>(PCI) <sup>1,2</sup> | CPM<br>Multiplication<br>Factor <sup>1</sup> | CPM<br>Frequency | Core<br>Multiplication<br>Factor | Core<br>Frequency <sup>3</sup> | Bus Division<br>Factor | 60x Bus<br>Frequency <sup>4</sup> |
|-------------------------|--------------------------------------------------|----------------------------------------------|------------------|----------------------------------|--------------------------------|------------------------|-----------------------------------|
| 1010_001                | 66/33 MHz                                        | 4/8                                          | 266 MHz          | 3                                | 266 MHz                        | 3                      | 88 MHz                            |
| 1010_010                | 66/33 MHz                                        | 4/8                                          | 266 MHz          | 3.5                              | 300 MHz                        | 3                      | 88 MHz                            |
| 1010_011                | 66/33 MHz                                        | 4/8                                          | 266 MHz          | 4                                | 350 MHz                        | 3                      | 88 MHz                            |
| 1010_100                | 66/33 MHz                                        | 4/8                                          | 266 MHz          | 4.5                              | 400 MHz                        | 3                      | 88 MHz                            |
|                         |                                                  |                                              |                  |                                  |                                |                        |                                   |
| 1011_000                | 66/33 MHz                                        | 4/8                                          | 266 MHz          | 2                                | 212MHz                         | 2.5                    | 106 MHz                           |
| 1011_001                | 66/33 MHz                                        | 4/8                                          | 266 MHz          | 2.5                              | 265 MHz                        | 2.5                    | 106 MHz                           |
| 1011_010                | 66/33 MHz                                        | 4/8                                          | 266 MHz          | 3                                | 318 MHz                        | 2.5                    | 106 MHz                           |
| 1011_011                | 66/33 MHz                                        | 4/8                                          | 266 MHz          | 3.5                              | 371 MHz                        | 2.5                    | 106 MHz                           |
| 1011_100                | 66/33 MHz                                        | 4/8                                          | 266 MHz          | 4                                | 424 MHz                        | 2.5                    | 106 MHz                           |

Table 19. Clock Configuration Modes in PCI Agent Mode (continued)

<sup>1</sup> The frequency depends on the value of PCI\_MODCK. If PCI\_MODCK is high (logic '1'), the PCI frequency is divided by 2 (33 instead of 66 MHz, etc.) and the CPM multiplication factor is multiplied by 2. Refer to Table 15.

<sup>2</sup> Input clock frequency is given only for the purpose of reference. User should set MODCK\_H–MODCK\_L so that the resulting configuration does not exceed the frequency rating of the user's part.

<sup>3</sup> Core frequency = (60x bus frequency)(core multiplication factor)

<sup>4</sup> Bus frequency = CPM frequency/bus division factor

<sup>5</sup> In this mode, PCI\_MODCK must be "1".



## Table 21. Pinout List (continued)

| Pin Name                                     | Ball |
|----------------------------------------------|------|
| PWE4/PSDDQM4/PBS4                            | B26  |
| PWE5/PSDDQM5/PBS5                            | A26  |
| PWE6/PSDDQM6/PBS6                            | B25  |
| PWE7/PSDDQM7/PBS7                            | A25  |
| PSDA10/PGPL0                                 | E23  |
| PSDWE/PGPL1                                  | B24  |
| POE/PSDRAS/PGPL2                             | A24  |
| PSDCAS/PGPL3                                 | B23  |
| PGTA/PUPMWAIT/PGPL4/PPBS                     | A23  |
| PSDAMUX/PGPL5                                | D22  |
| LWE0/LSDDQM0/LBS0/PCI_CFG01                  | H28  |
| LWE1/LSDDQM1/LBS1/PCI_CFG1 <sup>1</sup>      | H27  |
| LWE2/LSDDQM2/LBS2/PCI_CFG2 <sup>1</sup>      | H26  |
| LWE3/LSDDQM3/LBS3/PCI_CFG3 <sup>1</sup>      | G29  |
| LSDA10/LGPL0/PCI_MODCKH0 <sup>1</sup>        | D27  |
| LSDWE/LGPL1/PCI_MODCKH1 <sup>1</sup>         | C28  |
| LOE/LSDRAS/LGPL2/PCI_MODCKH2 <sup>1</sup>    | E26  |
| LSDCAS/LGPL3/PCI_MODCKH3 <sup>1</sup>        | D25  |
| LGTA/LUPMWAIT/LGPL4/LPBS                     | C26  |
| LGPL5/LSDAMUX/PCI_MODCK <sup>1</sup>         | B27  |
| LWR                                          | D28  |
| L_A14/PAR <sup>1</sup>                       | N27  |
| L_A15/FRAME <sup>1</sup> /SMI                | T29  |
| L_A16/TRDY <sup>1</sup>                      | R27  |
| L_A17/IRDY <sup>1</sup> /CKSTP_OUT           | R26  |
| L_A18/STOP <sup>1</sup>                      | R29  |
| L_A19/DEVSEL <sup>1</sup>                    | R28  |
| L_A20/IDSEL <sup>1</sup>                     | W29  |
| L_A21/PERR <sup>1</sup>                      | P28  |
| L_A22/SERR <sup>1</sup>                      | N26  |
| L_A23/REQ0 <sup>1</sup>                      | AA27 |
| L_A24/REQ1 <sup>1</sup> /HSEJSW <sup>1</sup> | P29  |
| L_A25/GNT0 <sup>1</sup>                      | AA26 |
| L_A26/GNT1 <sup>1</sup> /HSLED <sup>1</sup>  | N25  |
| L_A27/GNT2 <sup>1</sup> /HSENUM <sup>1</sup> | AA25 |



## Table 21. Pinout List (continued)

| Pin Name                            | Ball |
|-------------------------------------|------|
| L_A28/RST <sup>1</sup> /CORE_SRESET | AB29 |
| L_A29/INTA <sup>1</sup>             | AB28 |
| L_A30/REQ2 <sup>1</sup>             | P25  |
| L_A31/DLLOUT <sup>1</sup>           | AB27 |
| LCL_D0/AD0 <sup>1</sup>             | H29  |
| LCL_D1/AD1 <sup>1</sup>             | J29  |
| LCL_D2/AD2 <sup>1</sup>             | J28  |
| LCL_D3/AD3 <sup>1</sup>             | J27  |
| LCL_D4/AD4 <sup>1</sup>             | J26  |
| LCL_D5/AD5 <sup>1</sup>             | J25  |
| LCL_D6/AD6 <sup>1</sup>             | K25  |
| LCL_D7/AD7 <sup>1</sup>             | L29  |
| LCL_D8/AD8 <sup>1</sup>             | L27  |
| LCL_D9/AD9 <sup>1</sup>             | L26  |
| LCL_D10/AD10 <sup>1</sup>           | L25  |
| LCL_D11/AD11 <sup>1</sup>           | M29  |
| LCL_D12/AD12 <sup>1</sup>           | M28  |
| LCL_D13/AD13 <sup>1</sup>           | M27  |
| LCL_D14/AD14 <sup>1</sup>           | M26  |
| LCL_D15/AD15 <sup>1</sup>           | N29  |
| LCL_D16/AD16 <sup>1</sup>           | T25  |
| LCL_D17/AD17 <sup>1</sup>           | U27  |
| LCL_D18/AD18 <sup>1</sup>           | U26  |
| LCL_D19/AD19 <sup>1</sup>           | U25  |
| LCL_D20/AD20 <sup>1</sup>           | V29  |
| LCL_D21/AD21 <sup>1</sup>           | V28  |
| LCL_D22/AD22 <sup>1</sup>           | V27  |
| LCL_D23/AD23 <sup>1</sup>           | V26  |
| LCL_D24/AD24 <sup>1</sup>           | W27  |
| LCL_D25/AD25 <sup>1</sup>           | W26  |
| LCL_D26/AD26 <sup>1</sup>           | W25  |
| LCL_D27/AD27 <sup>1</sup>           | Y29  |
| LCL_D28/AD28 <sup>1</sup>           | Y28  |
| LCL_D29/AD29 <sup>1</sup>           | Y25  |
| LCL_D30/AD30 <sup>1</sup>           | AA29 |

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan @freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center 1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale, the Freescale logo, and StarCore are trademarks or registered trademarks of Freescale Semiconductor, Inc. in the U.S. and other countries. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. IEEE 802.3 and 1149.1 are registered trademarks of the Institute of Electrical and Electronics Engineers, Inc. (IEEE). This product is not endorsed or approved by the IEEE.

© Freescale Semiconductor, Inc., 2005–2009. All rights reserved.

Document Number: MPC8260AEC Rev. 2.0 06/2009



