#### NXP USA Inc. - S9S12G64F0MLHR Datasheet





#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                 |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | 12V1                                                                   |
| Core Size                  | 16-Bit                                                                 |
| Speed                      | 25MHz                                                                  |
| Connectivity               | CANbus, IrDA, LINbus, SCI, SPI                                         |
| Peripherals                | LVD, POR, PWM, WDT                                                     |
| Number of I/O              | 54                                                                     |
| Program Memory Size        | 64KB (64K × 8)                                                         |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | 2K x 8                                                                 |
| RAM Size                   | 4K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 3.13V ~ 5.5V                                                           |
| Data Converters            | A/D 12x10b                                                             |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 64-LQFP                                                                |
| Supplier Device Package    | 64-LQFP (10x10)                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/s9s12g64f0mlhr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Global Address<br>Register Name |        | Bit 7  | 6          | 5            | 4       | 3       | 2       | 1      | Bit 0  |
|---------------------------------|--------|--------|------------|--------------|---------|---------|---------|--------|--------|
| 0x0246                          | R      | 0      | 0          | 0            | 0       | 0       | 0       | 0      | 0      |
| Reserved W                      |        |        |            |              |         |         |         |        |        |
| 0x0247                          | R      | 0      | 0          | 0            | 0       | 0       | 0       | 0      | 0      |
| Reserved                        | W      |        |            |              |         |         |         |        |        |
| 0x0248<br>PTS                   | R<br>W | PTS7   | PTS6       | PTS5         | PTS4    | PTS3    | PTS2    | PTS1   | PTS0   |
| 0x0249                          | R      | PTIS7  | PTIS6      | PTIS5        | PTIS4   | PTIS3   | PTIS2   | PTIS1  | PTIS0  |
| PTIS                            | W      |        |            |              |         |         |         |        |        |
| 0x024A<br>DDRS                  | R<br>W | DDRS7  | DDRS6      | DDRS5        | DDRS4   | DDRS3   | DDRS2   | DDRS1  | DDRS0  |
| 0x024B                          | R      | 0      | 0          | 0            | 0       | 0       | 0       | 0      | 0      |
| Reserved                        | W      |        |            |              |         |         |         |        |        |
| 0x024C<br>PERS                  | R<br>W | PERS7  | PERS6      | PERS5        | PERS4   | PERS3   | PERS2   | PERS1  | PERS0  |
| 0x024D<br>PPSS                  | R<br>W | PPSS7  | PPSS6      | PPSS5        | PPSS4   | PPSS3   | PPSS2   | PPSS1  | PPSS0  |
| 0x024E<br>WOMS                  | R<br>W | WOMS7  | WOMS6      | WOMS5        | WOMS4   | WOMS3   | WOMS2   | WOMS1  | WOMS0  |
| 0x024F<br>PRR0                  | R<br>W | PRR0P3 | PRR0P2     | PRR0T31      | PRR0T30 | PRR0T21 | PRR0T20 | PRR0S1 | PRR0S0 |
| 0x0250<br>PTM                   | R<br>W | 0      | 0          | 0            | 0       | PTM3    | PTM2    | PTM1   | PTM0   |
| 0x0251                          | R      | 0      | 0          | 0            | 0       | PTIM3   | PTIM2   | PTIM1  | PTIM0  |
| PTIM                            | W      |        |            |              |         |         |         |        |        |
| 0x0252<br>DDRM                  | R<br>W | 0      | 0          | 0            | 0       | DDRM3   | DDRM2   | DDRM1  | DDRM0  |
| 0x0253                          | R      | 0      | 0          | 0            | 0       | 0       | 0       | 0      | 0      |
| Reserved                        | W      |        |            |              |         |         |         |        |        |
| 0x0254<br>PERM                  | R<br>W | 0      | 0          | 0            | 0       | PERM3   | PERM2   | PERM1  | PERM0  |
|                                 | [      |        | = Unimplen | nented or Re | served  |         |         |        |        |

#### Table 2-19. Block Register Map (G1) (continued)

MC9S12G Family Reference Manual Rev.1.27

## 2.4.3.12 ECLK Control Register (ECLKCTL)



Figure 2-13. ECLK Control Register (ECLKCTL)

<sup>1</sup> Read: Anytime Write: Anytime

| Table 2-33. ECLKCTL Register Field Descriptions |  |
|-------------------------------------------------|--|
|-------------------------------------------------|--|

| Field       | Description                                                                                                                                                                                                                  |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>NECLK  | <b>No ECLK</b> —Disable ECLK output<br>This bit controls the availability of a free-running clock on the ECLK pin. This clock has a fixed rate equivalent to the<br>internal bus clock.<br>1 ECLK disabled<br>0 ECLK enabled |
| 6<br>NCLKX2 | <b>No ECLKX2</b> —Disable ECLKX2 output<br>This bit controls the availability of a free-running clock on the ECLKX2 pin. This clock has a fixed rate of twice the internal bus clock.<br>1 ECLKX2 disabled                   |
|             | 0 ECLKX2 enabled                                                                                                                                                                                                             |
| 5<br>DIV16  | <b>Free-running ECLK predivider</b> —Divide by 16<br>This bit enables a divide-by-16 stage on the selected EDIV rate.                                                                                                        |
|             | 1 Divider enabled: ECLK rate = EDIV rate divided by 16<br>0 Divider disabled: ECLK rate = EDIV rate                                                                                                                          |
| 4-0<br>EDIV | <b>Free-running ECLK Divider</b> —Configure ECLK rate<br>These bits determine the rate of the free-running clock on the ECLK pin.                                                                                            |
|             | 00000 ECLK rate = bus clock rate<br>00001 ECLK rate = bus clock rate divided by 2<br>00010 ECLK rate = bus clock rate divided by 3,<br>11111 ECLK rate = bus clock rate divided by 32                                        |

## 2.4.3.13 IRQ Control Register (IRQCR)



MC9S12G Family Reference Manual Rev.1.27

Since the host knows the target serial clock frequency, the SYNC command (used to abort a command) does not need to consider the lower possible target frequency. In this case, the host could issue a SYNC very close to the 128 serial clock cycles length. Providing a small overhead on the pulse length in order to assure the SYNC pulse will not be misinterpreted by the target. See Section 7.4.9, "SYNC — Request Timed Reference Pulse".

Figure 7-12 shows a SYNC command being issued after a READ\_BYTE, which aborts the READ\_BYTE command. Note that, after the command is aborted a new command could be issued by the host computer.





### NOTE



Figure 7-13 shows a conflict between the ACK pulse and the SYNC request pulse. This conflict could occur if a POD device is connected to the target BKGD pin and the target is already in debug active mode. Consider that the target CPU is executing a pending BDM command at the exact moment the POD is being connected to the BKGD pin. In this case, an ACK pulse is issued along with the SYNC command. In this case, there is an electrical conflict between the ACK speedup pulse and the SYNC pulse. Since this is not a probable situation, the protocol does not prevent this conflict from happening.



MC9S12G Family Reference Manual Rev.1.27

## 12.3.2 Register Descriptions

This section describes in address order all the ADC12B8C registers and their individual bits.

## 12.3.2.1 ATD Control Register 0 (ATDCTL0)

Writes to this register will abort current conversion sequence.

Module Base + 0x0000



#### Figure 12-3. ATD Control Register 0 (ATDCTL0)

#### Read: Anytime

Write: Anytime, in special modes always write 0 to Reserved Bit 7.

| Table 12-1. AIDCILUTIElu Descriptions | Table 12-1. | ATDCTL0 | Field D | Descriptio | ons |
|---------------------------------------|-------------|---------|---------|------------|-----|
|---------------------------------------|-------------|---------|---------|------------|-----|

| Field            | Description                                                                                                                                                             |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  |                                                                                                                                                                         |
| 3-0<br>WRAP[3-0] | <b>Wrap Around Channel Select Bits</b> — These bits determine the channel for wrap around when doing multi-channel conversions. The coding is summarized in Table 12-2. |

#### Table 12-2. Multi-Channel Wrap Around Coding

| WRAP3 | WRAP2 | WRAP1 | WRAP0 | Multiple Channel Conversions (MULT = 1)<br>Wraparound to AN0 after Converting |
|-------|-------|-------|-------|-------------------------------------------------------------------------------|
| 0     | 0     | 0     | 0     | Reserved <sup>1</sup>                                                         |
| 0     | 0     | 0     | 1     | AN1                                                                           |
| 0     | 0     | 1     | 0     | AN2                                                                           |
| 0     | 0     | 1     | 1     | AN3                                                                           |
| 0     | 1     | 0     | 0     | AN4                                                                           |
| 0     | 1     | 0     | 1     | AN5                                                                           |
| 0     | 1     | 1     | 0     | AN6                                                                           |
| 0     | 1     | 1     | 1     | AN7                                                                           |
| 1     | 0     | 0     | 0     | AN7                                                                           |
| 1     | 0     | 0     | 1     | AN7                                                                           |
| 1     | 0     | 1     | 0     | AN7                                                                           |
| 1     | 0     | 1     | 1     | AN7                                                                           |
| 1     | 1     | 0     | 0     | AN7                                                                           |
| 1     | 1     | 0     | 1     | AN7                                                                           |
| 1     | 1     | 1     | 0     | AN7                                                                           |
| 1     | 1     | 1     | 1     | AN7                                                                           |

### 12.3.2.12.2 Right Justified Result Data (DJM=1)



Figure 12-15. Right justified ATD conversion result register (ATDDRn)

Table 12-22 shows how depending on the A/D resolution the conversion result is transferred to the ATD result registers for right justified data. Compare is always done using all 12 bits of both the conversion result and the compare value in ATDDRn.

| A/D<br>resolution | DJM | conversion result mapping to ATDDR <i>n</i>        |
|-------------------|-----|----------------------------------------------------|
| 8-bit data        | 1   | Result-Bit[7:0] = result,<br>Result-Bit[11:8]=0000 |
| 10-bit data       | 1   | Result-Bit[9:0] = result,<br>Result-Bit[11:10]=00  |
| 12-bit data       | 1   | Result-Bit[11:0] = result                          |

Table 12-22. Conversion result mapping to ATDDRn

# 13.1.3 Block Diagram





MC9S12G Family Reference Manual Rev.1.27

# 15.1.3 Block Diagram





MC9S12G Family Reference Manual Rev.1.27

### 15.3.2.12.2 Right Justified Result Data (DJM=1)



#### Figure 15-15. Right justified ATD conversion result register (ATDDRn)

Table 15-22 shows how depending on the A/D resolution the conversion result is transferred to the ATD result registers for right justified data. Compare is always done using all 12 bits of both the conversion result and the compare value in ATDDRn.

| A/D<br>resolution | DJM | conversion result mapping to ATDDR <i>n</i>        |
|-------------------|-----|----------------------------------------------------|
| 8-bit data        | 1   | Result-Bit[7:0] = result,<br>Result-Bit[11:8]=0000 |
| 10-bit data       | 1   | Result-Bit[9:0] = result,<br>Result-Bit[11:10]=00  |

Table 15-22. Conversion result mapping to ATDDRn

| Field          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3–0<br>CC[3:0] | <b>Conversion Counter</b> — These 4 read-only bits are the binary value of the conversion counter. The conversion counter points to the result register that will receive the result of the current conversion. E.g. CC3=0, CC2=1, CC1=1, CC0=0 indicates that the result of the current conversion will be in ATD Result Register 6. If in non-FIFO mode (FIFO=0) the conversion counter is initialized to zero at the beginning and end of the conversion sequence. If in FIFO mode (FIFO=1) the register counter is not initialized. The conversion counter wraps around when its maximum value is reached. |

### 16.3.2.8 ATD Compare Enable Register (ATDCMPE)

Writes to this register will abort current conversion sequence.

Read: Anytime

Write: Anytime

Module Base + 0x0008



Figure 16-10. ATD Compare Enable Register (ATDCMPE)

#### Table 16-17. ATDCMPE Field Descriptions

| Field              | Description                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15–0<br>CMPE[15:0] | <b>Compare Enable for Conversion Number</b> <i>n</i> ( <i>n</i> = 15, 14, 13, 12, 11, 10, 9, 8, 7, 6, 5, 4, 3, 2, 1, 0) of a Sequence ( <i>n conversion number, NOT channel number!</i> ) — These bits enable automatic compare of conversion results individually for conversions of a sequence. The sense of each comparison is determined by the CMPHT[ <i>n</i> ] bit in the ATDCMPHT register. |
|                    | For each conversion number with CMPE[ <i>n</i> ]=1 do the following:<br>1) Write compare value to ATDDR <i>n</i> result register<br>2) Write compare operator with CMPHT[ <i>n</i> ] in ATDCPMHT register                                                                                                                                                                                           |
|                    | <ul> <li>CCF[<i>n</i>] in ATDSTAT2 register will flag individual success of any comparison.</li> <li>0 No automatic compare</li> <li>1 Automatic compare of results for conversion <i>n</i> of a sequence is enabled.</li> </ul>                                                                                                                                                                    |

## 18.3.2.17 MSCAN Identifier Acceptance Registers (CANIDAR0-7)

On reception, each message is written into the background receive buffer. The CPU is only signalled to read the message if it passes the criteria in the identifier acceptance and identifier mask registers (accepted); otherwise, the message is overwritten by the next message (dropped).

The acceptance registers of the MSCAN are applied on the IDR0–IDR3 registers (see Section 18.3.3.1, "Identifier Registers (IDR0–IDR3)") of incoming messages in a bit by bit manner (see Section 18.4.3, "Identifier Acceptance Filter").

For extended identifiers, all four acceptance and mask registers are applied. For standard identifiers, only the first two (CANIDAR0/1, CANIDMR0/1) are applied.

Module Base + 0x0010 to Module Base + 0x0013

Access: User read/write<sup>1</sup>

Access: User read/write<sup>1</sup>

|        | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|--------|-----|-----|-----|-----|-----|-----|-----|-----|
| R<br>W | AC7 | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 |
| Reset  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

#### Figure 18-20. MSCAN Identifier Acceptance Registers (First Bank) — CANIDAR0–CANIDAR3

<sup>1</sup> Read: Anytime

Write: Anytime in initialization mode (INITRQ = 1 and INITAK = 1)

#### Table 18-22. CANIDAR0–CANIDAR3 Register Field Descriptions

| Field          | Description                                                                                                                                                                                                                                                                                   |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0<br>AC[7:0] | Acceptance Code Bits — AC[7:0] comprise a user-defined sequence of bits with which the corresponding bits of the related identifier register (IDRn) of the receive message buffer are compared. The result of this comparison is then masked with the corresponding identifier mask register. |

Module Base + 0x0018 to Module Base + 0x001B

|        | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|--------|-----|-----|-----|-----|-----|-----|-----|-----|
| R<br>W | AC7 | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 |
| Reset  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

#### Figure 18-21. MSCAN Identifier Acceptance Registers (Second Bank) — CANIDAR4–CANIDAR7

<sup>1</sup> Read: Anytime

Write: Anytime in initialization mode (INITRQ = 1 and INITAK = 1)

|          | MSCAN Mode                                       |                                     |                                     |                                     |  |  |  |  |
|----------|--------------------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|--|--|--|--|
| CPU Mode |                                                  | Reduced Power Consumption           |                                     |                                     |  |  |  |  |
|          | Normal                                           | Sleep                               | Power Down                          | Disabled<br>(CANE=0)                |  |  |  |  |
| RUN      | CSWAI = X <sup>1</sup><br>SLPRQ = 0<br>SLPAK = 0 | CSWAI = X<br>SLPRQ = 1<br>SLPAK = 1 |                                     | CSWAI = X<br>SLPRQ = X<br>SLPAK = X |  |  |  |  |
| WAIT     | CSWAI = 0<br>SLPRQ = 0<br>SLPAK = 0              | CSWAI = 0<br>SLPRQ = 1<br>SLPAK = 1 | CSWAI = 1<br>SLPRQ = X<br>SLPAK = X | CSWAI = X<br>SLPRQ = X<br>SLPAK = X |  |  |  |  |
| STOP     |                                                  |                                     | CSWAI = X<br>SLPRQ = X<br>SLPAK = X | CSWAI = X<br>SLPRQ = X<br>SLPAK = X |  |  |  |  |

#### Table 18-38. CPU vs. MSCAN Operating Modes

<sup>1</sup> 'X' means don't care.

### 18.4.5.1 Operation in Run Mode

As shown in Table 18-38, only MSCAN sleep mode is available as low power option when the CPU is in run mode.

### 18.4.5.2 Operation in Wait Mode

The WAI instruction puts the MCU in a low power consumption stand-by mode. If the CSWAI bit is set, additional power can be saved in power down mode because the CPU clocks are stopped. After leaving this power down mode, the MSCAN restarts and enters normal mode again.

While the CPU is in wait mode, the MSCAN can be operated in normal mode and generate interrupts (registers can be accessed via background debug mode).

### 18.4.5.3 Operation in Stop Mode

The STOP instruction puts the MCU in a low power consumption stand-by mode. In stop mode, the MSCAN is set in power down mode regardless of the value of the SLPRQ/SLPAK and CSWAI bits (Table 18-38).

### 18.4.5.4 MSCAN Normal Mode

This is a non-power-saving mode. Enabling the MSCAN puts the module from disabled mode into normal mode. In this mode the module can either be in initialization mode or out of initialization mode. See Section 18.4.4.5, "MSCAN Initialization Mode".

| Register<br>Name |   | Bit 7 | 6  | 5  | 4  | 3  | 2  | 1  | Bit 0 |
|------------------|---|-------|----|----|----|----|----|----|-------|
| 0x0006           | R | R8    | тя | 0  | 0  | 0  | 0  | 0  | 0     |
| SCIDRH           | W |       | 10 |    |    |    |    |    |       |
| 0x0007           | R | R7    | R6 | R5 | R4 | R3 | R2 | R1 | R0    |
| SCIDRL           | W | T7    | Т6 | T5 | T4 | Т3 | T2 | T1 | Т0    |

1. These registers are accessible if the AMAP bit in the SCISR2 register is set to zero.

2, These registers are accessible if the AMAP bit in the SCISR2 register is set to one.



= Unimplemented or Reserved



### 20.3.2.1 SCI Baud Rate Registers (SCIBDH, SCIBDL)

Module Base + 0x0000

| _      | 7    | 6    | 5    | 4     | 3     | 2     | 1    | 0    |
|--------|------|------|------|-------|-------|-------|------|------|
| R<br>W | IREN | TNP1 | TNP0 | SBR12 | SBR11 | SBR10 | SBR9 | SBR8 |
| Reset  | 0    | 0    | 0    | 0     | 0     | 0     | 0    | 0    |

Figure 20-3. SCI Baud Rate Register (SCIBDH)

Module Base + 0x0001



Figure 20-4. SCI Baud Rate Register (SCIBDL)

Read: Anytime, if AMAP = 0. If only SCIBDH is written to, a read will not return the correct data until SCIBDL is written to as well, following a write to SCIBDH.

Write: Anytime, if AMAP = 0.

### NOTE

Those two registers are only visible in the memory map if AMAP = 0 (reset condition).

The SCI baud rate register is used by to determine the baud rate of the SCI, and to control the infrared modulation/demodulation submodule.

#### Table 21-7. SPISR Field Descriptions

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5<br>SPTEF | <ul> <li>SPI Transmit Empty Interrupt Flag — If set, this bit indicates that the transmit data register is empty. For information about clearing this bit and placing data into the transmit data register, please refer to Table 21-9.</li> <li>SPI data register not empty.</li> <li>SPI data register empty.</li> </ul>                                                                                                                                                                                         |
| 4<br>MODF  | <ul> <li>Mode Fault Flag — This bit is set if the SS input becomes low while the SPI is configured as a master and mode fault detection is enabled, MODFEN bit of SPICR2 register is set. Refer to MODFEN bit description in Section 21.3.2.2, "SPI Control Register 2 (SPICR2)". The flag is cleared automatically by a read of the SPI status register (with MODF set) followed by a write to the SPI control register 1.</li> <li>0 Mode fault has not occurred.</li> <li>1 Mode fault has occurred.</li> </ul> |

#### Table 21-8. SPIF Interrupt Flag Clearing Sequence

| XFRW Bit | SPIF Interrupt Flag Clearing Sequence |      |                               |                     |
|----------|---------------------------------------|------|-------------------------------|---------------------|
| 0        | Read SPISR with SPIF == 1             | then | Read SF                       | PIDRL               |
| 1        | Read SPISR with SPIF == 1             |      | Byte Read                     | SPIDRL <sup>1</sup> |
|          |                                       |      | or                            |                     |
|          |                                       | then | Byte Read SPIDRH <sup>2</sup> | Byte Read SPIDRL    |
|          |                                       |      | or                            |                     |
|          |                                       |      | Word Read (SPI                | DRH:SPIDRL)         |

<sup>1</sup> Data in SPIDRH is lost in this case.

<sup>2</sup> SPIDRH can be read repeatedly without any effect on SPIF. SPIF Flag is cleared only by the read of SPIDRL after reading SPISR with SPIF == 1.

| Table 21-9. | SPTEF | Interrupt | t Flag | Clearing | Sequence |
|-------------|-------|-----------|--------|----------|----------|
|             |       |           |        |          |          |

| XFRW Bit | SPTEF Interrupt Flag Clearing Sequence |      |                                    |                                   |  |
|----------|----------------------------------------|------|------------------------------------|-----------------------------------|--|
| 0        | Read SPISR with SPTEF == 1             | then | Write to S                         | PIDRL <sup>1</sup>                |  |
| 1        | Read SPISR with SPTEF == 1             |      | Byte Write to                      | ) SPIDRL <sup>12</sup>            |  |
|          |                                        |      | 0                                  | r                                 |  |
|          |                                        | then | Byte Write to SPIDRH <sup>13</sup> | Byte Write to SPIDRL <sup>1</sup> |  |
|          |                                        |      | 0                                  | r                                 |  |
|          |                                        |      | Word Write to (SP                  | PIDRH:SPIDRL) <sup>1</sup>        |  |

<sup>1</sup> Any write to SPIDRH or SPIDRL with SPTEF == 0 is effectively ignored.

 $^{2}$  Data in SPIDRH is undefined in this case.

16 KByte Flash Module (S12FTMRG16K1V1)

## 24.4.8 Wait Mode

The Flash module is not affected if the MCU enters wait mode. The Flash module can recover the MCU from wait via the CCIF interrupt (see Section 24.4.7, "Interrupts").

## 24.4.9 Stop Mode

If a Flash command is active (CCIF = 0) when the MCU requests stop mode, the current Flash operation will be completed before the MCU is allowed to enter stop mode.

## 24.5 Security

The Flash module provides security information to the MCU. The Flash security state is defined by the SEC bits of the FSEC register (see Table 24-11). During reset, the Flash module initializes the FSEC register using data read from the security byte of the Flash configuration field at global address 0x3\_FF0F. The security state out of reset can be permanently changed by programming the security byte assuming that the MCU is starting from a mode where the necessary P-Flash erase and program commands are available and that the upper region of the P-Flash is unprotected. If the Flash security byte is successfully programmed, its new value will take affect after the next MCU reset.

The following subsections describe these security-related subjects:

- Unsecuring the MCU using Backdoor Key Access
- Unsecuring the MCU in Special Single Chip Mode using BDM
- Mode and Security Effects on Flash Command Availability

# 24.5.1 Unsecuring the MCU using Backdoor Key Access

The MCU may be unsecured by using the backdoor key access feature which requires knowledge of the contents of the backdoor keys (four 16-bit words programmed at addresses 0x3\_FF00-0x3\_FF07). If the KEYEN[1:0] bits are in the enabled state (see Section 24.3.2.2), the Verify Backdoor Access Key command (see Section 24.4.6.11) allows the user to present four prospective keys for comparison to the keys stored in the Flash memory via the Memory Controller. If the keys presented in the Verify Backdoor Access Key register (see Table 24-11) will be changed to unsecure the MCU. Key values of 0x0000 and 0xFFFF are not permitted as backdoor keys. While the Verify Backdoor Access Key command is active, P-Flash memory and EEPROM memory will not be available for read access and will return invalid data.

#### 32 KByte Flash Module (S12FTMRG32K1V1)

- Fast sector erase and phrase program operation
- Ability to read the P-Flash memory while programming a word in the EEPROM memory
- Flexible protection scheme to prevent accidental program or erase of P-Flash memory

### 26.1.2.2 EEPROM Features

- 1.5Kbytes of EEPROM memory composed of one 1.5Kbyte Flash block divided into 384 sectors of 4 bytes
- Single bit fault correction and double bit fault detection within a word during read operations
- Automated program and erase algorithm with verify and generation of ECC parity bits
- Fast sector erase and word program operation
- Protection scheme to prevent accidental program or erase of EEPROM memory
- Ability to program up to four words in a burst sequence

### 26.1.2.3 Other Flash Module Features

- No external high-voltage power supply required for Flash memory program and erase operations
- Interrupt generation on Flash command completion and Flash error detection
- Security mechanism to prevent unauthorized access to the Flash memory

| FPHS[1:0] Global Address Range |                   | Protected Size |
|--------------------------------|-------------------|----------------|
| 00                             | 0x3_F800-0x3_FFFF | 2 Kbytes       |
| 01                             | 0x3_F000-0x3_FFFF | 4 Kbytes       |
| 10                             | 0x3_E000-0x3_FFFF | 8 Kbytes       |
| 11                             | 0x3_C000-0x3_FFFF | 16 Kbytes      |

Table 26-19. P-Flash Protection Higher Address Range

#### Table 26-20. P-Flash Protection Lower Address Range

| FPLS[1:0] | Global Address Range | Protected Size |
|-----------|----------------------|----------------|
| 00        | 0x3_8000-0x3_83FF    | 1 Kbyte        |
| 01        | 0x3_8000-0x3_87FF    | 2 Kbytes       |
| 10        | 0x3_8000-0x3_8FFF    | 4 Kbytes       |
| 11        | 0x3_8000-0x3_9FFF    | 8 Kbytes       |

All possible P-Flash protection scenarios are shown in Figure 26-14. Although the protection scheme is loaded from the Flash memory at global address 0x3\_FFOC during the reset sequence, it can be changed by the user. The P-Flash protection scheme can be used by applications requiring reprogramming in single chip mode while providing as much protection as possible if reprogramming is not required.

• VERNUM: Version number. The first version is number 0b\_0001 with both 0b\_0000 and 0b\_1111 meaning 'none'.

## 26.4.3 Internal NVM resource (NVMRES)

IFR is an internal NVM resource readable by CPU , when NVMRES is active. The IFR fields are shown in Table 26-5.

The NVMRES global address map is shown in Table 26-6.

# 26.4.4 Flash Command Operations

Flash command operations are used to modify Flash memory contents.

The next sections describe:

- How to write the FCLKDIV register that is used to generate a time base (FCLK) derived from BUSCLK for Flash program and erase command operations
- The command write sequence used to set Flash command parameters and launch execution
- Valid Flash commands available for execution, according to MCU functional mode and MCU security state.

## 26.4.4.1 Writing the FCLKDIV Register

Prior to issuing any Flash program or erase command after a reset, the user is required to write the FCLKDIV register to divide BUSCLK down to a target FCLK of 1 MHz. Table 26-8 shows recommended values for the FDIV field based on BUSCLK frequency.

### NOTE

Programming or erasing the Flash memory cannot be performed if the bus clock runs at less than 0.8 MHz. Setting FDIV too high can destroy the Flash memory due to overstress. Setting FDIV too low can result in incomplete programming or erasure of the Flash memory cells.

When the FCLKDIV register is written, the FDIVLD bit is set automatically. If the FDIVLD bit is 0, the FCLKDIV register has not been written since the last reset. If the FCLKDIV register has not been written, any Flash program or erase command loaded during a command write sequence will not execute and the ACCERR bit in the FSTAT register will set.

## 26.4.4.2 Command Write Sequence

The Memory Controller will launch all valid Flash commands entered using a command write sequence.

Before launching a command, the ACCERR and FPVIOL bits in the FSTAT register must be clear (see Section 26.3.2.7) and the CCIF flag should be tested to determine the status of the current command write sequence. If CCIF is 0, the previous command write sequence is still active, a new command write sequence cannot be started, and all writes to the FCCOB register are ignored.

 Table 26-36. Erase Verify P-Flash Section Command FCCOB Requirements

| CCOBIX[2:0] | FCCOB Parameters                                         |                                              |  |
|-------------|----------------------------------------------------------|----------------------------------------------|--|
| 000         | 0x03                                                     | Global address [17:16] of<br>a P-Flash block |  |
| 001         | Global address [15:0] of the first phrase to be verified |                                              |  |
| 010         | Number of phrases to be verified                         |                                              |  |

Upon clearing CCIF to launch the Erase Verify P-Flash Section command, the Memory Controller will verify the selected section of Flash memory is erased. The CCIF flag will set after the Erase Verify P-Flash Section operation has completed. If the section is not erased, it means blank check failed, both MGSTAT bits will be set.

Table 26-37. Erase Verify P-Flash Section Command Error Handling

| Register | Error Bit | Error Condition                                                                                   |  |
|----------|-----------|---------------------------------------------------------------------------------------------------|--|
| FSTAT    | ACCERR    | Set if CCOBIX[2:0] != 010 at command launch                                                       |  |
|          |           | Set if command not available in current mode (see Table 26-27)                                    |  |
|          |           | Set if an invalid global address [17:0] is supplied see Table 26-3)                               |  |
|          |           | Set if a misaligned phrase address is supplied (global address [2:0] != 000)                      |  |
|          |           | Set if the requested section crosses a the P-Flash address boundary                               |  |
|          | FPVIOL    | None                                                                                              |  |
|          | MGSTAT1   | Set if any errors have been encountered during the read or if blank check failed.                 |  |
|          | MGSTAT0   | Set if any non-correctable errors have been encountered during the read or if blank check failed. |  |

### 26.4.6.4 Read Once Command

The Read Once command provides read access to a reserved 64 byte field (8 phrases) located in the nonvolatile information register of P-Flash. The Read Once field is programmed using the Program Once command described in Section 26.4.6.6. The Read Once command must not be executed from the Flash block containing the Program Once reserved field to avoid code runaway.

 Table 26-38. Read Once Command FCCOB Requirements

| CCOBIX[2:0] | FCCOB Parameters                         |              |
|-------------|------------------------------------------|--------------|
| 000         | 0x04                                     | Not Required |
| 001         | Read Once phrase index (0x0000 - 0x0007) |              |
| 010         | Read Once word 0 value                   |              |
| 011         | Read Once word 1 value                   |              |
| 100         | Read Once word 2 value                   |              |
| 101         | Read Once word 3 value                   |              |

| Register | Error Bit | Error Condition                                                              |
|----------|-----------|------------------------------------------------------------------------------|
| FSTAT    | ACCERR    | Set if CCOBIX[2:0] != 001 at command launch                                  |
|          |           | Set if command not available in current mode (see Table 26-27)               |
|          |           | Set if an invalid FlashBlockSelectionCode[1:0] is supplied (See Table 26-34) |
|          |           | Set if an invalid margin level setting is supplied                           |
|          | FPVIOL    | None                                                                         |
|          | MGSTAT1   | None                                                                         |
|          | MGSTAT0   | None                                                                         |

#### Table 26-59. Set Field Margin Level Command Error Handling

### CAUTION

Field margin levels must only be used during verify of the initial factory programming.

### NOTE

Field margin levels can be used to check that Flash memory contents have adequate margin for data retention at the normal level setting. If unexpected results are encountered when checking Flash memory contents at field margin levels, the Flash memory contents should be erased and reprogrammed.

### 26.4.6.14 Erase Verify EEPROM Section Command

The Erase Verify EEPROM Section command will verify that a section of code in the EEPROM is erased. The Erase Verify EEPROM Section command defines the starting point of the data to be verified and the number of words.

| CCOBIX[2:0] | FCCOB Parameters                                       |                                                           |
|-------------|--------------------------------------------------------|-----------------------------------------------------------|
| 000         | 0x10                                                   | Global address [17:16] to<br>identify the EEPROM<br>block |
| 001         | Global address [15:0] of the first word to be verified |                                                           |
| 010         | Number of words to be verified                         |                                                           |

Table 26-60. Erase Verify EEPROM Section Command FCCOB Requirements

Upon clearing CCIF to launch the Erase Verify EEPROM Section command, the Memory Controller will verify the selected section of EEPROM memory is erased. The CCIF flag will set after the Erase Verify EEPROM Section operation has completed. If the section is not erased, it means blank check failed, both MGSTAT bits will be set.