



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
|                            | 1)/1                                                                  |
| Core Processor             | 12V1                                                                  |
| Core Size                  | 16-Bit                                                                |
| Speed                      | 25MHz                                                                 |
| Connectivity               | CANbus, IrDA, LINbus, SCI, SPI                                        |
| Peripherals                | LVD, POR, PWM, WDT                                                    |
| Number of I/O              | 26                                                                    |
| Program Memory Size        | 64KB (64K x 8)                                                        |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | 2K x 8                                                                |
| RAM Size                   | 4K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 3.13V ~ 5.5V                                                          |
| Data Converters            | A/D 12x10b                                                            |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 32-LQFP                                                               |
| Supplier Device Package    | 32-LQFP (7x7)                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/s9s12g64f1vlc |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1.8 Device Pinouts

## 1.8.1 S12GN16 and S12GN32

### 1.8.1.1 Pinout 20-Pin TSSOP





|                |                  |              | <lowest< th=""><th>Function<br/>PRIORITY</th><th>highes</th><th>t&gt;</th><th></th><th></th><th>Power</th><th>Internal Pu<br/>Resistor</th><th>11</th></lowest<> | Function<br>PRIORITY | highes      | t>          |             |             | Power            | Internal Pu<br>Resistor | 11             |
|----------------|------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------|-------------|-------------|-------------|------------------|-------------------------|----------------|
| Package<br>Pin | Pin              | 2nd<br>Func. | 3rd<br>Func.                                                                                                                                                     | 4th<br>Func          | 5th<br>Func | 6th<br>Func | 7th<br>Func | 8th<br>Func | Supply           | CTRL                    | Reset<br>State |
| 1              | PS6              | IOC3         | SCK0                                                                                                                                                             | _                    | —           | _           | _           | _           | V <sub>DDX</sub> | PERS/PPSS               | Up             |
| 2              | PS7              | ETRIG3       | API_EXTC<br>LK                                                                                                                                                   | ECLK                 | PWM3        | TXD0        | SS0         | —           | V <sub>DDX</sub> | PERS/PPSS               | Up             |
| 3              | RESET            | —            | —                                                                                                                                                                | _                    | —           | —           | —           | _           | V <sub>DDX</sub> | PULLUP                  |                |
| 4              | VDDXRA           | VRH          | —                                                                                                                                                                | _                    | —           | —           | —           | _           | —                | _                       | _              |
| 5              | VSSXA            | —            | —                                                                                                                                                                | _                    | _           | _           | _           | _           | —                | _                       | _              |
| 6              | PE0 <sup>1</sup> | ETRIG0       | PWM0                                                                                                                                                             | IOC2                 | RXD0        | EXTAL       | —           | _           | V <sub>DDX</sub> | PUCR/PDPEE              | Down           |
| 7              | VSS              | —            | —                                                                                                                                                                | _                    | —           | —           | —           | _           | —                | _                       | _              |
| 8              | PE1 <sup>1</sup> | ETRIG1       | PWM1                                                                                                                                                             | IOC3                 | TXD0        | XTAL        | —           | _           |                  | PUCR/PDPEE              | Down           |
| 9              | TEST             | —            | —                                                                                                                                                                | _                    | —           | —           | —           | _           | N.A.             | RESET pin               | Down           |
| 10             | BKGD             | MODC         | —                                                                                                                                                                | _                    | —           | —           | —           | _           | V <sub>DDX</sub> | Always on               | Up             |
| 11             | PT1              | IOC1         | ĪRQ                                                                                                                                                              | _                    | —           | —           | —           | _           | V <sub>DDX</sub> | PERT/PPST               | Disabled       |
| 12             | PT0              | IOC0         | XIRQ                                                                                                                                                             | —                    | —           | —           | —           | —           | V <sub>DDX</sub> | PERT/PPST               | Disabled       |
| 13             | PAD0             | KWAD0        | AN0                                                                                                                                                              | _                    | —           | —           | —           | _           | V <sub>DDA</sub> | PER1AD/PPS1AD           | Disabled       |
| 14             | PAD1             | KWAD1        | AN1                                                                                                                                                              | _                    | —           | _           |             | _           | V <sub>DDA</sub> | PER1AD/PPS1AD           | Disabled       |
| 15             | PAD2             | KWAD2        | AN2                                                                                                                                                              | _                    | _           | _           | _           | _           | V <sub>DDA</sub> | PER1AD/PPS1AD           | Disabled       |

#### Table 1-8. 20-Pin TSSOP Pinout for S12GN16 and S12GN32

## 1.8.7.3 Pinout 100-Pin LQFP



Figure 1-20. 100-Pin LQFP Pinout for S12GA96 and S12GA128

|             | Function<br><lowestpriorityhighest></lowestpriorityhighest> |              |              |              | Power            | Internal Pull<br>Resistor |                |
|-------------|-------------------------------------------------------------|--------------|--------------|--------------|------------------|---------------------------|----------------|
| Package Pin | Pin                                                         | 2nd<br>Func. | 3rd<br>Func. | 4th<br>Func. | Supply           | CTRL                      | Reset<br>State |
| 28          | PB3                                                         | —            | —            | —            | V <sub>DDX</sub> | PUCR/PUPBE                | Disabled       |
| 29          | PP0                                                         | KWP0         | ETRIG0       | PWM0         | V <sub>DDX</sub> | PERP/PPSP                 | Disabled       |
| 30          | PP1                                                         | KWP1         | ETRIG1       | PWM1         | V <sub>DDX</sub> | PERP/PPSP                 | Disabled       |
| 31          | PP2                                                         | KWP2         | ETRIG2       | PWM2         | V <sub>DDX</sub> | PERP/PPSP                 | Disabled       |
| 32          | PP3                                                         | KWP3         | ETRIG3       | PWM3         | V <sub>DDX</sub> | PERP/PPSP                 | Disabled       |
| 33          | PP4                                                         | KWP4         | PWM4         | —            | V <sub>DDX</sub> | PERP/PPSP                 | Disabled       |
| 34          | PP5                                                         | KWP5         | PWM5         | _            | V <sub>DDX</sub> | PERP/PPSP                 | Disabled       |
| 35          | PP6                                                         | KWP6         | PWM6         | —            | V <sub>DDX</sub> | PERP/PPSP                 | Disabled       |
| 36          | PP7                                                         | KWP7         | PWM7         | —            | V <sub>DDX</sub> | PERP/PPSP                 | Disabled       |
| 37          | VDDX3                                                       | —            | —            | —            | —                | —                         | _              |
| 38          | VSSX3                                                       | —            | —            | —            | —                | —                         | _              |
| 39          | PT7                                                         | IOC7         | —            | —            | V <sub>DDX</sub> | PERT/PPST                 | Disabled       |
| 40          | PT6                                                         | IOC6         | _            | _            | V <sub>DDX</sub> | PERT/PPST                 | Disabled       |
| 41          | PT5                                                         | IOC5         | —            | —            | V <sub>DDX</sub> | PERT/PPST                 | Disabled       |
| 42          | PT4                                                         | IOC4         | —            | —            | V <sub>DDX</sub> | PERT/PPST                 | Disabled       |
| 43          | PT3                                                         | IOC3         | _            | _            | V <sub>DDX</sub> | PERT/PPST                 | Disabled       |
| 44          | PT2                                                         | IOC2         | —            | —            | V <sub>DDX</sub> | PERT/PPST                 | Disabled       |
| 45          | PT1                                                         | IOC1         | —            | —            | V <sub>DDX</sub> | PERT/PPST                 | Disabled       |
| 46          | PT0                                                         | IOC0         | —            | —            | V <sub>DDX</sub> | PERT/PPST                 | Disabled       |
| 47          | PB4                                                         | ĪRQ          | —            | —            | V <sub>DDX</sub> | PUCR/PUPBE                | Disabled       |
| 48          | PB5                                                         | XIRQ         | —            | —            | V <sub>DDX</sub> | PUCR/PUPBE                | Disabled       |
| 49          | PB6                                                         | _            | —            | —            | V <sub>DDX</sub> | PUCR/PUPBE                | Disabled       |
| 50          | PB7                                                         | —            | —            | —            | V <sub>DDX</sub> | PUCR/PUPBE                | Disabled       |
| 51          | PC0                                                         | —            | —            | —            | V <sub>DDA</sub> | PUCR/PUPCE                | Disabled       |
| 52          | PC1                                                         | _            | _            | _            | V <sub>DDA</sub> | PUCR/PUPCE                | Disabled       |
| 53          | PC2                                                         | —            | —            | —            | V <sub>DDA</sub> | PUCR/PUPCE                | Disabled       |
| 54          | PC3                                                         | —            | —            | —            | V <sub>DDA</sub> | PUCR/PUPCE                | Disabled       |
| 55          | PAD0                                                        | KWAD0        | AN0          | —            | V <sub>DDA</sub> | PER1AD/PPS1AD             | Disabled       |
| 56          | PAD8                                                        | KWAD8        | AN8          | —            | V <sub>DDA</sub> | PER0AD/PPS0AD             | Disabled       |

| Table 1-28. | 100-Pin LQFP | Pinout for | S12G192 | and S12G240 |
|-------------|--------------|------------|---------|-------------|
|             |              | i mout ioi | 0120132 |             |

| Field       | Description                                                                                                                                                                                                                                                                                                                                                        |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0<br>PERP | <ul> <li>Port P pull device enable—Enable pull device on input pin</li> <li>This bit controls whether a pull device on the associated port input pin is active. If a pin is used as output this bit has no effect. The polarity is selected by the related polarity select register bit.</li> <li>1 Pull device enabled</li> <li>0 Pull device disabled</li> </ul> |

### Table 2-64. PERP Register Field Descriptions

## 2.4.3.38 Port P Polarity Select Register (PPSP)



### Figure 2-39. Port P Polarity Select Register (PPSP)

<sup>1</sup> Read: Anytime

Write: Anytime

### Table 2-65. PPSP Register Field Descriptions

| Field       | Description                                                                                                                                                                                                                                                                 |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0<br>PPSP | <b>Port P pull device select</b> —Configure pull device and pin interrupt edge polarity on input pin<br>This bit selects a pullup or a pulldown device if enabled on the associated port input pin.<br>This bit also selects the polarity of the active pin interrupt edge. |
|             | 1 Pulldown device selected; rising edge selected<br>0 Pullup device selected; falling edge selected                                                                                                                                                                         |

#### S12G Memory Map Controller (S12GMMCV1)

The reset value of 0xE ensures that there is linear Flash space available between addresses 0x0000 and 0xFFFF out of reset.

The fixed 16KB page from 0xC000-0xFFFF is the page number 0xF.

# 5.4 Functional Description

The S12GMMC block performs several basic functions of the S12G sub-system operation: MCU operation modes, priority control, address mapping, select signal generation and access limitations for the system. Each aspect is described in the following subsections.

## 5.4.1 MCU Operating Modes

- Normal single chip mode This is the operation mode for running application code. There is no external bus in this mode.
- Special single chip mode

This mode is generally used for debugging operation, boot-strapping or security related operations. The active background debug mode is in control of the CPU code execution and the BDM firmware is waiting for serial commands sent through the BKGD pin.

## 5.4.2 Memory Map Scheme

## 5.4.2.1 CPU and BDM Memory Map Scheme

The BDM firmware lookup tables and BDM register memory locations share addresses with other modules; however they are not visible in the memory map during user's code execution. The BDM memory resources are enabled only during the READ\_BD and WRITE\_BD access cycles to distinguish between accesses to the BDM memory area and accesses to the other modules. (Refer to BDM Block Guide for further details).

When the MCU enters active BDM mode, the BDM firmware lookup tables and the BDM registers become visible in the local memory map in the range 0xFF00-0xFFFF (global address 0x3\_FF00 - 0x3\_FFFF) and the CPU begins execution of firmware commands or the BDM begins execution of hardware commands. The resources which share memory space with the BDM module will not be visible in the memory map during active BDM mode.

Please note that after the MCU enters active BDM mode the BDM firmware lookup tables and the BDM registers will also be visible between addresses 0xBF00 and 0xBFFF if the PPAGE register contains value of 0x0F.

## 5.4.2.1.1 Expansion of the Local Address Map

### Expansion of the CPU Local Address Map

The program page index register in S12GMMC allows accessing up to 256KB of address space in the global memory map by using the four index bits (PPAGE[3:0]) to page 16x16 KB blocks into the program page window located from address 0x8000 to address 0x8FFF in the local CPU memory map.

Since the host knows the target serial clock frequency, the SYNC command (used to abort a command) does not need to consider the lower possible target frequency. In this case, the host could issue a SYNC very close to the 128 serial clock cycles length. Providing a small overhead on the pulse length in order to assure the SYNC pulse will not be misinterpreted by the target. See Section 7.4.9, "SYNC — Request Timed Reference Pulse".

Figure 7-12 shows a SYNC command being issued after a READ\_BYTE, which aborts the READ\_BYTE command. Note that, after the command is aborted a new command could be issued by the host computer.





### NOTE



Figure 7-13 shows a conflict between the ACK pulse and the SYNC request pulse. This conflict could occur if a POD device is connected to the target BKGD pin and the target is already in debug active mode. Consider that the target CPU is executing a pending BDM command at the exact moment the POD is being connected to the BKGD pin. In this case, an ACK pulse is issued along with the SYNC command. In this case, there is an electrical conflict between the ACK speedup pulse and the SYNC pulse. Since this is not a probable situation, the protocol does not prevent this conflict from happening.



MC9S12G Family Reference Manual Rev.1.27

# 11.3.2.4 ATD Control Register 3 (ATDCTL3)

Writes to this register will abort current conversion sequence.

Module Base + 0x0003



### Figure 11-6. ATD Control Register 3 (ATDCTL3)

Read: Anytime

Write: Anytime

| Field                        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>DJM                     | <ul> <li>Result Register Data Justification — Result data format is always unsigned. This bit controls justification of conversion data in the result registers.</li> <li>0 Left justified data in the result registers.</li> <li>1 Right justified data in the result registers.</li> <li>Table 11-9 gives example ATD results for an input signal range between 0 and 5.12 Volts.</li> </ul>                                                                                                              |
| 6–3<br>S8C, S4C,<br>S2C, S1C | <b>Conversion Sequence Length</b> — These bits control the number of conversions per sequence. Table 11-10 shows all combinations. At reset, S4C is set to 1 (sequence length is 4). This is to maintain software continuity to HC12 family.                                                                                                                                                                                                                                                                |
| 2<br>FIFO                    | <b>Result Register FIFO Mode</b> — If this bit is zero (non-FIFO mode), the A/D conversion results map into the result registers based on the conversion sequence; the result of the first conversion appears in the first result register (ATDDR0), the second result in the second result register (ATDDR1), and so on.                                                                                                                                                                                   |
|                              | If this bit is one (FIFO mode) the conversion counter is not reset at the beginning or end of a conversion sequence; sequential conversion results are placed in consecutive result registers. In a continuously scanning conversion sequence, the result register counter will wrap around when it reaches the end of the result register file. The conversion counter value (CC3-0 in ATDSTAT0) can be used to determine where in the result register file, the current conversion result will be placed. |
|                              | Aborting a conversion or starting a new conversion clears the conversion counter even if FIFO=1. So the first result of a new conversion sequence, started by writing to ATDCTL5, will always be place in the first result register (ATDDDR0). Intended usage of FIFO mode is continuos conversion (SCAN=1) or triggered conversion (ETRIG=1).                                                                                                                                                              |
|                              | Which result registers hold valid data can be tracked using the conversion complete flags. Fast flag clear mode may be useful in a particular application to track valid data.                                                                                                                                                                                                                                                                                                                              |
|                              | If this bit is one, automatic compare of result registers is always disabled, that is ADC10B8C will behave as if ACMPIE and all CPME[ <i>n</i> ] were zero.<br>0 Conversion results are placed in the corresponding result register up to the selected sequence length.<br>1 Conversion results are placed in consecutive result registers (wrap around at end).                                                                                                                                            |
| 1–0<br>FRZ[1:0]              | <b>Background Debug Freeze Enable</b> — When debugging an application, it is useful in many cases to have the ATD pause when a breakpoint (Freeze Mode) is encountered. These 2 bits determine how the ATD will respond to a breakpoint as shown in Table 11-11. Leakage onto the storage node and comparator reference capacitors may compromise the accuracy of an immediately frozen conversion depending on the length of the freeze period.                                                            |

### Table 11-8. ATDCTL3 Field Descriptions

| Input Signal<br>VRL = 0 Volts<br>VRH = 5.12 Volts                    | 8-Bit<br>Codes<br>(resolution=20mV)      | 10-Bit<br>Codes<br>(resolution=5mV) | Reserved |
|----------------------------------------------------------------------|------------------------------------------|-------------------------------------|----------|
| 5.120 Volts                                                          | 255                                      | 1023                                | Reserved |
| 0.022<br>0.020<br>0.018<br>0.016<br>0.014<br>0.012<br>0.010<br>0.008 | <br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>0 | <br>4<br>4<br>3<br>3<br>2<br>2<br>2 |          |
| 0.006                                                                | 0                                        | -                                   |          |
| 0.004                                                                | 0                                        | 1                                   |          |
| 0.003                                                                | 0                                        | 1                                   |          |
| 0.002                                                                | 0                                        | 0                                   |          |
| 0.000                                                                | 0                                        | 0                                   |          |

### Table 11-10. Conversion Sequence Length Coding

| S8C | S4C | S2C | S1C | Number of Conversions<br>per Sequence |
|-----|-----|-----|-----|---------------------------------------|
| 0   | 0   | 0   | 0   | 8                                     |
| 0   | 0   | 0   | 1   | 1                                     |
| 0   | 0   | 1   | 0   | 2                                     |
| 0   | 0   | 1   | 1   | 3                                     |
| 0   | 1   | 0   | 0   | 4                                     |
| 0   | 1   | 0   | 1   | 5                                     |
| 0   | 1   | 1   | 0   | 6                                     |
| 0   | 1   | 1   | 1   | 7                                     |
| 1   | 0   | 0   | 0   | 8                                     |
| 1   | 0   | 0   | 1   | 8                                     |
| 1   | 0   | 1   | 0   | 8                                     |
| 1   | 0   | 1   | 1   | 8                                     |
| 1   | 1   | 0   | 0   | 8                                     |
| 1   | 1   | 0   | 1   | 8                                     |
| 1   | 1   | 1   | 0   | 8                                     |
| 1   | 1   | 1   | 1   | 8                                     |

| FRZ1 | FRZ0 | Behavior in Freeze Mode |  |
|------|------|-------------------------|--|
| 0    | 0    | Continue conversion     |  |

#### Analog-to-Digital Converter (ADC10B8CV2)

This buffer can be turned on or off with the ATDDIEN register for each ATD input pin. This is important so that the buffer does not draw excess current when an ATD input pin is selected as analog input to the ADC10B8C.

# 11.5 Resets

At reset the ADC10B8C is in a power down state. The reset state of each individual bit is listed within the Register Description section (see Section 11.3.2, "Register Descriptions") which details the registers and their bit-field.

## 11.6 Interrupts

The interrupts requested by the ADC10B8C are listed in Table 11-24. Refer to MCU specification for related vector address and priority.

| Interrupt Source            | CCR<br>Mask | Local Enable      |
|-----------------------------|-------------|-------------------|
| Sequence Complete Interrupt | l bit       | ASCIE in ATDCTL2  |
| Compare Interrupt           | l bit       | ACMPIE in ATDCTL2 |

### Table 11-24. ATD Interrupt Vectors

See Section 11.3.2, "Register Descriptions" for further details.

# Chapter 19 Pulse-Width Modulator (S12PWM8B8CV2)

# 19.1 Introduction

The Version 2 of S12 PWM module is a channel scalable and optimized implementation of S12 PWM8B8C Version 1. The channel is scalable in pairs from PWM0 to PWM7 and the available channel number is 2, 4, 6 and 8. The shutdown feature has been removed and the flexibility to select one of four clock sources per channel has improved. If the corresponding channels exist and shutdown feature is not used, the Version 2 is fully software compatible to Version 1.

# 19.1.1 Features

The scalable PWM block includes these distinctive features:

- Up to eight independent PWM channels, scalable in pairs (PWM0 to PWM7)
- Available channel number could be 2, 4, 6, 8 (refer to device specification for exact number)
- Programmable period and duty cycle for each channel
- Dedicated counter for each PWM channel
- Programmable PWM enable/disable for each channel
- Software selection of PWM duty pulse polarity for each channel
- Period and duty cycle are double buffered. Change takes effect when the end of the effective period is reached (PWM counter reaches zero) or when the channel is disabled.
- Programmable center or left aligned outputs on individual channels
- Up to eight 8-bit channel or four 16-bit channel PWM resolution
- Four clock sources (A, B, SA, and SB) provide for a wide range of frequencies
- Programmable clock select logic

## 19.1.2 Modes of Operation

There is a software programmable option for low power consumption in wait mode that disables the input clock to the prescaler.

In freeze mode there is a software programmable option to disable the input clock to the prescaler. This is useful for emulation.

Wait: The prescaler keeps on running, unless PSWAI in PWMCTL is set to 1.

Freeze: The prescaler keeps on running, unless PFRZ in PWMCTL is set to 1.

### Table 19-4. PWMCLK Field Descriptions

Note: Bits related to available channels have functional significance. Writing to unavailable bits has no effect. Read from unavailable bits return a zero

| Field            | Description                                                                                                                                                                                                                                                                |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0<br>PCLK[7:0] | <ul> <li>Pulse Width Channel 7-0 Clock Select</li> <li>0 Clock A or B is the clock source for PWM channel 7-0, as shown in Table 19-5 and Table 19-6.</li> <li>1 Clock SA or SB is the clock source for PWM channel 7-0, as shown in Table 19-5 and Table 19-6.</li> </ul> |

The clock source of each PWM channel is determined by PCLKx bits in PWMCLK and PCLKABx bits in PWMCLKAB (see Section 19.3.2.7, "PWM Clock A/B Select Register (PWMCLKAB)). For Channel 0, 1, 4, 5, the selection is shown in Table 19-5; For Channel 2, 3, 6, 7, the selection is shown in Table 19-6.

 PCLKAB[0,1,4,5]
 PCLK[0,1,4,5]
 Clock Source Selection

 0
 0
 Clock A

 0
 1
 Clock SA

 1
 0
 Clock B

Table 19-5. PWM Channel 0, 1, 4, 5 Clock Source Selection

| Table 19-6 | . PWM Cha | nnel 2, 3, | 6, 7 | Clock Source | Selection |
|------------|-----------|------------|------|--------------|-----------|
|------------|-----------|------------|------|--------------|-----------|

1

Clock SB

| PCLKAB[2,3,6,7] | PCLK[2,3,6,7] | Clock Source Selection |
|-----------------|---------------|------------------------|
| 0               | 0             | Clock B                |
| 0               | 1             | Clock SB               |
| 1               | 0             | Clock A                |
| 1               | 1             | Clock SA               |

## 19.3.2.4 PWM Prescale Clock Select Register (PWMPRCLK)

1

This register selects the prescale clock source for clocks A and B independently.

Module Base + 0x0003



Figure 19-6. PWM Prescale Clock Select Register (PWMPRCLK)

Read: Anytime

Write: Anytime

### NOTE

PCKB2–0 and PCKA2–0 register bits can be written anytime. If the clock pre-scale is changed while a PWM signal is being generated, a truncated or stretched pulse can occur during the transition.

### Table 22-5. TTOV Field Descriptions

Note: Writing to unavailable bits has no effect. Reading from unavailable bits return a zero.

| Field           | Description                                                                                                                                                                                                                                                                                                                                          |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:0<br>TOV[5:0] | <ul> <li>Toggle On Overflow Bits — TOVx toggles output compare pin on overflow. This feature only takes effect when in output compare mode. When set, it takes precedence over forced output compare</li> <li>0 Toggle output compare pin on overflow feature disabled.</li> <li>1 Toggle output compare pin on overflow feature enabled.</li> </ul> |

## 22.3.2.6 Timer Control Register 1/Timer Control Register 2 (TCTL1/TCTL2)

Module Base + 0x0008



Figure 22-10. Timer Control Register 1 (TCTL1)

Module Base + 0x0009

| _      | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|--------|-----|-----|-----|-----|-----|-----|-----|-----|
| R<br>W | OM3 | OL3 | OM2 | OL2 | OM1 | OL1 | OM0 | OL0 |
| Reset  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

Figure 22-11. Timer Control Register 2 (TCTL2)

Read: Anytime

Write: Anytime

### Table 22-6. TCTL1/TCTL2 Field Descriptions

Note: Writing to unavailable bits has no effect. Reading from unavailable bits return a zero

| Field | Description                                                                                                                                                                                                                         |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:0   | Output Mode — These six pairs of control bits are encoded to specify the output action to be taken as a result of a successful OCx compare. When either OMx or OLx is 1, the pin associated with OCx becomes an output tied to OCx. |
| OMx   | Note: For an output line to be driven by an OCx the OCPDx must be cleared.                                                                                                                                                          |
| 5:0   | Output Level — These sixpairs of control bits are encoded to specify the output action to be taken as a result of a successful OCx compare. When either OMx or OLx is 1, the pin associated with OCx becomes an output tied to OCx. |
| OLx   | Note: For an output line to be driven by an OCx the OCPDx must be cleared.                                                                                                                                                          |

## 22.3.2.13 Output Compare Pin Disconnect Register(OCPD)

Module Base + 0x002C



### Read: Anytime

Write: Anytime

All bits reset to zero.

### Table 22-15. OCPD Field Description

Note: Writing to unavailable bits has no effect. Reading from unavailable bits return a zero.

| Field     | Description                                                                                                                               |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 5:0       | Output Compare Pin Disconnect Bits                                                                                                        |
| OCPD[5:0] | 0 Enables the timer channel port. Output Compare action will occur on the channel pin. These bits do not affect the input capture .       |
|           | 1 Disables the timer channel port. Output Compare action will not occur on the channel pin, but the output compare flag still become set. |

## 22.3.2.14 Precision Timer Prescaler Select Register (PTPSR)

Module Base + 0x002E

|        | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|
| R<br>W | PTPS7 | PTPS6 | PTPS5 | PTPS4 | PTPS3 | PTPS2 | PTPS1 | PTPS0 |
| Reset  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |



Read: Anytime

Write: Anytime

All bits reset to zero.

#### 16 KByte Flash Module (S12FTMRG16K1V1)



<sup>1</sup> Loaded from IFR Flash configuration field, during reset sequence.

All bits in the FSEC register are readable but not writable.

During the reset sequence, the FSEC register is loaded with the contents of the Flash security byte in the Flash configuration field at global address 0x3\_FF0F located in P-Flash memory (see Table 24-4) as indicated by reset condition F in Figure 24-6. If a double bit fault is detected while reading the P-Flash phrase containing the Flash security byte during the reset sequence, all bits in the FSEC register will be set to leave the Flash module in a secured state with backdoor key access disabled.

Table 24-9. FSEC Field Descriptions

| Field             | Description                                                                                                                                                                                             |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7–6<br>KEYEN[1:0] | <b>Backdoor Key Security Enable Bits</b> — The KEYEN[1:0] bits define the enabling of backdoor key access to the Flash module as shown in Table 24-10.                                                  |
| 5–2<br>RNV[5:2]   | <b>Reserved Nonvolatile Bits</b> — The RNV bits should remain in the erased state for future enhancements.                                                                                              |
| 1–0<br>SEC[1:0]   | <b>Flash Security Bits</b> — The SEC[1:0] bits define the security state of the MCU as shown in Table 24-11. If the Flash module is unsecured using backdoor key access, the SEC bits are forced to 10. |

#### Table 24-10. Flash KEYEN States

| KEYEN[1:0] | Status of Backdoor Key Access |
|------------|-------------------------------|
| 00         | DISABLED                      |
| 01         | DISABLED <sup>1</sup>         |
| 10         | ENABLED                       |
| 11         | DISABLED                      |

Preferred KEYEN state to disable backdoor key access.

#### Table 24-11. Flash Security States

| SEC[1:0] | Status of Security   |
|----------|----------------------|
| 00       | SECURED              |
| 01       | SECURED <sup>1</sup> |
| 10       | UNSECURED            |
| 11       | SECURED              |

<sup>1</sup> Preferred SEC state to set MCU to secured state.

## 26.3.2.11 Flash Common Command Object Register (FCCOB)

The FCCOB is an array of six words addressed via the CCOBIX index found in the FCCOBIX register. Byte wide reads and writes are allowed to the FCCOB register.



### 26.3.2.11.1 FCCOB - NVM Command Mode

NVM command mode uses the indexed FCCOB register to provide a command code and its relevant parameters to the Memory Controller. The user first sets up all required FCCOB fields and then initiates the command's execution by writing a 1 to the CCIF bit in the FSTAT register (a 1 written by the user clears the CCIF command completion flag to 0). When the user clears the CCIF bit in the FSTAT register all FCCOB parameter fields are locked and cannot be changed by the user until the command completes (as evidenced by the Memory Controller returning CCIF to 1). Some commands return information to the FCCOB register array.

The generic format for the FCCOB parameter fields in NVM command mode is shown in Table 26-24. The return values are available for reading after the CCIF flag in the FSTAT register has been returned to 1 by the Memory Controller. Writes to the unimplemented parameter fields (CCOBIX = 110 and CCOBIX = 111) are ignored with reads from these fields returning 0x0000.

Table 26-24 shows the generic Flash command format. The high byte of the first word in the CCOB array contains the command code, followed by the parameters for this specific Flash command. For details on the FCCOB settings required by each command, see the Flash command descriptions in Section 26.4.6.

| CCOBIX[2:0] | Byte                           | FCCOB Parameter Fields (NVM Command Mode) |  |  |  |  |
|-------------|--------------------------------|-------------------------------------------|--|--|--|--|
| 000         | HI FCMD[7:0] defining Flash co |                                           |  |  |  |  |
| 000         | LO                             | 6'h0, Global address [17:16]              |  |  |  |  |
| 001         | HI                             | Global address [15:8]                     |  |  |  |  |
| 001         | LO                             | Global address [7:0]                      |  |  |  |  |

Table 26-24. FCCOB - NVM Command Mode (Typical Usage)

| FCMD | Command                        | Function on EEPROM Memory                                                                                                                                                                                                                      |
|------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x08 | Erase All Blocks               | Erase all EEPROM (and P-Flash) blocks.<br>An erase of all Flash blocks is only possible when the FPLDIS, FPHDIS, and FPOPEN<br>bits in the FPROT register and the DPOPEN bit in the EEPROT register are set prior to<br>launching the command. |
| 0x09 | Erase Flash Block              | Erase a EEPROM (or P-Flash) block.<br>An erase of the full EEPROM block is only possible when DPOPEN bit in the EEPROT<br>register is set prior to launching the command.                                                                      |
| 0x0B | Unsecure Flash                 | Supports a method of releasing MCU security by erasing all EEPROM (and P-Flash) blocks and verifying that all EEPROM (and P-Flash) blocks are erased.                                                                                          |
| 0x0D | Set User Margin<br>Level       | Specifies a user margin read level for the EEPROM block.                                                                                                                                                                                       |
| 0x0E | Set Field Margin<br>Level      | Specifies a field margin read level for the EEPROM block (special modes only).                                                                                                                                                                 |
| 0x10 | Erase Verify<br>EEPROM Section | Verify that a given number of words starting at the address provided are erased.                                                                                                                                                               |
| 0x11 | Program<br>EEPROM              | Program up to four words in the EEPROM block.                                                                                                                                                                                                  |
| 0x12 | Erase EEPROM<br>Sector         | Erase all bytes in a sector of the EEPROM block.                                                                                                                                                                                               |

### Table 27-29. EEPROM Commands

# 27.4.5 Allowed Simultaneous P-Flash and EEPROM Operations

Only the operations marked 'OK' in Table 27-30 are permitted to be run simultaneously on the Program Flash and EEPROM blocks. Some operations cannot be executed simultaneously because certain hardware resources are shared by the two memories. The priority has been placed on permitting Program Flash reads while program and erase operations execute on the EEPROM, providing read (P-Flash) while write (EEPROM) functionality.

|                          | EEPROM |                             |         |                 |                            |  |  |  |
|--------------------------|--------|-----------------------------|---------|-----------------|----------------------------|--|--|--|
| Program Flash            | Read   | Margin<br>Read <sup>1</sup> | Program | Sector<br>Erase | Mass<br>Erase <sup>2</sup> |  |  |  |
| Read                     |        | OK                          | OK      | OK              |                            |  |  |  |
| Margin Read <sup>1</sup> |        |                             |         |                 |                            |  |  |  |
| Program                  |        |                             |         |                 |                            |  |  |  |
| Sector Erase             |        |                             |         |                 |                            |  |  |  |
| Mass Erase <sup>2</sup>  |        |                             |         |                 | OK                         |  |  |  |

Table 27-30. Allowed P-Flash and EEPROM Simultaneous Operations

A 'Margin Read' is any read after executing the margin setting commands 'Set User Margin Level' or 'Set Field Margin Level' with anything but the 'normal' level specified. See the Note on margin settings in Section 27.4.6.12 and Section 27.4.6.13.

<sup>2</sup> The 'Mass Erase' operations are commands 'Erase All Blocks' and 'Erase Flash Block'

1

#### 128 KByte Flash Module (S12FTMRG128K1V1)



Figure 29-26. Generic Flash Command Write Sequence Flowchart

## 31.4.6.2 Erase Verify Block Command

The Erase Verify Block command allows the user to verify that an entire P-Flash or EEPROM block has been erased. The FCCOB FlashBlockSelectionCode[1:0]bits determine which block must be verified.

| lable 31-33. Era | ase Verify Block | <b>Command FCCOB</b> | Requirements |
|------------------|------------------|----------------------|--------------|
|------------------|------------------|----------------------|--------------|

| CCOBIX[2:0] | FCCOB Parameters |                                                         |  |  |  |  |
|-------------|------------------|---------------------------------------------------------|--|--|--|--|
| 000         | 0x02             | Flash block<br>selection code [1:0]. See<br>Table 31-34 |  |  |  |  |

### Table 31-34. Flash block selection code description

| Selection code[1:0] | Flash block to be verified |
|---------------------|----------------------------|
| 00                  | EEPROM                     |
| 01                  | P-Flash                    |
| 10                  | P-Flash                    |
| 11                  | P-Flash                    |

Upon clearing CCIF to launch the Erase Verify Block command, the Memory Controller will verify that the selected P-Flash or EEPROM block is erased. The CCIF flag will set after the Erase Verify Block operation has completed. If the block is not erased, it means blank check failed, both MGSTAT bits will be set.

| lable 31-35. Eras | e Verify Block Comma | nd Error Handling |
|-------------------|----------------------|-------------------|
|-------------------|----------------------|-------------------|

| Register | Error Bit | Error Condition                                                                                                |
|----------|-----------|----------------------------------------------------------------------------------------------------------------|
|          | ACCERR    | Set if CCOBIX[2:0] != 000 at command launch.                                                                   |
| FSTAT    | FPVIOL    | None.                                                                                                          |
|          | MGSTAT1   | Set if any errors have been encountered during the read or if blank check failed.                              |
|          | MGSTAT0   | Set if any non-correctable errors have been encountered during the read <sup>1</sup> or if blank check failed. |

## 31.4.6.3 Erase Verify P-Flash Section Command

The Erase Verify P-Flash Section command will verify that a section of code in the P-Flash memory is erased. The Erase Verify P-Flash Section command defines the starting point of the code to be verified and the number of phrases.

## 0x00C8–0x0CF Serial Communication Interface (SCI0)

|                | SCI05P1  | R | TDRE | TC        | RDRF | IDLE | OR | NF      | FE    | PF  |   |   |
|----------------|----------|---|------|-----------|------|------|----|---------|-------|-----|---|---|
| 0,00000        | 30103111 | W |      |           |      |      |    |         |       |     |   |   |
| 020000         |          | R | ΔΜΔΡ | 0         | 0    |      |    | BRK13   |       | RAF |   |   |
| UXUUUD         | 00100112 | W |      |           |      |      |    | DIVICIO | TADIN |     |   |   |
| 0x00CE SCI0DRH | SCINDDU  | R | R    | SCIODRH R | R8   | тο   | 0  | 0       | 0     | 0   | 0 | 0 |
|                | W        |   | 10   |           |      |      |    |         |       |     |   |   |
| 0x00CF         | SCIODRI  | R | R7   | R6        | R5   | R4   | R3 | R2      | R1    | R0  |   |   |
|                | SCIUDRL  | W | Τ7   | T6        | T5   | T4   | Т3 | T2      | T1    | Т0  |   |   |

### 0x00D0–0x0D7 Serial Communication Interface (SCI1)

| Address | Name      |        | Bit 7   | Bit 6   | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1   | Bit 0 |
|---------|-----------|--------|---------|---------|-------|-------|--------|--------|---------|-------|
| 0x00D0  | SCI1BDH   | R<br>W | IREN    | TNP1    | TNP0  | SBR12 | SBR11  | SBR10  | SBR9    | SBR8  |
| 0x00D0  | SCI1ASR1  | R<br>W | RXEDGIF | 0       | 0     | 0     | 0      | BERRV  | BERRIF  | BKDIF |
| 0x00D1  | SCI1BDL   | R<br>W | SBR7    | SBR6    | SBR5  | SBR4  | SBR3   | SBR2   | SBR1    | SBR0  |
| 0x00D1  | SCI1ACR1  | R<br>W | RXEDGIE | 0       | 0     | 0     | 0      | 0      | BERRIE  | BKDIE |
| 0x00D2  | SCI1CR1   | R<br>W | LOOPS   | SCISWAI | RSRC  | М     | WAKE   | ILT    | PE      | PT    |
| 0x00D2  | SCI1ACR2  | R      | 0       | 0       | 0     | 0     | 0      | BERRM1 | BERRM0  | BKDFE |
|         |           | W      |         |         |       |       |        |        |         |       |
| 0x00D3  | SCI1CR2   | R<br>W | TIE     | TCIE    | RIE   | ILIE  | TE     | RE     | RWU     | SBK   |
| 0×00□4  | SCI1SR1   | R      | TDRE    | TC      | RDRF  | IDLE  | OR     | NF     | FE      | PF    |
| 0,0004  | Sonort    | W      |         |         |       |       |        |        |         |       |
| 0x00D5  | SCI1SR2   | R      |         | 0       | 0     | ΤΧΡΟΙ | RXPOI  | BRK13  |         | RAF   |
| 0.00000 | o orror a | W      | ,, .    |         |       |       | 104 02 | Bracio | 17.Bitt |       |
| 0x00D6  | SCI1DRH   | R      | R8      | Т8      | 0     | 0     | 0      | 0      | 0       | 0     |
|         |           | W      |         |         |       |       |        |        |         |       |
| 0x00D7  | SCI1DRI   | R      | R7      | R6      | R5    | R4    | R3     | R2     | R1      | R0    |
| 0.000   | SOUDUC    | W      | Τ7      | T6      | T5    | T4    | Т3     | T2     | T1      | Т0    |

## 0x00D8–0x0DF Serial Peripheral Interface (SPI0)

| Address     | Name     |        | Bit 7 | Bit 6 | Bit 5 | Bit 4   | Bit 3    | Bit 2 | Bit 1   | Bit 0 |
|-------------|----------|--------|-------|-------|-------|---------|----------|-------|---------|-------|
| 0x00D8      | SPI0CR1  | R<br>W | SPIE  | SPE   | SPTIE | MSTR    | CPOL     | CPHA  | SSOE    | LSBFE |
| ۵vuura      |          | R      | 0     | XEB/W | 0     |         |          | 0     | SDISWAI | SPCO  |
| 0x00D9      | V V      | W      |       |       |       | MODI LI | DIDII(OL |       | 0110777 | 01 00 |
| 0x00DA SPI0 | SPIORR R | R      | 0     | SPPR2 | SPPR1 | SPPRO   | 0        | SPR2  |         | SPRO  |
|             | OFIODIC  | W      |       |       |       |         |          | 01112 | OFICE   | 0110  |
|             |          | R      | SPIF  | 0     | SPTEF | MODF    | 0        | 0     | 0       | 0     |
| 0X00DB      | 3F103K   | W      |       |       |       |         |          |       |         |       |



