



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                              |
|----------------------------|---------------------------------------------------------------------|
| Core Processor             | ARM7®                                                               |
| Core Size                  | 16/32-Bit                                                           |
| Speed                      | 44MHz                                                               |
| Connectivity               | EBI/EMI, I²C, SPI, UART/USART                                       |
| Peripherals                | PLA, PWM, PSM, Temp Sensor, WDT                                     |
| Number of I/O              | 22                                                                  |
| Program Memory Size        | 62KB (31K x16)                                                      |
| Program Memory Type        | FLASH                                                               |
| EEPROM Size                | -                                                                   |
| RAM Size                   | 2K x 32                                                             |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                                         |
| Data Converters            | A/D 7x12b; D/A 4x12b                                                |
| Oscillator Type            | Internal                                                            |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                  |
| Mounting Type              | Surface Mount                                                       |
| Package / Case             | 49-TFBGA, CSPBGA                                                    |
| Supplier Device Package    | 49-CSPBGA (5x5)                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/analog-devices/aduc7029bbcz62i |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### DETAILED BLOCK DIAGRAM



## **SPECIFICATIONS**

 $AV_{DD} = IOV_{DD} = 2.7 V$  to 3.6 V,  $V_{REF} = 2.5 V$  internal reference,  $f_{CORE} = 41.78 MHz$ ,  $T_A = -40^{\circ}C$  to  $+125^{\circ}C$ , unless otherwise noted.

| ParameterMinTypMaxUnitTest Conditions/CommentsADC CHANNEL SPECIFICATIONS5 $\mu$ sFight acquisition clocks and fADC/2ADC Power-Up Time5 $\mu$ sFight acquisition clocks and fADC/2DC Accuracy'*12Bits1.0Resolution11 $10$ SDifferential Nonlinearity** $20.6$ $\pm 1.5$ LSB2.5 V internal referenceDifferential Nonlinearity** $\pm 0.6$ $\pm 1.5$ LSB1.0 V external referenceDC Code Distribution1 $\pm 2.5$ LSB1.0 V external referenceDC Code Distribution $\pm 1$ $\pm 2.5$ LSB1.0 V external referenceD'ffset Eror $\pm 1$ $\pm 2.5$ LSB1.0 V external referenceOffset Eror Match $\pm 1$ $\pm 2.5$ LSBIncludes distortion and noise componentsOffset Eror Match $\pm 1$ LSBfn = 10 MHz sine wave, funnt = 1 MSPSNUMMIC PERPRIMACE $-75$ dBfn = 10 MHz sine wave, funnt = 1 MSPSOrland Locks Ratio (SNR) $-75$ dBfn = 10 MHz sine wave, funnt = 1 MSPSInput Voltage Ranges $-75$ dBfpInput Voltage Ranges $-75$ match $-75$ Input Voltage Ranges $-75$ $-76$ $-76$ Input Voltage Ranges $-76$ $-76$ $-76$ In                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Table 1.                                  |       |                         |                                | -      |                                                                     |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-------|-------------------------|--------------------------------|--------|---------------------------------------------------------------------|
| ADC Characy 1°         Eight acquisition clocks and IADC/2           DC Accuracy' <sup>2</sup> Bits           Resolution         12         Bits           Integral Nonlinearity         ±0.6         ±1.5         LS8         2.5 Vinternal reference           Differential Nonlinearity         ±0.5         ±1.4         LS8         2.5 Vinternal reference           Differential Nonlinearity         ±0.5         ±1.4         LS8         2.5 Vinternal reference           DC Code Distribution         1         LS8         2.5 Vinternal reference           Offset Error Match         ±1         LS8         ADC input is a dc voltage           Gain Error Match         ±1         LS8         Internal reference           Gain Error Match         ±1         LS8         Internal reference           Signal-to-Noise Ratio (SNR)         69         LS8         Internal reference           Signal-to-Noise Ratio (SNR)         69         LS8         Internal reference           Total Harmonic Distorion (TND)         -78         KB         Internal reference           Single-to-Match         -11         ±6         MA         Internal reference           Differential Node         -75         KB         Intududes distortion and noise components                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Parameter                                 | Min   | Тур                     | Max                            | Unit   | Test Conditions/Comments                                            |
| ADC Power-Up Time5 $\mu s$ Besolution12BitsResolution12BitsIntegral Nonlinearity $\pm 0.6$ $\pm 1.5$ LSB2.5 V internal referenceDifferential Nonlinearity <sup>1,4</sup> $\pm 0.5$ $\pm 19$ LSB1.0 V external referenceDC Code Distribution1LSB1.0 V external referenceDC Code Distribution1LSBADC input is a dc voltageENDPONT ERRORS <sup>1</sup> LLSBADC input is a dc voltageCode Distribution $\pm 1$ $\pm 2$ LSBCode Distribution $\pm 1$ $\pm 2$ LSBOffset Error Match $\pm 1$ $\pm 2$ LSBGain Error Match $\pm 1$ LSBIncludes distortion and noise componentsONAMIC ERRORMANCE $-75$ dBSignal-to-Noise Ratio (SNR)69dBPeak Hamonic Distortion (THD) $-78$ dBPeak Hamonic Costalk $-80$ dBMANLOG INPUT $-75$ dBInput Voltage Ranges $prprDifferential Mode\sqrt{\alpha_1^2} \pm w_2^2VSingle-Ended Mode0 to V_{tar}prOutryut Voltage Ranges2.5NVNC-HIP VOLTAGE REFERENCE2.5NVOutryut Voltage Range0.625Nv_{eo}DIC Councel REFERENCE2.5NVDAC Chancel Coefficient44058DAC Chancel Coefficient2.458Differential Nonlinearity158Differencial Non$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ADC CHANNEL SPECIFICATIONS                |       |                         |                                |        | Eight acquisition clocks and fADC/2                                 |
| DC Accuracy' <sup>1,2</sup><br>Resolution12IIResolution $\pm 0.6$ $\pm 1.5$ LSB2.5 V internal referenceDifferential Nonlinearity <sup>1,4</sup> $\pm 0.5$ $\pm 1.7$ LSB1.0 V external referenceDC Code Distribution $\pm 0.7$ LSB1.0 V external referenceDC Code Distribution $\pm 1.1$ $\pm 2.5$ LSBNOC input is a d voltageENDPOINT ERRORS'ILSBNOC input is a d voltageCoffset Error $\pm 1.1$ $\pm 2.5$ LSBOffset Error Match $\pm 1.1$ LSBGain Error Match $\pm 1.1$ LSBDYNAMIC PERFORMANCE $\pm 1.1$ LSBSignal-to-Nose Ratio (SNR)6.9HBTotal Harmonic Distortion (HD) $-78$ HBPeak Harmonic of Syntous Noise<br>(PHSN) $-75$ HBMALOG INPUTInput Voltage RangesInput Varge' $\pm V_{an'}^2 \pm V_{an'}^2$ VDifferential Mode $V_{Ca'}^2 \pm V_{an'}^2$ VDifferential Mode $V_{Ca'}^2 \pm V_{an'}^2$ VDifferential Mode $V_{Ca'}^2 \pm V_{an'}^2$ VDifferential Mode $U_{Ca'}^2$ VDifference Inperature Coefficient $\pm 4.0$ $\mu A$ Difference Inperature Coefficient $\pm 4.0$ $\mu A$ During ADC acquisitionInternal Var Power-On Time $\pm 1.1$ Difference Inperature Coefficient $\pm 4.0$ $\mu A$ Durung ADC acquisitionInternal Var Power-On Time $\pm 1.1$ Difference Information $\pm 2.5$ $\Psi B$ Difference Informat                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ADC Power-Up Time                         |       | 5                       |                                | μs     |                                                                     |
| Resolution12Bits<br>$\pm 0.6$ $\pm 1.5$ LSB<br>LSB2.5 V internal referenceIntegral Nonlinearity <sup>1,4</sup> $\pm 0.6$ $\pm 1.0$ LSB1.0 V external referenceDIfferential Nonlinearity <sup>1,4</sup> $\pm 0.7 - 0.5$ LSB2.5 V internal referenceDC Code Distribution1LSB2.5 V internal referenceDC Code Distribution1 $\pm 2.7$ LSBENDPOINT ERRORS'-LSBADC input is a dc voltageCriste Error Match $\pm 1$ $\pm 2.2$ LSBGain Error Match $\pm 1$ LSBfm = 10 kHz sine wave, fsumt = 1 MSPSSignal-to-Noise Ratio (SNR)69KBfm = 10 kHz sine wave, fsumt = 1 MSPSTotal Harmonic Distortion (THD) $-75$ KBMeasured on adjacent channelsPack Harmonic Cristralik $-80$ KBMeasured on adjacent channelsANALOG INPUT-75KBKBLincludes distortion and noise componentsInput Voltage Ranges $-75$ KBVDifferential Mode $-75$ KBVSingle-Ended Mode $2.5$ VVLeakage Current $\pm 1$ $\pm 6$ $\mu A$ Input Capacitance $2.5$ V $7 \pm 25^{\circ}C$ Reference Temperature Coefficient $\pm 40$ $\gamma = 5$ Output Voltage Range $0.625$ $AV_{00}$ VInternal Valge Range $0.625$ $AV_{00}$ $Y$ Differential Modi1 $\pi = 25^{\circ}C$ Input Voltage Range $0.625$ $AV_{00}$ $Y$ Differe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | DC Accuracy <sup>1, 2</sup>               |       |                         |                                |        |                                                                     |
| $ \begin{array}{ c c c c } \mbox{Internal reference} & \pm 1.0 & \pm 1.5 & \pm 1.5 & \pm 2.5 V internal reference \\ \pm 1.0 & \pm 1.0 & \pm 5 & \pm 1.0 & \pm 5 &$ | Resolution                                | 12    |                         |                                | Bits   |                                                                     |
| Life ential Nonlinearity $^{1.4}$ $\pm 1.0$<br>$\pm 0.5$ LS8<br>$\pm 1.7 - 0.9$ LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS8<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>LS9<br>L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Integral Nonlinearity                     |       | ±0.6                    | ±1.5                           | LSB    | 2.5 V internal reference                                            |
| Differential Nonlinearity3-4 $\pm 0.5$ $\pm 1/-0.9$ LSB2.5 V internal reference<br>1.0 V external reference<br>1.0 V external reference<br>1.0 V external referenceDC Code Distribution1LSBADC input is a dx voltageENDPOINT ERNOR5'Offset Error<br>Gain Error $\pm 1$ $\pm 2$ LSBDYNAMIC PERFORMANCE $\pm 1$ LSB-Signal-to-Noise Ratio (SNR)69-dBTotal Harmonic Distortion (THD)-78dBPeak Harmonic or Spurious Noise<br>(PHSN)-75dBMALOG INPUT<br>Input Voltage RangesDifferential Mode $V_{Cin}^4 \pm V_{Kir/2}$ VSingle-Ended Mode0 to $V_{inr}$ VOutput Voltage<br>Reference Ermerature Coefficient $\pm 40$ ppm/*COutput Voltage Ranges2.5VT_a = 25°COutput Voltage Ranges $T_a = 25°C$ Output Voltage Ranges0.625AV <sub>con</sub> VDAC CHANNEL SPECIFICATIONS $T_a = 25°C$ Output Ingelarea0.625AV <sub>con</sub> VDAC CHANNEL SPECIFICATIONSR_a = 5 kΩ, CL = 100 pFDAC CHANNEL SPECIFICATIONSDAC CHANNEL SPECIFICATIONSDAC CHANNEL SPECIFICATIONSDAC CHANNEL SPECIFICATIONSDAC CHANNEL SPECIFICATIONSDAC CHANNEL SPECIFICATIONSDIfferential                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                           |       | ±1.0                    |                                | LSB    | 1.0 V external reference                                            |
| DC Code Distribution $+0.7/-0.6$ LSB1.0 V external reference<br>ADC input is a dc voltageENDPOINT LERRORS'LSBADC input is a dc voltageOffset Error Match $\pm 1$ $\pm 2$ LSBGain Error $\pm 1$ $\pm 2$ $\pm 5$ LSBGain Error Match $\pm 1$ LSB $f_N = 10 \text{ kHz sine wave, fourner = 1 MSPSDYNAMIC PERFORMANCEf_N = 10 \text{ kHz sine wave, fourner = 1 MSPSDYNAMIC PERFORMANCEf_N = 10 \text{ kHz sine wave, fourner = 1 MSPSDYNAMIC PERFORMANCE-75dBPeak Harmonic Distortion (THD)-78dBPeak Harmonic or Spurious Noise(PHSN)-75dBChannel to Channel Crosstalk-80dBMALOG INPUT\mu\muInput Voltage RangesV_{Cx}^{A} \pm V_{W7}/2VDifferential Mode0 \text{ to Vierr}VON-CHIP VOLTAGE REFERENCEVT_a = 25^{\circ}COutput Voltage2.5VT_a = 25^{\circ}COutput Voltage RangesT_a = 25^{\circ}COutput Voltage Range0.625AV_{00}DUT Coltage REFERENCET_a = 25^{\circ}COutput Voltage Range0.625AV_{00}DAC CHANNEL SPECIFICATIONSF_aF_aDC Accuracy\pm 11596Gain Error Mismath0.1F_aDAC CHANNEL SPECIFICATIONSF_aF_aDC Accuracy\pm 11596Gain Error Mismath0.1F_aDifferential Nonl$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Differential Nonlinearity <sup>3, 4</sup> |       | ±0.5                    | +1/-0.9                        | LSB    | 2.5 V internal reference                                            |
| DC Code Distribution1LSBADC input is a dc voltageENDPOINT ERRORS'Offset Error Match $\pm 1$ -LSBGain Error Match $\pm 1$ -LSBGain Error Match $\pm 1$ -LSBDYNAMIC PERFORMANCEfn = 10 kHz sine wave, fswerd = 1 MSPSSignal-to-Noise Ratio (SNR)69-dBTotal Harmonic Distortion (THD)-78dB-Peak Harmonic Or Spurious Noise-77dBMeasured on adjacent channelsANALOG INPUTdBMeasured on adjacent channelsInput Voltage Ranges-VV-Differential ModeVoit* ± Ver/2VVLeakage Current $\pm 1$ $\pm 6$ V/4Input Voltage Ranges0.47 µE from Vare to AGNDOntCHIP VOLTAGE REFERENCE-0.47 µE from Vare to AGNDOutput Voltage2.5rVTa = 25°CReference Temperature Coefficient $\pm 40$ Power Supply Rejection Ratio75-MBDIC Accuracy'Differential NonlinearityDifferential NonlinearityOutput Voltage Range0.625NV <sub>400</sub> V-Duting ADC acquisition Ratio75Output Voltage Range0.625NV <sub>400</sub> V-Differential Nonlinearity±1 <t< td=""><td></td><td></td><td>+0.7/-0.6</td><td></td><td>LSB</td><td>1.0 V external reference</td></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                           |       | +0.7/-0.6               |                                | LSB    | 1.0 V external reference                                            |
| ENDPOINT ERRORS* $\pm 1$ $\pm 2$ $\pm 3$ $\pm 3$ $\pm 2$ $\pm 3$ $\pm 3$ Offset Error Match $\pm 1$ $\pm 2$ $\pm 5$ $\pm 5$ $\pm 5$ $\pm 5$ $\pm 5$ Gain Error Match $\pm 1$ $\pm 2$ $\pm 5$ $\pm 5$ $\pm 5$ $\pm 5$ $\pm 1$ $\pm 5$ $\pm 5$ $\pm 1$ $\pm 6$ $\pm 6$ $\pm 1$ $\pm 1$ $\pm 6$ $\pm 1$ $\pm 6$ $\pm 1$ $\pm 6$ $\pm 1$ <td>DC Code Distribution</td> <td></td> <td>1</td> <td></td> <td>LSB</td> <td>ADC input is a dc voltage</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | DC Code Distribution                      |       | 1                       |                                | LSB    | ADC input is a dc voltage                                           |
| Offset Error $\pm 1$ $\pm 2$ LSBOffset Error Match $\pm 1$ LSBGain Error $\pm 2$ $\pm 5$ Gain Error Match $\pm 1$ LSBDTMAMIC PERFORMANCE $\pm 1$ LSBSignal-to-Noise Ratio (SNR)69dBTotal Harmonic Distortion (THD) $-78$ dBPeak Harmonic or Spurious Noise $-75$ dB(PHSN) $-78$ dBChannel-to-Channel Crosstalk $-80$ dBANALOG INPUT $-78$ $dB$ Input Voltage Ranges $0$ to $V_{ex}^{0} \pm V_{exr/2}$ VSingle-Ended Mode $V_{ex}^{0} \pm V_{exr/2}$ VLeakage Current $\pm 1$ $0$ to $V_{trer}$ $\muA$ Input Voltage Ranges $0$ to $V_{trer}$ $\muA$ Input Voltage Ranges $0$ to $V_{trer}$ $\muA$ Input Voltage Ranges $0$ to $V_{trer}$ $\muA$ Input Capacitance $20$ $pF$ During ADC acquisitionON-CHIP VOLTAGE REFERENCE $V$ $T_x = 25^{\circ}C$ Reference Temperature Coefficient $\pm 40$ $pg$ Power Supply Rejection Ratio $75$ $dB$ Output Voltage Range $0.625$ $AV_{co}$ DAC CHANNEL SPECIFICATIONS $T_x = 15$ DC Acturacy' $E1$ $E3$ Relative Accuracy $\pm 1$ $E3$ Relative Accuracy $\pm 1$ $S6$ Gain Error Mismatch $0.1$ $\%$ Michage Range_0 $0$ to $DAC_{axi}$ $V$ Output Voltage Range_1 $0$ to $DAC_{xir}$ $V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ENDPOINT ERRORS <sup>5</sup>              |       |                         |                                |        |                                                                     |
| Offset Error Match $\pm 1$ LLSBGain Error Match $\pm 2$ $\pm 5$ LSBDYNAMIC PERFORMANCE $\pm 2$ $\pm 5$ LSBSignal-to-Noise Ratio (SNR)69dBIncludes distortion and noise componentsTotal Harmonic Distortion (THD) $-78$ dBPeak Harmonic or Spurious Noise $-75$ dB(PHSN)Channel-to-Channel Crosstalk $-80$ dBChannel-to-Channel Crosstalk $-80$ dBANALOG INPUT $-75$ dBInput Voltage Ranges $V_{CR}^0 \pm V_{KR}^0 \pm V_{KR}^0/2$ VLeakage Current $\pm 1$ $\pm 6$ Input Capacitance $20$ $pF$ Output Voltage $2.5$ $NV$ Accuracy $\pm 5$ $mV$ Reference Temperature Coefficient $\pm 40$ $ppr/C$ Power Supply Rejection REFERENCE $NV_{CR}$ $NV_{CR}$ Output Voltage Range $0.625$ $AV_{DD}$ $V$ Input Voltage Range $0.625$ $AV_{DD}$ $V$ Difference Temperature Coefficient $\pm 40$ $ppr/C$ Reference Temperature Coefficient $\pm 40$ $ppr/C$ Reference Temperature Coefficient $\pm 2$ $K_{DD}$ DAC CHANNEL SPECIPICATIONS $K_{DD}$ $K_{DD}$ DC Accuracy' $E$ $K_{DD}$ Relative Accuracy $\pm 1$ $K_{B}$ Gain Error Mismatch $0.1$ $\%$ Model Guide Range_0 $0$ to $DAC_{RP}$ Output Voltage Range_1 $0$ to $2.5$ $V$ Output Voltage Range_2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Offset Error                              |       | ±1                      | ±2                             | LSB    |                                                                     |
| Gain Error $1.2$ $1.5$ LSBGain Error Match $\pm 1$ LSBDYNAMIC PERFORMANCE $f_{11}$ LSBSignal-to-Noise Ratio (SNR) $69$ dBPeak Harmonic Of Spurious Noise<br>(PHSN) $-75$ dBReak Harmonic Of Spurious Noise<br>(PHSN) $-75$ dBChannel-to-Channel Crosstalk $-80$ dBMANLOG INPUTInput Voltage Ranges $V_{CN}^6 \pm V_{Rer/Z}$ $V$ Input Voltage Ranges $V_{CN}^6 \pm V_{Rer/Z}$ $V$ Differential Mode $V_{CN}^6 \pm V_{Rer/Z}$ $V$ Leakage Current $\pm 1$ $\pm 6$ $\mu A$ Input Capacitance $20$ $pF$ During ADC acquisitionON-CHIP VOLTAGE REFRENCE $0.47 \mu F$ from Veer to AGND $0.47 \mu F$ from Veer to AGNDOutput Voltage $2.5$ $V$ $T_a = 25^{\circ}C$ Output Voltage $2.5$ $V_{V}$ $T_a = 25^{\circ}C$ Output Voltage Range $0.625$ $AV_{oo}$ $V$ Power Supply Rejection Ratio $75$ $dB$ $T_a = 25^{\circ}C$ Output Voltage Range $0.625$ $AV_{oo}$ $V$ DAC CHANNEL SPECIFICATIONS $DC$ $P_{T}$ $R_L = 5 k\Omega, C_L = 100 pF$ DC Accuracy' $\pm 1$ LSBGuaranteed monotonicRelative Accuracy $\pm 1$ $LSB$ Guaranteed monotonicDIfferential Nonlinearity $\pm 1$ LSBGuaranteed monotonicDC Accuracy' $R_{T}$ $H_{T}$ $S_{T}$ Resolution $12$ $ESB$ $S_{T}$ Differential Nonl                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Offset Error Match                        |       | ±1                      |                                | LSB    |                                                                     |
| Call Error Match1LLSBDYNAMIC PERFORMANCE1LSBSignal-to-Noise Ratio (SNR)69dBTotal Harmonic Obstortion (THD)-78dBPeak Harmonic of Spurious Noise<br>(PHSN)-75dBChannel-to-Channel Crosstalk-80dBMALCG INPUT-78dBInput Voltage Ranges $V_{Ce}^{6} \pm V_{Ee/Z}$ VDifferential Mode $V_{Ce}^{6} \pm V_{Ee/Z}$ VSingle-Ended Mode0 to $V_{arr}$ VLeakage Current $\pm 1$ $\pm 6$ $\mu A$ Input Voltage REFERENCE $V_{Ce}^{6} \pm V_{Ee/Z}$ $V_{A}$ Output Voltage REFERENCE $V_{Ce}^{6} \pm V_{Ee/Z}$ $V_{A}$ Output Voltage2.5 $V_{A}$ $V_{A}$ Reference Temperature Coefficient $\pm 40$ $ppm^{n}CC$ $T_{A} = 25^{\circ}C$ Internal Viez Power-On Time1ms $T_{A} = 5^{\circ}C$ Internal Viez Power-On Time12Bits $R_{a} = 5 kQ, C_{a} = 100 pF$ DCAccuracy' $\pm 1$ LSBGuaranteed monotonicDifferential Nonlinearity $\pm 1$ LSBGuaranteed monotonicDifferential Nonlinearity $\pm 1$ LSBGuaranteed monotonicOutput Hodage Range_00.625 $AV_{DO}$ $V$ DAC CHANNEL SPECIFICATIONS $E_{A}$ $E_{A}$ $E_{A}$ Differential Nonlinearity $\pm 1$ LSBGuaranteed monotonicOffset Error $\pm 1$ $E_{A}$ $2.5 V$ internal referenceGain Error A $E_{A}$ $V_{A}$ <td>Gain Error</td> <td></td> <td>+2</td> <td>+5</td> <td>LSB</td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Gain Error                                |       | +2                      | +5                             | LSB    |                                                                     |
| DYNAMIC PERFORMANCE $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ $=1$ <th< td=""><td>Gain Error Match</td><td></td><td>+1</td><td></td><td>I SB</td><td></td></th<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Gain Error Match                          |       | +1                      |                                | I SB   |                                                                     |
| Signal-to-Noise Ratio (SNR)69dBIncludes distortion and noise componentsSignal-to-Noise Ratio (SNR)-78dBPeak Harmonic Distortion (THD)-78dBPeak Harmonic Distortion (THD)-78dBPeak Harmonic Or Spurious Noise<br>(PHSN)-75dBMalboard-75dBANALOG INPUT<br>Input Voltage Ranges-80dBMeasured on adjacent channels-80dBANALOG INPUT<br>Input Voltage Ranges±1±6Differential Mode0 to V <sub>REF</sub> VLeakage Current±1±6Leakage Current±1±6Accuracy±5WOutput Voltage2.5VAccuracy±40ppm/°CAccuracy±440ppm/°CPower Supply Rejection Ratio750Output Impedance70 $\Omega$ Input Voltage Range0.625AV <sub>00</sub> DAC CHANNEL SPECIFICATIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                           |       |                         |                                | 250    | $f_{\rm IN} = 10  \rm kHz$ sine wave $f_{\rm CAMPLE} = 1  \rm MSPS$ |
| DigrationDigramDigramDigramDigramDigramTotal Harmonic Distortion (THD) $-73$ dBPeak Harmonic Or Spurious Noise<br>(PHSN) $-75$ dBChannel-to-Channel Crosstalk $-80$ dBANLOG INPUT<br>Input Voltage RangesdBDifferential Mode $V_{Cu}^4 \pm V_{igs}/2$ VSingle-Ended Mode $0$ to $V_{ker}$ VLeakage Current $\pm 1$ $\pm 6$ $\mu A$ Input Capacitance20 $pF$ During ADC acquisitionOutput Voltage2.5 $V$ $Accuracy$ Reference Temperature Coefficient $\pm 40$ $pm/°C$ Power Supply Rejection Ratio75dBOutput Voltage Range0.625 $AV_{00}$ Internal Varge Power-On Time1msInput Voltage Range0.625 $AV_{00}$ DC Accuracy' $\pm 1$ $\pm 1$ Relative Accuracy $\pm 2$ LSBDifferential Monlinearity $\pm 1$ $Bits$ Relative Accuracy $\pm 1$ $\%$ Relative Accuracy $\pm 1$ $\%$ Gain Error <sup>4</sup> 0.1 $\%$ MALOG OUTPUTS $V$ Output Voltage Range_00 to DACserOutput Voltage Range_10 to 2.5V $\chi$ Differential Nonlinearity $\pm 1$ $\psi$ $\psi$ DAC CHANNEL SPECIFICATIONS $\psi$ DC Accuracy' $\psi$ $\psi$ $\psi$ DAC Guranteed monotonic $Gain Error^4$ $0.1$ $\psi$ $\psi$ <td>Signal-to-Noise Batio (SNB)</td> <td></td> <td>69</td> <td></td> <td>dB</td> <td>Includes distortion and noise components</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Signal-to-Noise Batio (SNB)               |       | 69                      |                                | dB     | Includes distortion and noise components                            |
| Numeric of Spurious Noise<br>(PHSN)-75dbPeak Harmonic of Spurious Noise<br>(PHSN)-75dBChannel-to-Channel Crosstalk-80dBANLOG INPUT<br>Input Voltage Ranges-80dBDifferential Mode $Vcx^6 \pm Vart/2$<br>Single-Ended ModeVSingle-Ended Mode0 to $V_{RF}$ VLeakage Current $\pm 11$ $\pm 6$ Input Capacitance20pFDuring ADC acquisitionON-CHIP VOLTAGE REFERENCE0.47 µF from $V_{RF}$ to AGND0.47 µF from $V_{RF}$ to AGNDOutput Voltage2.5w $X_a = 25^\circ C$ Accuracy $\pm 5$ mV $T_a = 25^\circ C$ Reference Temperature Coefficient $\pm 40$ ppm/°CPower Supply Rejection Ratio75GOutput Voltage Range0.625 $AV_{00}$ DAC CHANNEL SPECIFICATIONS $C_{accuracy^7}$ $R_L = 5 k\Omega, C_L = 100 pF$ DAC CHANNEL SPECIFICATIONS $L$ SBDAC CHANNEL SPECIFICATIONS $L$ SBDifferential Nonlinearity $\pm 11$ $SB$ Offset Error $\pm 15$ mVGain Error <sup>8</sup> $11$ $\%$ Output Voltage Range_00 to DACkerVOutput Voltage Range_00 to DACkerVOutput Voltage Range_00 to DACkerVOutput Voltage Range_10 to 2.5VOutput Voltage Range_20 to DACkerVOutput Voltage Range_20 to DACkerVOutput Voltage Range_20 to DACkerVOutput Voltage Ra                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Total Harmonic Distortion (THD)           |       | -78                     |                                | dB     | includes distortion and holse components                            |
| PreservationChannel-to-Channel Crosstalk-R0dBMeasured on adjacent channelsANALOG INPUTImput Voltage Ranges $V_{CA}^6 \pm V_{RF/2}$ VInput Voltage Ranges $0 \text{ to } V_{ter}$ VLeakage Current $\pm 1$ $\pm 6$ $\mu A$ Input Voltage Ranges $0 \text{ to } V_{ter}$ VLeakage Current $\pm 1$ $\pm 6$ $\mu A$ Input Voltage Range $2.5$ V $0.47 \ \mu F \text{ from } V_{ser}$ to AGNDON-CHIP VOLTAGE REFERENCE $V$ $1 \times 25^{\circ}\text{C}$ Output Voltage $2.5$ $V$ $T_{A} = 25^{\circ}\text{C}$ Reference Temperature Coefficient $\pm 40$ ppm/°CPower Supply Rejection Ratio $75$ $dB$ Output Voltage Range $0.625$ $AV_{00}$ VTa = 25°CTa = 25°CInternal Varge Power-On TimemsEXTERNAL REFERENCE INPUTmsInput Voltage Range $0.625$ DC Accuracy <sup>7</sup> ExternalResolution12Relative Accuracy $\pm 1$ Relative Accuracy $\pm 1$ Relative Accuracy $\pm 1$ Gain Error <sup>8</sup> $0.1$ Gain Error Mismatch $0.1$ Output Voltage Range_0 $0 \text{ to } DAC_{SEF}$ Output Voltage Range_1 $0 \text{ to } DAC_{SEF}$ Output Voltage Range_2 $0 \text{ to } DAC_{V_{00}$ Output Voltage Range_2 $0 \text{ to } DAC_{V_{00}$ Output Voltage Range_2 $0 \text{ to } DAC_{V_{00}$ Output Voltage Range_2 $0 \text{ to } DAC_{SEF}$ Output Voltage Range_2 <td>Poak Harmonic or Spurious Noiso</td> <td></td> <td>_76<br/>_75</td> <td></td> <td>dB</td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Poak Harmonic or Spurious Noiso           |       | _76<br>_75              |                                | dB     |                                                                     |
| $\begin{array}{c c c c } Channel-to-Channel Crosstalk & -80 & dB & Measured on adjacent channels \\ \hline ANALOG INPUT & & & & & & & & & & & & & & & & & & &$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | (PHSN)                                    |       | -75                     |                                | uв     |                                                                     |
| ANALOG INPUT       Input Voltage Ranges       Input Voltage Ranges       Vcm $^4$ Vser/2       V         Differential Mode $Vcm^4 \pm Vser/2$ V         Single-Ended Mode       0 to $Vser/2$ V         Leakage Current $\pm 1$ $\pm 6$ $\mu A$ Input Capacitance       20 $pF$ During ADC acquisition         ON-CHIP VOLTAGE REFERENCE $V$ $A^2 \mu F$ from $V_{BEF}$ to AGND         Output Voltage       2.5 $V$ $T_a = 25^\circ$ C         Accuracy $\pm 40$ $pgm/C$ $T_a = 25^\circ$ C         Reference Temperature Coefficient $\pm 40$ $pgm/C$ $T_a = 25^\circ$ C         Output Impedance       70 $G$ $T_a = 25^\circ$ C         Internal $V_{BEF}$ Power-On Time       1 $ms$ $T_a = 25^\circ$ C         Input Voltage Range $0.625$ $AV_{DD}$ $V$ $T_a = 25^\circ$ C         Input Voltage Range $0.625$ $AV_{DD}$ $V$ $T_a = 25^\circ$ C         Input Voltage Range $0.625$ $AV_{DD}$ $V$ $T_a = 25^\circ$ C         Input Voltage Range $0.625$ $AV_{DD}$ $V$ $T_a = 25^\circ$ C         DAC CHANNEL SPECIFICATIONS $T_a = 16^\circ$ <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Channel-to-Channel Crosstalk              |       | -80                     |                                | dB     | Measured on adjacent channels                                       |
| $\begin{array}{ c c c } \mbox{Input Voltage Ranges} & V_{Cvh}^{6} \pm V_{Cvh}^{6} \pm V_{Err}/2 & V_{Cvh}^{6} \pm V$                                                                                                                                                                                                                                                                                                                                                                                                | ANALOG INPUT                              |       |                         |                                |        |                                                                     |
| Differential Mode $V_{CM}^{4} \pm V_{REF}/2$ VSingle-Ended Mode0 to $V_{REF}$ VLeakage Current $\pm 1$ $\pm 6$ $\mu A$ Input Capacitance20 $pF$ During ADC acquisitionON-CHIP VOLTAGE REFERENCE $V$ $0.47 \ \mu F \ from V_{REF}$ to AGNDOutput Voltage2.5V $Accuracy$ Accuracy $\pm 5$ $mV$ $T_A = 25^{\circ}C$ Power Supply Rejection Ratio75dBOutput Impedance70 $\Omega$ $T_A = 25^{\circ}C$ Input Voltage Range0.625 $AV_{DD}$ $V$ EXTERNAL REFERENCE INPUTms $T_A = 25^{\circ}C$ Input Voltage Range0.625 $AV_{DD}$ $V$ DAC CHANNEL SPECIFICATIONS $V$ $R_L = 5 \ kQ, \ C_L = 100 \ pF$ DC Accuracy' $\pm 2$ LSBGuaranteed monotonicDifferential Nonlinearity $\pm 11$ LSBGuaranteed monotonicOffset Error $\pm 11$ $\%$ $\%$ $\%$ of full scale on DACOANALOG OUTPUTS $V$ $M$ $M$ $M$ Output Voltage Range_0 $0 \ to DAC_{REF}$ $V$ $M$ Output Voltage Range_1 $0 \ to 2.5$ $V$ $M$ Output Voltage Range_1 $0 \ to 2.5$ $V$ $M$ Output Voltage Range_2 $0 \ to DAC_{NEC}$ $V$ $M$ Output Voltage Range_1 $0 \ to 2.5$ $V$ $M$ Output Voltage Range_1 $0 \ to 2.5$ $V$ $M$ Output Voltage Range_1 $0 \ to 2.5$ $V$ $M$ Output Vol                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Input Voltage Ranges                      |       |                         |                                |        |                                                                     |
| $ \begin{array}{ c c c } Single-Ended Mode & 0 to V_{REF} & V \\ Leakage Current & \pm 1 & \pm 6 & \mu A \\ Input Capacitance & 20 & \mu A \\ On-CHIP VOLTAGE REFERENCE & 2.5 & V \\ Accuracy & \pm 5 & mV & T_A = 25^\circ C \\ Accuracy & \pm 5 & mV & T_A = 25^\circ C \\ Power Supply Rejection Ratio & 75 & dB \\ Output Impedance & 70 & M & T_A = 25^\circ C \\ Internal V_{REF} Power-On Time & 1 & ms \\ EXTERNAL REFERENCE INPUT & T_A = 25^\circ C \\ Internal V_{REF} Power-On Time & 1 & ms \\ EXTERNAL REFERENCE INPUT & T_A = 25^\circ C \\ Input Voltage Range & 0.625 & AV_{DD} & V \\ DAC CHANNEL SPECIFICATIONS & V \\ DC Accuracy^7 & H & H \\ Relative Accuracy & \pm 2 & LSB \\ Differential Nonlinearity & \pm 1 \\ Relative Accuracy & \pm 1 & LSB \\ Differential Nonlinearity & \pm 1 \\ Offset Error & 1 & mV \\ Gain Error Mismatch & 0.1 & W & MV \\ Gain Error Mismatch & 0.1 & W & MV \\ Output Voltage Range_0 & 0 to DAC_{REF} & V \\ Output Voltage Range_1 & 0 to 2.5 & V \\ Output Voltage Range_2 & 0 to DACV_{DD} & V \\ \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Differential Mode                         |       |                         | $V_{CM}{}^6\pm V_{REF}/2$      | V      |                                                                     |
| Leakage Current $\pm 1$ $\pm 6$ $\mu A$ Input Capacitance20pFDuring ADC acquisitionON-CHIP VOLTAGE REFERENCE2.5V0.47 $\mu$ F from V <sub>REF</sub> to AGNDOutput Voltage2.5VTA = 25°CAccuracy $\pm 40$ ppm/°CPower Supply Rejection Ratio75dBOutput Impedance70 $\Omega$ $T_A = 25°C$ Internal V <sub>REF</sub> Power-On Time1msEXTERNAL REFERENCE INPUTmsImput Voltage RangeInput Voltage Range0.625AV <sub>oD</sub> VDAC CHANNEL SPECIFICATIONS $E^{\pm 1}$ LSBDC Accuracy <sup>7</sup> 12BitsRelative Accuracy $\pm 1$ LSBOffset Error $\pm 1$ LSBGain Error Mismatch0.1%Output Voltage Range_10 to DACserVDALGG OUTPUTSVDACser range: DACGND to DACV <sub>DO</sub> Output Voltage Range_20 to DACV <sub>DO</sub> VOutput Voltage Range_10 to DACV <sub>DO</sub> VOutput Voltage Range_10 to DACV <sub>DO</sub> V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Single-Ended Mode                         |       |                         | $0 \text{ to } V_{\text{REF}}$ | V      |                                                                     |
| Input Capacitance20pFDuring ADC acquisitionON-CHIP VOLTAGE REFERENCE0.47 μF from Vner to AGNDOutput Voltage2.5V $Accuracy ± 5$ NPAccuracy±40ppm/°CReference Temperature Coefficient±40 $ppm/°C$ Power Supply Rejection Ratio75dBOutput Impedance70 $\Omega$ $T_A = 25°C$ Internal Vare Power-On Time1msEXTERNAL REFERENCE INPUTmsInput Voltage Range0.625AV <sub>DD</sub> VDAC CHANNEL SPECIFICATIONS $C_{ACcuracy'}$ RL = 5 kΩ, CL = 100 pFDC Accuracy'±1LSBGaranteed monotonicOffset Error±1KS2.5 V internal referenceGain Error <sup>6</sup> ±1%% of full scale on DACOANALOG OUTPUTS $C_{ACL}$ VDAC <sub>REF</sub> range: DACGND to DACV <sub>DD</sub> Output Voltage Range_00 to DAC <sub>REF</sub> VDAC <sub>REF</sub> range: DACGND to DACV <sub>DD</sub> Output Voltage Range_10 to 2.5VDAC <sub>REF</sub> range: DACGND to DACV <sub>DD</sub> Output Voltage Range_20 to DACV <sub>DD</sub> VDAC <sub>REF</sub> range: DACGND to DACV <sub>DD</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Leakage Current                           |       | ±1                      | ±б                             | μΑ     |                                                                     |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Input Capacitance                         |       | 20                      |                                | pF     | During ADC acquisition                                              |
| Output Voltage2.5VAccuracy $\pm 5$ mVT_A = 25°CReference Temperature Coefficient $\pm 40$ ppm/°CPower Supply Rejection Ratio75dBOutput Impedance70 $\Omega$ T_A = 25°CInternal V <sub>REF</sub> Power-On Time1msEXTERNAL REFERENCE INPUTmsInput Voltage Range0.625AV <sub>DD</sub> VDAC CHANNEL SPECIFICATIONSVDC Accuracy71BitsResolution12BitsRelative Accuracy $\pm 1$ LSBDifferential Nonlinearity $\pm 15$ mVOffset Error0.1%Gain Error <sup>8</sup> 0.1%Output Voltage Range_00 to DAC <sub>REF</sub> VOutput Voltage Range_10 to DAC <sub>REF</sub> VOutput Voltage Range_20 to DAC <sub>NEF</sub> VOutput Voltage Range_20 to DAC <sub>NEF</sub> VOutput Voltage Range_20 to DAC <sub>NDO</sub> V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ON-CHIP VOLTAGE REFERENCE                 |       |                         |                                |        | 0.47 μF from V <sub>REF</sub> to AGND                               |
| Accuracy $\pm 5$ mV $T_A = 25^{\circ}$ CReference Temperature Coefficient $\pm 40$ ppm/°CPower Supply Rejection Ratio75dBOutput Impedance70 $\Omega$ $T_A = 25^{\circ}$ CInternal V <sub>REF</sub> Power-On Time1msEXTERNAL REFERENCE INPUTmsInput Voltage Range0.625AV <sub>DD</sub> VDAC CHANNEL SPECIFICATIONS $K_{EF} = 5 k\Omega, C_L = 100 \text{ pF}$ DC Accuracy <sup>7</sup> 12BitsResolution12BitsRelative Accuracy $\pm 2$ LSBDifferential Nonlinearity $\pm 1$ LSBGain Error <sup>8</sup> 0.1%Gain Error Mismatch0.1%Output Voltage Range_00 to DAC <sub>REF</sub> VOutput Voltage Range_10 to DAC <sub>NEF</sub> VOutput Voltage Range_20 to DACV <sub>DD</sub> VOutput Voltage Range_20 to DACV <sub>DD</sub> V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Output Voltage                            |       | 2.5                     |                                | V      |                                                                     |
| Reference Temperature Coefficient $\pm 40$ ppm/°CPower Supply Rejection Ratio75dBOutput Impedance70 $\Omega$ $T_A = 25^{\circ}$ CInternal V <sub>REF</sub> Power-On Time1msEXTERNAL REFERENCE INPUTmsInput Voltage Range0.625AV <sub>DD</sub> VDAC CHANNEL SPECIFICATIONS $R_L = 5 k\Omega, C_L = 100 pF$ DC Accuracy <sup>7</sup> 12BitsResolution12LSBDifferential Nonlinearity $\pm 1$ LSBOffset Error $\pm 1$ LSBGain Error <sup>8</sup> 0.1%Output Voltage Range_00 to DAC <sub>REF</sub> VOutput Voltage Range_10 to DAC <sub>REF</sub> VOutput Voltage Range_20 to DAC <sub>ND</sub> V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Accuracy                                  |       |                         | ±5                             | mV     | $T_A = 25^{\circ}C$                                                 |
| Power Supply Rejection Ratio75dBOutput Impedance70 $\Omega$ $T_A = 25^{\circ}C$ Internal VREF Power-On Time1msEXTERNAL REFERENCE INPUTms $T_A = 25^{\circ}C$ Input Voltage Range0.625 $AV_{DD}$ VDAC CHANNEL SPECIFICATIONS $V$ $V$ DAC CHANNEL SPECIFICATIONS $R_L = 5 k\Omega, C_L = 100  pF$ DC Accuracy7 $E^2$ BitsResolution12BitsDifferential Nonlinearity $\pm 1$ LSBOffset Error $\pm 1$ $SB$ Gain Error <sup>8</sup> 0.1%Gain Error Mismatch0.1%Output Voltage Range_00 to DAC_{REF}VOutput Voltage Range_10 to 2.5VOutput Voltage Range_20 to DACVDDVOutput Voltage Range_10 to 2.5VOutput Voltage Range_10 to 2.5VOutput Voltage Range_20 to DACVDDVOutput Impedance2 $\Omega$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Reference Temperature Coefficient         |       | ±40                     |                                | ppm/°C |                                                                     |
| Output Impedance70 $\Omega$ TA = 25°CInternal VREF Power-On Time1msEXTERNAL REFERENCE INPUTmsInput Voltage Range0.625AV <sub>DD</sub> VDAC CHANNEL SPECIFICATIONSVVDAC CHANNEL SPECIFICATIONSImput Voltage RangeNDAC CHANNEL SPECIFICATIONSImput Voltage RangeNDAC CHANNEL SPECIFICATIONSImput Voltage RangeNDAC CHANNEL SPECIFICATIONSImput Voltage RangeNDAC CHANNEL SPECIFICATIONSImput Voltage RangeNDifferential Nonlinearity12BitsDifferential Nonlinearity±1LSBDifferential Nonlinearity±1LSBGain Error <sup>8</sup> ±1%Gain Error Mismatch0.1%Output Voltage Range_00 to DACREFVOutput Voltage Range_10 to 2.5VOutput Voltage Range_20 to DACREFVOutput Voltage Range_20 to DACVDDVOutput Impedance2 $\Omega$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Power Supply Rejection Ratio              |       | 75                      |                                | dB     |                                                                     |
| Internal V <sub>REF</sub> Power-On Time1msEXTERNAL REFERENCE INPUT<br>Input Voltage Range0.625 $AV_{DD}$ VDAC CHANNEL SPECIFICATIONSVVDAC CHANNEL SPECIFICATIONSIRt = 5 k $\Omega$ , CL = 100 pFDC Accuracy7IIIResolution12BitsRelative Accuracy $\pm 2$ LSBDifferential Nonlinearity $\pm 1$ LSBOffset Error $\pm 15$ mVGain Error Mismatch0.1%Output Voltage Range_00 to DAC_{REF}VOutput Voltage Range_10 to 2.5VOutput Voltage Range_20 to DACV_DDVOutput Impedance2 $\Omega$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Output Impedance                          |       | 70                      |                                | Ω      | $T_A = 25^{\circ}C$                                                 |
| EXTERNAL REFERENCE INPUT<br>Input Voltage Range0.625 $AV_{DD}$ VDAC CHANNEL SPECIFICATIONS<br>DC Accuracy7RL = 5 kQ, CL = 100 pFDC Accuracy712BitsResolution12LSBDifferential Nonlinearity $\pm 2$ LSBDifferential Nonlinearity $\pm 1$ LSBGain Error 6 $\pm 1$ %Gain Error 80.1%MALOG OUTPUTS0 to DAC_REFVOutput Voltage Range_00 to 2.5VOutput Voltage Range_10 to 2.5VOutput Voltage Range_20 to DACV_DDVOutput Impedance2Quitput Impedance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Internal V <sub>REF</sub> Power-On Time   |       | 1                       |                                | ms     |                                                                     |
| Input Voltage Range0.625 $AV_{DD}$ VDAC CHANNEL SPECIFICATIONS $R_L = 5 k\Omega, C_L = 100 pF$ DC Accuracy7 $R_L = 5 k\Omega, C_L = 100 pF$ Resolution12BitsRelative Accuracy $\pm 2$ LSBDifferential Nonlinearity $\pm 1$ LSBGain Error8 $\pm 1$ $SB$ Gain Error8 $0.1$ $\%$ Output Voltage Range_0 $0 \text{ to } DAC_{REF}$ $V$ Output Voltage Range_1 $0 \text{ to } 2.5$ $V$ Output Voltage Range_2 $0 \text{ to } DAC_{ND}$ $V$ Output Voltage Range_2 $0 \text{ to } DAC_{ND}$ $V$ Output Voltage Range_2 $0 \text{ to } DAC_{ND}$ $V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | EXTERNAL REFERENCE INPUT                  |       |                         |                                |        |                                                                     |
| DAC CHANNEL SPECIFICATIONS $R_L = 5 k\Omega, C_L = 100 pF$ DC Accuracy712BitsResolution12LSBRelative Accuracy $\pm 2$ LSBDifferential Nonlinearity $\pm 1$ LSBOffset Error $\pm 15$ mV2.5 V internal referenceGain Error <sup>8</sup> $\pm 1$ %Gain Error Mismatch0.1%% of full scale on DAC0ANALOG OUTPUTSVDAC <sub>REF</sub> range: DACGND to DACV <sub>DD</sub> VOutput Voltage Range_10 to 2.5VDAC <sub>REF</sub> range: DACGND to DACV <sub>DD</sub> Output Voltage Range_20 to DACV <sub>DD</sub> VOutput Impedance2 $\Omega$ $\Omega$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Input Voltage Range                       | 0.625 |                         | AV <sub>DD</sub>               | V      |                                                                     |
| DC Accuracy7IIIResolution12BitsRelative Accuracy±2LSBDifferential Nonlinearity±1LSBOffset Error±15mVGain Error <sup>8</sup> ±1%Gain Error Mismatch0.1%Output Voltage Range_00 to DAC_REFVOutput Voltage Range_10 to 2.5VOutput Voltage Range_20 to DACV_DDVOutput Impedance2Ω                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | DAC CHANNEL SPECIFICATIONS                |       |                         |                                |        | $R_L = 5 \text{ k}\Omega$ , $C_L = 100 \text{ pF}$                  |
| Resolution12BitsRelative Accuracy±2LSBDifferential Nonlinearity±1LSBOffset Error±15mVGain Error <sup>8</sup> ±1%Gain Error Mismatch0.1%Output Voltage Range_00 to DACREFVOutput Voltage Range_10 to 2.5VOutput Voltage Range_20 to DACVDDOutput Impedance2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | DC Accuracy <sup>7</sup>                  |       |                         |                                |        |                                                                     |
| Relative Accuracy±2LSBLSBDifferential Nonlinearity±1LSBGuaranteed monotonicOffset Error±15mV2.5 V internal referenceGain Error <sup>8</sup> ±1%%Gain Error Mismatch0.1%% of full scale on DAC0ANALOG OUTPUTSVDACREF range: DACGND to DACV_DDOutput Voltage Range_00 to DACREFVOutput Voltage Range_10 to 2.5VOutput Voltage Range_20 to DACV_DDVOutput Impedance2Ω                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Resolution                                |       | 12                      |                                | Bits   |                                                                     |
| Differential Nonlinearity±1LSBGuaranteed monotonicOffset Error±15mV2.5 V internal referenceGain Error <sup>8</sup> ±1%Gain Error Mismatch0.1%% of full scale on DAC0ANALOG OUTPUTSV%Output Voltage Range_00 to DACREFVOutput Voltage Range_10 to 2.5VOutput Voltage Range_20 to DACVDDVOutput Impedance2Ω                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Relative Accuracy                         |       | ±2                      |                                | LSB    |                                                                     |
| Offset Error±15mV2.5 V internal referenceGain Error <sup>8</sup> ±1%Gain Error Mismatch0.1%% of full scale on DAC0ANALOG OUTPUTSV%Output Voltage Range_00 to DACREFVOutput Voltage Range_10 to 2.5VOutput Voltage Range_20 to DACVDDOutput Impedance2Ω                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Differential Nonlinearity                 |       |                         | ±1                             | LSB    | Guaranteed monotonic                                                |
| Gain Error <sup>8</sup> ±1%Gain Error Mismatch0.1%% of full scale on DAC0ANALOG OUTPUTSOutput Voltage Range_00 to DACREFVDACREF range: DACGND to DACVDDOutput Voltage Range_10 to 2.5VOutput Voltage Range_20 to DACVDDVOutput Impedance2Ω                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Offset Error                              |       |                         | ±15                            | mV     | 2.5 V internal reference                                            |
| Gain Error Mismatch0.1%% of full scale on DAC0ANALOG OUTPUTS </td <td>Gain Error<sup>8</sup></td> <td></td> <td></td> <td>±1</td> <td>%</td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Gain Error <sup>8</sup>                   |       |                         | ±1                             | %      |                                                                     |
| ANALOG OUTPUTS     V     DAC <sub>REF</sub> range: DACGND to DACV <sub>DD</sub> Output Voltage Range_0     0 to DAC <sub>REF</sub> V     DAC <sub>REF</sub> range: DACGND to DACV <sub>DD</sub> Output Voltage Range_1     0 to 2.5     V       Output Voltage Range_2     0 to DACV <sub>DD</sub> V       Output Impedance     2     Ω                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Gain Error Mismatch                       |       | 0.1                     |                                | %      | % of full scale on DAC0                                             |
| Output Voltage Range_00 to DACREFVDACREF range: DACGND to DACVDDOutput Voltage Range_10 to 2.5VOutput Voltage Range_20 to DACVDDVOutput Impedance2Ω                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ANALOG OUTPUTS                            |       |                         |                                |        |                                                                     |
| Output Voltage Range_1     0 to 2.5     V       Output Voltage Range_2     0 to DACV <sub>DD</sub> V       Output Impedance     2     Ω                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Output Voltage Range_0                    |       | 0 to DAC <sub>REF</sub> |                                | V      | DAC <sub>REF</sub> range: DACGND to DACV <sub>DD</sub>              |
| Output Voltage Range_2     0 to DACV <sub>DD</sub> V       Output Impedance     2     Ω                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Output Voltage Range_1                    |       | 0 to 2.5                |                                | V      | -                                                                   |
| Output Impedance 2 $\Omega$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Output Voltage Range_2                    |       | 0 to DACV <sub>DD</sub> |                                | V      |                                                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Output Impedance                          |       | 2                       |                                | Ω      |                                                                     |

## **ABSOLUTE MAXIMUM RATINGS**

AGND = REFGND = DACGND =  $GND_{REF}$ ,  $T_A = 25$ °C, unless otherwise noted.

#### Table 10.

| Parameter                                            | Rating                              |
|------------------------------------------------------|-------------------------------------|
| AV <sub>DD</sub> to IOV <sub>DD</sub>                | –0.3 V to +0.3 V                    |
| AGND to DGND                                         | –0.3 V to +0.3 V                    |
| IOV <sub>DD</sub> to IOGND, AV <sub>DD</sub> to AGND | –0.3 V to +6 V                      |
| Digital Input Voltage to IOGND                       | –0.3 V to +5.3 V                    |
| Digital Output Voltage to IOGND                      | -0.3 V to IOV <sub>DD</sub> + 0.3 V |
| V <sub>REF</sub> to AGND                             | -0.3 V to AV <sub>DD</sub> + 0.3 V  |
| Analog Inputs to AGND                                | $-0.3V$ to $AV_{\text{DD}}+0.3V$    |
| Analog Outputs to AGND                               | -0.3 V to AV <sub>DD</sub> + 0.3 V  |
| Operating Temperature Range, Industrial              | –40°C to +125°C                     |
| Storage Temperature Range                            | –65°C to +150°C                     |
| Junction Temperature                                 | 150°C                               |
| θ <sub>JA</sub> Thermal Impedance                    |                                     |
| 40-Lead LFCSP                                        | 26°C/W                              |
| 49-Ball CSP_BGA                                      | 80°C/W                              |
| 64-Lead LFCSP                                        | 24°C/W                              |
| 64-Ball CSP_BGA                                      | 75°C/W                              |
| 64-Lead LQFP                                         | 47°C/W                              |
| 80-Lead LQFP                                         | 38°C/W                              |
| Peak Solder Reflow Temperature                       |                                     |
| SnPb Assemblies (10 sec to 30 sec)                   | 240°C                               |
| RoHS Compliant Assemblies<br>(20 sec to 40 sec)      | 260°C                               |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

Only one absolute maximum rating can be applied at any one time.

#### **ESD CAUTION**



**ESD (electrostatic discharge) sensitive device.** Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

| Pin No.   |      |      |                                        |                                                                                                                                                                                                                                                                                                            |  |  |
|-----------|------|------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7019/7020 | 7021 | 7022 | Mnemonic                               | Description                                                                                                                                                                                                                                                                                                |  |  |
| 38        | 37   | 36   | ADC0                                   | Single-Ended or Differential Analog Input 0.                                                                                                                                                                                                                                                               |  |  |
| 39        | 38   | 37   | ADC1                                   | Single-Ended or Differential Analog Input 1.                                                                                                                                                                                                                                                               |  |  |
| 40        | 39   | 38   | ADC2/CMP0                              | Single-Ended or Differential Analog Input 2/Comparator Positive Input.                                                                                                                                                                                                                                     |  |  |
| 1         | 40   | 39   | ADC3/CMP1                              | Single-Ended or Differential Analog Input 3 (Buffered Input on ADuC7019)/<br>Comparator Negative Input.                                                                                                                                                                                                    |  |  |
| 2         | 1    | 40   | ADC4                                   | Single-Ended or Differential Analog Input 4.                                                                                                                                                                                                                                                               |  |  |
| _         | 2    | 1    | ADC5                                   | Single-Ended or Differential Analog Input 5.                                                                                                                                                                                                                                                               |  |  |
| _         | 3    | 2    | ADC6                                   | Single-Ended or Differential Analog Input 6.                                                                                                                                                                                                                                                               |  |  |
| -         | 4    | 3    | ADC7                                   | Single-Ended or Differential Analog Input 7.                                                                                                                                                                                                                                                               |  |  |
| _         | -    | 4    | ADC8                                   | Single-Ended or Differential Analog Input 8.                                                                                                                                                                                                                                                               |  |  |
| _         | _    | 5    | ADC9                                   | Single-Ended or Differential Analog Input 9.                                                                                                                                                                                                                                                               |  |  |
| 3         | 5    | 6    | GND <sub>REF</sub>                     | Ground Voltage Reference for the ADC. For optimal performance, the analog power supply should be separated from IOGND and DGND.                                                                                                                                                                            |  |  |
| 4         | 6    | _    | DAC0/ADC12                             | DAC0 Voltage Output/Single-Ended or Differential Analog Input 12.                                                                                                                                                                                                                                          |  |  |
| 5         | 7    | _    | DAC1/ADC13                             | DAC1 Voltage Output/Single-Ended or Differential Analog Input 13.                                                                                                                                                                                                                                          |  |  |
| 6         | _    | _    | DAC2/ADC14                             | DAC2 Voltage Output/Single-Ended or Differential Analog Input 14.                                                                                                                                                                                                                                          |  |  |
| 7         | _    | _    | DAC3/ADC15                             | DAC3 Voltage Output on ADuC7020. On the ADuC7019, a 10 nF capacitor must be connected between this pin and AGND/Single-Ended or Differential Analog Input 15 (see Figure 53).                                                                                                                              |  |  |
| 8         | 8    | 7    | TMS                                    | Test Mode Select, JTAG Test Port Input. Debug and download access.<br>This pin has an internal pull-up resistor to IOV <sub>DD</sub> . In some cases, an external<br>pull-up resistor (~100K) is also required to ensure that the part does not<br>enter an erroneous state.                               |  |  |
| 9         | 9    | 8    | TDI                                    | Test Data In, JTAG Test Port Input. Debug and download access.                                                                                                                                                                                                                                             |  |  |
| 10        | 10   | 9    | BM/P0.0/CMP <sub>out</sub> /PLAI[7]    | Multifunction I/O Pin. Boot Mode (BM). The ADuC7019/20/21/22 enter serial download mode if BM is low at reset and execute code if BM is pulled high at reset through a 1 k $\Omega$ resistor/General-Purpose Input and Output Port 0.0/Voltage Comparator Output/Programmable Logic Array Input Element 7. |  |  |
| 11        | 11   | 10   | P0.6/T1/MRST/PLAO[3]                   | Multifunction Pin. Driven low after reset. General-Purpose Output Port 0.6/<br>Timer1 Input/Power-On Reset Output/Programmable Logic Array Output<br>Element 3.                                                                                                                                            |  |  |
| 12        | 12   | 11   | тск                                    | Test Clock, JTAG Test Port Input. Debug and download access. This pin has an internal pull-up resistor to $IOV_{DD}$ . In some cases an external pull-up resistor (~100K) is also required to ensure that the part does not enter an erroneous state.                                                      |  |  |
| 13        | 13   | 12   | TDO                                    | Test Data Out, JTAG Test Port Output. Debug and download access.                                                                                                                                                                                                                                           |  |  |
| 14        | 14   | 13   | IOGND                                  | Ground for GPIO (see Table 78). Typically connected to DGND.                                                                                                                                                                                                                                               |  |  |
| 15        | 15   | 14   | IOV <sub>DD</sub>                      | 3.3 V Supply for GPIO (see Table 78) and Input of the On-Chip Voltage Regulator.                                                                                                                                                                                                                           |  |  |
| 16        | 16   | 15   | LV <sub>DD</sub>                       | 2.6 V Output of the On-Chip Voltage Regulator. This output must be connected to a 0.47 $\mu F$ capacitor to DGND only.                                                                                                                                                                                     |  |  |
| 17        | 17   | 16   | DGND                                   | Ground for Core Logic.                                                                                                                                                                                                                                                                                     |  |  |
| 18        | 18   | 17   | P0.3/TRST/ADC <sub>BUSY</sub>          | General-Purpose Input and Output Port 0.3/Test Reset, JTAG Test Port Input/<br>ADC <sub>BUSY</sub> Signal Output.                                                                                                                                                                                          |  |  |
| 19        | 19   | 18   | RST                                    | Reset Input, Active Low.                                                                                                                                                                                                                                                                                   |  |  |
| 20        | 20   | 19   | IRQ0/P0.4/PWM <sub>TRIP</sub> /PLAO[1] | Multifunction I/O Pin. External Interrupt Request 0, Active High/General-<br>Purpose Input and Output Port 0.4/PWM Trip External Input/Programmable<br>Logic Array Output Element 1.                                                                                                                       |  |  |
| 21        | 21   | 20   | IRQ1/P0.5/ADC <sub>BUSY</sub> /PLAO[2] | Multifunction I/O Pin. External Interrupt Request 1, Active High/General-<br>Purpose Input and Output Port 0.5/ADC <sub>BUSY</sub> Signal Output/Programmable<br>Logic Array Output Element 2.                                                                                                             |  |  |

## Table 11. Pin Function Descriptions (ADuC7019/ADuC7020/ADuC7021/ADuC7022)

## ADuC7024/ADuC7025



Figure 24. 64-Lead LQFP Pin Configuration (ADuC7024/ADuC7025)

## **TYPICAL PERFORMANCE CHARACTERISTICS**







Figure 33. Typical Worst-Case (Positive (WCP) and Negative (WCN)) DNL Error vs.  $V_{REF}$ ,  $f_{S} = 774$  kSPS

## **MEMORY ORGANIZATION**

The ADuC7019/20/21/22/24/25/26/27/28/29 incorporate two separate blocks of memory: 8 kB of SRAM and 64 kB of on-chip Flash/EE memory. The 62 kB of on-chip Flash/EE memory is available to the user, and the remaining 2 kB are reserved for the factory-configured boot page. These two blocks are mapped as shown in Figure 45.



Figure 45. Physical Memory Map

Note that by default, after a reset, the Flash/EE memory is mirrored at Address 0x00000000. It is possible to remap the SRAM at Address 0x00000000 by clearing Bit 0 of the REMAP MMR. This remap function is described in more detail in the Flash/EE Memory section.

## **MEMORY ACCESS**

The ARM7 core sees memory as a linear array of a  $2^{32}$  byte location where the different blocks of memory are mapped as outlined in Figure 45.

The ADuC7019/20/21/22/24/25/26/27/28/29 memory organizations are configured in little endian format, which means that the least significant byte is located in the lowest byte address, and the most significant byte is in the highest byte address.



## **FLASH/EE MEMORY**

The total 64 kB of Flash/EE memory is organized as  $32 \text{ k} \times 16$  bits; 31 k × 16 bits is user space and 1 k × 16 bits is reserved for the on-chip kernel. The page size of this Flash/EE memory is 512 bytes.

Sixty-two kilobytes of Flash/EE memory are available to the user as code and nonvolatile data memory. There is no distinction between data and program because ARM code shares the same space. The real width of the Flash/EE memory is 16 bits, which means that in ARM mode (32-bit instruction), two accesses to the Flash/EE are necessary for each instruction fetch. It is therefore recommended to use thumb mode when executing from Flash/EE memory for optimum access speed. The maximum access speed for the Flash/EE memory is 41.78 MHz in thumb mode and 20.89 MHz in full ARM mode. More details about Flash/EE access time are outlined in the Execution Time from SRAM and Flash/EE section.

## SRAM

Eight kilobytes of SRAM are available to the user, organized as  $2 \text{ k} \times 32$  bits, that is, two words. ARM code can run directly from SRAM at 41.78 MHz, given that the SRAM array is configured as a 32-bit wide memory array. More details about SRAM access time are outlined in the Execution Time from SRAM and Flash/EE section.

## **MEMORY MAPPED REGISTERS**

The memory mapped register (MMR) space is mapped into the upper two pages of the memory array and accessed by indirect addressing through the ARM7 banked registers.

The MMR space provides an interface between the CPU and all on-chip peripherals. All registers, except the core registers, reside in the MMR area. All shaded locations shown in Figure 47 are unoccupied or reserved locations and should not be accessed by user software. Table 16 shows the full MMR memory map.

The access time for reading from or writing to an MMR depends on the advanced microcontroller bus architecture (AMBA) bus used to access the peripheral. The processor has two AMBA buses: the advanced high performance bus (AHB) used for system modules and the advanced peripheral bus (APB) used for lower performance peripheral. Access to the AHB is one cycle, and access to the APB is two cycles. All peripherals on the ADuC7019/20/21/22/24/25/26/27/28/29 are on the APB except the Flash/EE memory, the GPIOs (see Table 78), and the PWM.

## EXECUTION TIME FROM SRAM AND FLASH/EE

## **Execution from SRAM**

Fetching instructions from SRAM takes one clock cycle; the access time of the SRAM is 2 ns, and a clock cycle is 22 ns minimum. However, if the instruction involves reading or writing data to memory, one extra cycle must be added if the data is in SRAM (or three cycles if the data is in Flash/EE): one cycle to execute the instruction, and two cycles to get the 32-bit data from Flash/EE. A control flow instruction (a branch instruction, for example) takes one cycle to fetch but also takes two cycles to fill the pipeline with the new instructions.

## **Execution from Flash/EE**

Because the Flash/EE width is 16 bits and access time for 16-bit words is 22 ns, execution from Flash/EE cannot be done in one cycle (as can be done from SRAM when the CD Bit = 0). Also, some dead times are needed before accessing data for any value of the CD bit.

In ARM mode, where instructions are 32 bits, two cycles are needed to fetch any instruction when CD = 0. In thumb mode, where instructions are 16 bits, one cycle is needed to fetch any instruction.

Timing is identical in both modes when executing instructions that involve using the Flash/EE for data memory. If the instruction to be executed is a control flow instruction, an extra cycle is needed to decode the new address of the program counter, and then four cycles are needed to fill the pipeline. A data-processing instruction involving only the core register does not require any extra clock cycles. However, if it involves data in Flash/EE, an extra clock cycle is needed to decode the address of the data, and two cycles are needed to get the 32-bit data from Flash/EE. An extra cycle must also be added before fetching another instruction. Data transfer instructions are more complex and are summarized in Table 43.

| Instructions     | Fetch<br>Cycles | Dead<br>Time   | Data Access                         | Dead<br>Time |
|------------------|-----------------|----------------|-------------------------------------|--------------|
| LD <sup>1</sup>  | 2/1             | 1              | 2                                   | 1            |
| LDH              | 2/1             | 1              | 1                                   | 1            |
| LDM/PUSH         | 2/1             | N <sup>2</sup> | $2 \times N^2$                      | $N^1$        |
| STR <sup>1</sup> | 2/1             | 1              | 2 × 20 ns                           | 1            |
| STRH             | 2/1             | 1              | 20 ns                               | 1            |
| STRM/POP         | 2/1             | $N^1$          | $2 \times N \times 20 \text{ ns}^1$ | $N^1$        |

#### Table 43. Execution Cycles in ARM/Thumb Mode

<sup>1</sup>The SWAP instruction combines an LD and STR instruction with only one fetch, giving a total of eight cycles + 40 ns.

 $^2N$  is the amount of data to load or store in the multiple load/store instruction (1 < N  $\leq$  16).

## **RESET AND REMAP**

The ARM exception vectors are all situated at the bottom of the memory array, from Address 0x00000000 to Address 0x00000020, as shown in Figure 62.



By default, and after any reset, the Flash/EE is mirrored at the bottom of the memory array. The remap function allows the programmer to mirror the SRAM at the bottom of the memory array, which facilitates execution of exception routines from SRAM instead of from Flash/EE. This means exceptions are executed twice as fast, being executed in 32-bit ARM mode with 32-bit wide SRAM instead of 16-bit wide Flash/EE memory.

#### **Remap Operation**

When a reset occurs on the ADuC7019/20/21/22/24/25/26/27/ 28/29, execution automatically starts in the factory-programmed, internal configuration code. This kernel is hidden and cannot be accessed by user code. If the part is in normal mode (the BM pin is high), it executes the power-on configuration routine of the kernel and then jumps to the reset vector address, 0x00000000, to execute the user's reset exception routine.

Because the Flash/EE is mirrored at the bottom of the memory array at reset, the reset interrupt routine must always be written in Flash/EE.

The remap is done from Flash/EE by setting Bit 0 of the REMAP register. Caution must be taken to execute this command from Flash/EE, above Address 0x00080020, and not from the bottom of the array because this is replaced by the SRAM.

This operation is reversible. The Flash/EE can be remapped at Address 0x00000000 by clearing Bit 0 of the REMAP MMR. Caution must again be taken to execute the remap function from outside the mirrored area. Any type of reset remaps the Flash/EE memory at the bottom of the array.

## **DESCRIPTION OF THE PWM BLOCK**

A functional block diagram of the PWM controller is shown in Figure 68. The generation of the six output PWM signals on Pin PWM0<sub>H</sub> to Pin PWM2<sub>L</sub> is controlled by the following four important blocks:

- The 3-phase PWM timing unit. The core of the PWM controller, this block generates three pairs of complemented and dead-time-adjusted, center-based PWM signals. This unit also generates the internal synchronization pulse, PWMSYNC. It also controls whether the external PWM<sub>SYNC</sub> pin is used.
- The output control unit. This block can redirect the outputs of the 3-phase timing unit for each channel to either the high-side or low-side output. In addition, the output control unit allows individual enabling/disabling of each of the six PWM output signals.
- The gate drive unit. This block can generate the high frequency chopping and its subsequent mixing with the PWM signals.
- The PWM shutdown controller. This block controls the PWM shutdown via the PWM<sub>TRIP</sub> pin and generates the correct reset signal for the timing unit.

The PWM controller is driven by the ADuC7019/20/21/22/24/ 25/26/27/28/29 core clock frequency and is capable of generating two interrupts to the ARM core. One interrupt is generated on the occurrence of a PWMSYNC pulse, and the other is generated on the occurrence of any PWM shutdown action.

### 3-Phase Timing Unit

### PWM Switching Frequency (PWMDAT0 MMR)

The PWM switching frequency is controlled by the PWM period register, PWMDAT0. The fundamental timing unit of the PWM controller is

 $t_{CORE} = 1/f_{CORE}$ 

where  $f_{CORE}$  is the core frequency of the MicroConverter.

Therefore, for a 41.78 MHz f<sub>CORE</sub>, the fundamental time increment is 24 ns. The value written to the PWMDAT0 register is effectively the number of f<sub>CORE</sub> clock increments in one-half a PWM period. The required PWMDAT0 value is a function of the desired PWM switching frequency (f<sub>PWN</sub>) and is given by

 $PWMDAT0 = f_{CORE}/(2 \times f_{PWM})$ 

Therefore, the PWM switching period, ts, can be written as

 $t_S = 2 \times PWMDAT0 \times t_{CORE}$ 

The largest value that can be written to the 16-bit PWMDAT0 MMR is 0xFFFF = 65,535, which corresponds to a minimum PWM switching frequency of

 $f_{PWM(min)} = 41.78 \times 10^{6}/(2 \times 65,535) = 318.75 \text{ Hz}$ 

Note that PWMDAT0 values of 0 and 1 are not defined and should not be used.

### PWM Switching Dead Time (PWMDAT1 MMR)

The second important parameter that must be set up in the initial configuration of the PWM block is the switching dead time. This is a short delay time introduced between turning off one PWM signal (0H, for example) and turning on the complementary signal (0L). This short time delay is introduced to permit the power switch to be turned off (in this case, 0H) to completely recover its blocking capability before the complementary switch is turned on. This time delay prevents a potentially destructive short-circuit condition from developing across the dc link capacitor of a typical voltage source inverter.

The dead time is controlled by the 10-bit, read/write PWMDAT1 register. There is only one dead-time register that controls the dead time inserted into all three pairs of PWM output signals. The dead time,  $t_D$ , is related to the value in the PWMDAT1 register by

#### $t_D = PWMDAT1 \times 2 \times t_{CORE}$

Therefore, a PWMDAT1 value of 0x00A (= 10), introduces a 426 ns delay between the turn-off on any PWM signal (0H, for example) and the turn-on of its complementary signal (0L). The amount of the dead time can, therefore, be programmed in increments of  $2t_{CORE}$  (or 49 ns for a 41.78 MHz core clock).



Figure 68. Overview of the PWM Controller

## **Output Control Unit**

The operation of the output control unit is controlled by the 9-bit read/write PWMEN register. This register controls two distinct features of the output control unit that are directly useful in the control of electronic counter measures (ECM) or binary decimal counter measures (BDCM). The PWMEN register contains three crossover bits, one for each pair of PWM outputs. Setting Bit 8 of the PWMEN register enables the crossover mode for the 0H/0L pair of PWM signals, setting Bit 7 enables crossover on the 1H/1L pair of PWM signals, and setting Bit 6 enables crossover on the 2H/2L pair of PWM signals. If crossover mode is enabled for any pair of PWM signals, the high-side PWM signal from the timing unit (0H, for example) is diverted to the associated low-side output of the output control unit so that the signal ultimately appears at the PWM0<sub>L</sub> pin. Of course, the corresponding low-side output of the timing unit is also diverted to the complementary high-side output of the output control unit so that the signal appears at the PWM0<sub>H</sub> pin. Following a reset, the three crossover bits are cleared, and the crossover mode is disabled on all three pairs of PWM signals. The PWMEN register also contains six bits (Bit 0 to Bit 5) that can be used to individually enable or disable each of the six PWM outputs. If the associated bit of the PWMEN register is set, the corresponding PWM output is disabled regardless of the corresponding value of the duty cycle register. This PWM output signal remains in the off state as long as the corresponding enable/disable bit of the PWMEN register is set. The implementation of this output enable function is implemented after the crossover function.

Following a reset, all six enable bits of the PWMEN register are cleared, and all PWM outputs are enabled by default. In a manner identical to the duty cycle registers, the PWMEN is latched on the rising edge of the PWMSYNC signal. As a result, changes to this register become effective only at the start of each PWM cycle in single update mode. In double update mode, the PWMEN register can also be updated at the midpoint of the PWM cycle.

In the control of an ECM, only two inverter legs are switched at any time, and often the high-side device in one leg must be switched on at the same time as the low-side driver in a second leg. Therefore, by programming identical duty cycle values for two PWM channels (for example, PWMCH0 = PWMCH1) and setting Bit 7 of the PWMEN register to cross over the 1H/1L pair of PWM signals, it is possible to turn on the high-side switch of Phase A and the low-side switch of Phase B at the same time. In the control of ECM, it is usual for the third inverter leg (Phase C in this example) to be disabled for a number of PWM cycles. This function is implemented by disabling both the 2H and 2L PWM outputs by setting Bit 0 and Bit 1 of the PWMEN register.

This situation is illustrated in Figure 71, where it can be seen that both the 0H and 1L signals are identical because PWMCH0 = PWMCH1 and the crossover bit for Phase B is set.

## ADuC7019/20/21/22/24/25/26/27/28/29



In addition, the other four signals (0L, 1H, 2H, and 2L) have been disabled by setting the appropriate enable/disable bits of the PWMEN register. In Figure 71, the appropriate value for the PWMEN register is 0x00A7. In normal ECM operation, each inverter leg is disabled for certain periods of time to change the PWMEN register based on the position of the rotor shaft (motor commutation).

#### **Gate Drive Unit**

The gate drive unit of the PWM controller adds features that simplify the design of isolated gate-drive circuits for PWM inverters. If a transformer-coupled, power device, gate-drive amplifier is used, the active PWM signal must be chopped at a high frequency. The 16-bit read/write PWMCFG register programs this high frequency chopping mode. The chopped active PWM signals can be required for the high-side drivers only, the low-side drivers only, or both the high-side and lowside switches. Therefore, independent control of this mode for both high-side and low-side switches is included with two separate control bits in the PWMCFG register.

Typical PWM output signals with high frequency chopping enabled on both high-side and low-side signals are shown in Figure 72. Chopping of the high-side PWM outputs (0H, 1H, and 2H) is enabled by setting Bit 8 of the PWMCFG register. Chopping of the low-side PWM outputs (0L, 1L, and 2L) is enabled by setting Bit 9 of the PWMCFG register. The high chopping frequency is controlled by the 8-bit word (GDCLK) placed in Bit 0 to Bit 7 of the PWMCFG register. The period of this high frequency carrier is

 $t_{CHOP} = (4 \times (GDCLK + 1)) \times t_{CORE}$ 

The chopping frequency is, therefore, an integral subdivision of the MicroConverter core frequency

 $f_{CHOP} = f_{CORE}/(4 \times (GDCLK + 1))$ 

The GDCLK value can range from 0 to 255, corresponding to a programmable chopping frequency rate of 40.8 kHz to 10.44 MHz for a 41.78 MHz core frequency. The gate drive features must be programmed before operation of the PWM controller and are typically not changed during normal operation of the PWM controller. Following a reset, all bits of the PWMCFG register are cleared so that high frequency chopping is disabled, by default.



Figure 72. Typical PWM Signals with High Frequency Gate Chopping Enabled on Both High-Side and Low-Side Switches

### **PWM Shutdown**

In the event of external fault conditions, it is essential that the PWM system be instantaneously shut down in a safe fashion. A low level on the PWM<sub>TRIP</sub> pin provides an instantaneous, asynchronous (independent of the MicroConverter core clock) shutdown of the PWM controller. All six PWM outputs are placed in the off state, that is, in low state. In addition, the PWMSYNC pulse is disabled. The PWM<sub>TRIP</sub> pin has an internal pull-down resistor to disable the PWM if the pin becomes disconnected. The state of the PWM<sub>TRIP</sub> pin can be read from Bit 3 of the PWMSTA register.

If a PWM shutdown command occurs, a PWMTRIP interrupt is generated, and internal timing of the 3-phase timing unit of the PWM controller is stopped. Following a PWM shutdown, the PWM can be reenabled (in a PWMTRIP interrupt service routine, for example) only by writing to all of the PWMDAT0, PWMCH0, PWMCH1, and PWMCH2 registers. Provided that the external fault is cleared and the PWMTRIP is returned to a high level, the internal timing of the 3-phase timing unit resumes, and new duty-cycle values are latched on the next PWMSYNC boundary.

Note that the PWMTRIP interrupt is available in IRQ only, and the PWMSYNC interrupt is available in FIQ only. Both interrupts share the same bit in the interrupt controller. Therefore, only one of the interrupts can be used at a time. See the Interrupt System section for further details.

### **PWM MMRs Interface**

The PWM block is controlled via the MMRs described in this section.

#### Table 66. PWMCON Register

| Name   | Address    | Default Value | Access |
|--------|------------|---------------|--------|
| PWMCON | 0xFFFFFC00 | 0x0000        | R/W    |

PWMCON is a control register that enables the PWM and chooses the update rate.

#### Table 67. PWMCON MMR Bit Descriptions

| Bit | Name        | Description                                                                                                                                                    |
|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 |             | Reserved.                                                                                                                                                      |
| 4   | PWM_SYNCSEL | External sync select. Set to use external sync. Cleared to use internal sync.                                                                                  |
| 3   | PWM_EXTSYNC | External sync select. Set to select<br>external synchronous sync signal.<br>Cleared for asynchronous sync signal.                                              |
| 2   | PWMDBL      | Double update mode. Set to 1 by user<br>to enable double update mode.<br>Cleared to 0 by the user to enable<br>single update mode.                             |
| 1   | PWM_SYNC_EN | PWM synchronization enable. Set by<br>user to enable synchronization. Cleared<br>by user to disable synchronization.                                           |
| 0   | PWMEN       | PWM enable bit. Set to 1 by user to<br>enable the PWM. Cleared to 0 by user<br>to disable the PWM. Also cleared<br>automatically with PWMTRIP<br>(PWMSTA MMR). |

#### Table 68. PWMSTA Register

| Name   | Address    | Default Value | Access |
|--------|------------|---------------|--------|
| PWMSTA | 0xFFFFFC04 | 0x0000        | R/W    |

PWMSTA reflects the status of the PWM.

### Table 69. PWMSTA MMR Bit Descriptions

| Bit   | Name       | Description                                                                                                                                                                               |
|-------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:10 |            | Reserved.                                                                                                                                                                                 |
| 9     | PWMSYNCINT | PWM sync interrupt bit. Writing a 1 to this bit clears this interrupt.                                                                                                                    |
| 8     | PWMTRIPINT | PWM trip interrupt bit. Writing a 1 to this bit clears this interrupt.                                                                                                                    |
| 3     | PWMTRIP    | Raw signal from the PWM <sub>TRIP</sub> pin.                                                                                                                                              |
| 2:1   |            | Reserved.                                                                                                                                                                                 |
| 0     | PWMPHASE   | PWM phase bit. Set to 1 by the Micro-<br>Converter when the timer is counting<br>down (first half). Cleared to 0 by the<br>MicroConverter when the timer is<br>counting up (second half). |

#### Table 70. PWMCFG Register

| Name   | Address    | Default Value | Access |
|--------|------------|---------------|--------|
| PWMCFG | 0xFFFFFC10 | 0x0000        | R/W    |
|        |            |               |        |

PWMCFG is a gate chopping register.

#### Table 71. PWMCFG MMR Bit Descriptions

| Bit   | Name   | Description                          |
|-------|--------|--------------------------------------|
| 15:10 |        | Reserved.                            |
| 9     | CHOPLO | Low-side gate chopping enable bit.   |
| 8     | CHOPHI | High-side gate chopping enable bit.  |
| 7:0   | GDCLK  | PWM gate chopping period (unsigned). |

#### Table 72. PWMEN Register

| Name  | Address    | Default Value | Access |
|-------|------------|---------------|--------|
| PWMEN | 0xFFFFFC20 | 0x0000        | R/W    |

PWMEN allows enabling of channel outputs and crossover. See its bit definitions in Table 73.

#### Table 73. PWMEN MMR Bit Descriptions

| Bit | Name      | Description                                                                                                                                                        |
|-----|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8   | 0H0L_XOVR | Channel 0 output crossover enable bit.<br>Set to 1 by user to enable Channel 0 output<br>crossover. Cleared to 0 by user to disable<br>Channel 0 output crossover. |
| 7   | 1H1L_XOVR | Channel 1 output crossover enable bit.<br>Set to 1 by user to enable Channel 1 output<br>crossover. Cleared to 0 by user to disable<br>Channel 1 output crossover. |
| 6   | 2H2L_XOVR | Channel 2 output crossover enable bit.<br>Set to 1 by user to enable Channel 2 output<br>crossover. Cleared to 0 by user to disable<br>Channel 2 output crossover. |
| 5   | OL_EN     | 0L output enable bit. Set to 1 by user to<br>disable the 0L output of the PWM. Cleared to 0<br>by user to enable the 0L output of the PWM.                         |
| 4   | OH_EN     | 0H output enable bit. Set to 1 by user to<br>disable the 0H output of the PWM. Cleared to<br>0 by user to enable the 0H output of the PWM.                         |
| 3   | 1L_EN     | 1L output enable bit. Set to 1 by user to disable the 1L output of the PWM. Cleared to 0 by user to enable the 1L output of the PWM.                               |
| 2   | 1H_EN     | 1H Output Enable Bit. Set to 1 by user to disable the 1H output of the PWM. Cleared to 0 by user to enable the 1H output of the PWM.                               |
| 1   | 2L_EN     | 2L output enable bit. Set to 1 by user to<br>disable the 2L output of the PWM. Cleared to 0<br>by user to enable the 2L output of the PWM.                         |
| 0   | 2H_EN     | 2H output enable bit. Set to 1 by user to disable the 2H output of the PWM. Cleared to 0 by user to enable the 2H output of the PWM.                               |

#### Table 74. PWMDAT0 Register

| Name    | Address    | Default Value | Access |
|---------|------------|---------------|--------|
| PWMDAT0 | 0xFFFFFC08 | 0x0000        | R/W    |
|         |            |               |        |

PWMDAT0 is an unsigned 16-bit register for switching period.

#### Table 75. PWMDAT1 Register

| Name              | Address | Default Value | Access |  |
|-------------------|---------|---------------|--------|--|
| PWMDAT1 0xFFFFC0C |         | 0x0000        | R/W    |  |

PWMDAT1 is an unsigned 10-bit register for dead time.

#### Table 76. PWMCHx Registers

| Name Address |            | Default Value | Access |
|--------------|------------|---------------|--------|
| PWMCH0       | 0xFFFFFC14 | 0x0000        | R/W    |
| PWMCH1       | 0xFFFFFC18 | 0x0000        | R/W    |
| PWMCH2       | 0xFFFFFC1C | 0x0000        | R/W    |

PWMCH0, PWMCH1, and PWMCH2 are channel duty cycles for the three phases.

#### Table 77. PWMDAT2 Register

|              | 8          |               |        |  |  |  |
|--------------|------------|---------------|--------|--|--|--|
| Name Address |            | Default Value | Access |  |  |  |
| PWMDAT2      | 0xFFFFFC24 | 0x0000        | R/W    |  |  |  |

PWMDAT2 is an unsigned 10-bit register for PWM sync pulse width.

### **GENERAL-PURPOSE INPUT/OUTPUT**

The ADuC7019/20/21/22/24/25/26/27/28/29 provide 40 general-purpose, bidirectional I/O (GPIO) pins. All I/O pins are 5 V tolerant, meaning the GPIOs support an input voltage of 5 V.

In general, many of the GPIO pins have multiple functions (see Table 78 for the pin function definitions). By default, the GPIO pins are configured in GPIO mode.

All GPIO pins have an internal pull-up resistor (of about 100 k $\Omega$ ), and their drive capability is 1.6 mA. Note that a maximum of 20 GPIOs can drive 1.6 mA at the same time. Using the GPxPAR registers, it is possible to enable/disable the pull-up resistors for the following ports: P0.0, P0.4, P0.5, P0.6, P0.7, and the eight GPIOs of P1.

The 40 GPIOs are grouped in five ports, Port 0 to Port 4 (Port x). Each port is controlled by four or five MMRs.

Note that the kernel changes P0.6 from its default configuration at reset (MRST) to GPIO mode. If MRST is used for external circuitry, an external pull-up resistor should be used to ensure that the level on P0.6 does not drop when the kernel switches mode. Otherwise, P0.6 goes low for the reset period. For example, if MRST is required for power-down, it can be reconfigured in GP0CON MMR.

The input level of any GPIO can be read at any time in the GPxDAT MMR, even when the pin is configured in a mode other than GPIO. The PLA input is always active.

When the ADuC7019/20/21/22/24/25/26/27/28/29 part enters a power-saving mode, the GPIO pins retain their state.

#### Table 116. COMIID1 MMR Bit Descriptions

| Bit 3:1<br>Status | Bit 0 |          |                                         | Clearing                                  |
|-------------------|-------|----------|-----------------------------------------|-------------------------------------------|
| Bits              | NINT  | Priority | Definition                              | Operation                                 |
| 000               | 1     |          | No interrupt                            |                                           |
| 110               | 0     | 2        | Matching network<br>address             | Read COMRX                                |
| 101               | 0     | 3        | Address<br>transmitted,<br>buffer empty | Write data to<br>COMTX or<br>read COMIID0 |
| 011               | 0     | 1        | Receive line status<br>interrupt        | Read<br>COMSTA0                           |
| 010               | 0     | 2        | Receive buffer full<br>interrupt        | Read COMRX                                |
| 001               | 0     | 3        | Transmit buffer<br>empty interrupt      | Write data to<br>COMTX or<br>read COMIID0 |
| 000               | 0     | 4        | Modem status<br>interrupt               | Read<br>COMSTA1                           |

Note that to receive a network address interrupt, the slave must ensure that Bit 0 of COMIEN0 (enable receive buffer full interrupt) is set to 1.

#### Table 117. COMADR Register

| Name Address |            | Default Value | Access |
|--------------|------------|---------------|--------|
| COMADR       | 0xFFFF0728 | 0xAA          | R/W    |

COMADR is an 8-bit, read/write network address register that holds the address checked for by the network addressable UART. Upon receiving this address, the device interrupts the processor and/or sets the appropriate status bit in COMIID1.

#### SERIAL PERIPHERAL INTERFACE

The ADuC7019/20/21/22/24/25/26/27/28/29 integrate a complete hardware serial peripheral interface (SPI) on-chip. SPI is an industry standard, synchronous serial interface that allows eight bits of data to be synchronously transmitted and simultaneously received, that is, full duplex up to a maximum bit rate of 3.48 Mb, as shown in Table 118. The SPI interface is not operational with core clock divider (CD) bits. POWCON[2:0] = 6 or 7 in master mode.

The SPI port can be configured for master or slave operation. and typically consists of four pins: MISO (P1.5), MOSI (P1.6), SCLK (P1.4), and  $\overline{CS}$  (P1.7).

On the transmit side, the SPITX register (and a TX shift register outside it) loads data onto the transmit pin (in slave mode, MISO; in master mode, MOSI). The transmit status bit, Bit 0, in SPISTA indicates whether there is valid data in the SPITX register.

Similarly, the receive data path consists of the SPIRX register (and an RX shift register). SPISTA, Bit 3 indicates whether there is valid data in the SPIRX register. If valid data in the SPIRX register is overwritten or if valid data in the RX shift register is discarded, SPISTA, Bit 5 (the overflow bit) is set.

#### MISO (Master In, Slave Out) Pin

The MISO pin is configured as an input line in master mode and an output line in slave mode. The MISO line on the master (data in) should be connected to the MISO line in the slave device (data out). The data is transferred as byte wide (8-bit) serial data, MSB first.

#### MOSI (Master Out, Slave In) Pin

The MOSI pin is configured as an output line in master mode and an input line in slave mode. The MOSI line on the master (data out) should be connected to the MOSI line in the slave device (data in). The data is transferred as byte wide (8-bit) serial data, MSB first.

#### SCLK (Serial Clock I/O) Pin

The master serial clock (SCLK) is used to synchronize the data being transmitted and received through the MOSI SCLK period. Therefore, a byte is transmitted/received after eight SCLK periods. The SCLK pin is configured as an output in master mode and as an input in slave mode.

In master mode, the polarity and phase of the clock are controlled by the SPICON register, and the bit rate is defined in the SPIDIV register as follows:

$$f_{SERIAL CLOCK} = \frac{f_{UCLK}}{2 \times (1 + SPIDIV)}$$

The maximum speed of the SPI clock is dependent on the clock divider bits and is summarized in Table 118.

| Table 118. SPI | Speed vs. ( | Clock Divider | Bits in 1 | Master Mode |
|----------------|-------------|---------------|-----------|-------------|
|----------------|-------------|---------------|-----------|-------------|

| CD Bits             | 0     | 1     | 2     | 3     | 4     | 5     |
|---------------------|-------|-------|-------|-------|-------|-------|
| SPIDIV in Hex       | 0x05  | 0x0B  | 0x17  | 0x2F  | 0x5F  | 0xBF  |
| SPI dpeed<br>in MHz | 3.482 | 1.741 | 0.870 | 0.435 | 0.218 | 0.109 |

In slave mode, the SPICON register must be configured with the phase and polarity of the expected input clock. The slave accepts data from an external master up to 10.4 Mb at CD = 0. The formula to determine the maximum speed is as follows:

$$f_{SERIAL CLOCK} = \frac{f_{HCLK}}{4}$$

In both master and slave modes, data is transmitted on one edge of the SCL signal and sampled on the other. Therefore, it is important that the polarity and phase be configured the same for the master and slave devices.

### Chip Select (CS Input) Pin

In SPI slave mode, a transfer is initiated by the assertion of CS, which is an active low input signal. The SPI port then transmits and receives 8-bit data until the transfer is concluded by deassertion of  $\overline{\text{CS}}$ . In slave mode,  $\overline{\text{CS}}$  is always an input.

#### SPI Registers

The following MMR registers are used to control the SPI interface: SPISTA, SPIRX, SPITX, SPIDIV, and SPICON.

#### Table 119. SPISTA Register

| Name   | Address    | Default Value | Access |
|--------|------------|---------------|--------|
| SPISTA | 0xFFFF0A00 | 0x00          | R      |

SPISTA is an 8-bit read-only status register. Only Bit 1 or Bit 4 of this register generates an interrupt. Bit 6 of the SPICON register determines which bit generates the interrupt.

#### Table 120. SPISTA MMR Bit Descriptions

| Bit | Description                                                                                                                                                                 |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | Reserved.                                                                                                                                                                   |
| 5   | SPIRX data register overflow status bit. Set if SPIRX is overflowing. Cleared by reading the SPIRX register.                                                                |
| 4   | SPIRX data register IRQ. Set automatically if Bit 3 or Bit 5 is set. Cleared by reading the SPIRX register.                                                                 |
| 3   | SPIRX data register full status bit. Set automatically if a valid data is present in the SPIRX register. Cleared by reading the SPIRX register.                             |
| 2   | SPITX data register underflow status bit. Set auto-<br>matically if SPITX is underflowing. Cleared by writing in<br>the SPITX register.                                     |
| 1   | SPITX data register IRQ. Set automatically if Bit 0 is clear<br>or Bit 2 is set. Cleared by writing in the SPITX register or if<br>finished transmission disabling the SPI. |
| 0   | SPITX data register empty status bit. Set by writing to<br>SPITX to send data. This bit is set during transmission of<br>data. Cleared when SPITX is empty.                 |

## ADuC7019/20/21/22/24/25/26/27/28/29

#### Table 121. SPIRX Register

| Name  | Address    | Default Value | Access |
|-------|------------|---------------|--------|
| SPIRX | 0xFFFF0A04 | 0x00          | R      |

SPIRX is an 8-bit, read-only receive register.

#### Table 122. SPITX Register

| Name  | Address    | Default Value | Access |
|-------|------------|---------------|--------|
| SPITX | 0xFFFF0A08 | 0x00          | W      |

SPITX is an 8-bit, write-only transmit register.

#### Table 123. SPIDIV Register

| Name   | Address    | Default Value | Access |
|--------|------------|---------------|--------|
| SPIDIV | 0xFFFF0A0C | 0x1B          | R/W    |

SPIDIV is an 8-bit, serial clock divider register.

#### Table 124. SPICON Register

| Name   | Address    | Default Value | Access |
|--------|------------|---------------|--------|
| SPICON | 0xFFFF0A10 | 0x0000        | R/W    |

SPICON is a 16-bit control register.

| Bit   | Description                     | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:13 | Reserved                        | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 12    | Continuous transfer enable      | Set by user to enable continuous transfer. In master mode, the transfer continues until no valid data is available in the TX register. $\overline{CS}$ is asserted and remains asserted for the duration of each 8-bit serial transfer until TX is empty. Cleared by user to disable continuous transfer. Each transfer consists of a single 8-bit serial transfer. If valid data exists in the SPITX register, then a new transfer is initiated after a stall period. |
| 11    | Loop back enable                | Set by user to connect MISO to MOSI and test software. Cleared by user to be in normal mode.                                                                                                                                                                                                                                                                                                                                                                           |
| 10    | Slave MISO output enable        | Set this bit to disable the output driver on the MISO pin. The MISO pin becomes open drain when this bit is set. Clear this bit for MISO to operate as normal.                                                                                                                                                                                                                                                                                                         |
| 9     | Clip select output enable       | Set by user in master mode to disable the chip select output. cleared by user to enable the chip select output.<br>P1.7 should be configured as $\overline{^{CS}}$ before SPICON is configured as a master when the chip select output enabled is also selected.                                                                                                                                                                                                       |
| 8     | SPIRX overflow overwrite enable | Set by user, the valid data in the RX register is overwritten by the new serial byte received. Cleared by user, the new serial byte received is discarded.                                                                                                                                                                                                                                                                                                             |
| 7     | SPITX underflow mode            | Set by user to transmit 0. Cleared by user to transmit the previous data.                                                                                                                                                                                                                                                                                                                                                                                              |
| 6     | Transfer and interrupt mode     | Set by user to initiate transfer with a write to the SPITX register. Interrupt occurs only when TX is empty.<br>Cleared by user to initiate transfer with a read of the SPIRX register. Interrupt occurs only when RX is full.                                                                                                                                                                                                                                         |
| 5     | LSB first transfer enable bit   | Set by user, the LSB is transmitted first. Cleared by user, the MSB is transmitted first.                                                                                                                                                                                                                                                                                                                                                                              |
| 4     | Reserved                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 3     | Serial clock polarity mode bit  | Set by user, the serial clock idles high. Cleared by user, the serial clock idles low.                                                                                                                                                                                                                                                                                                                                                                                 |
| 2     | Serial clock phase mode bit     | Set by user, the serial clock pulses at the beginning of each serial bit transfer. Cleared by user, the serial clock pulses at the end of each serial bit transfer.                                                                                                                                                                                                                                                                                                    |
| 1     | Master mode enable bit          | Set by user to enable master mode. Cleared by user to enable slave mode.                                                                                                                                                                                                                                                                                                                                                                                               |
| 0     | SPI enable bit                  | Set by user to enable the SPI. Cleared by user to disable the SPI.                                                                                                                                                                                                                                                                                                                                                                                                     |

#### Table 125. SPICON MMR Bit Descriptions

## I<sup>2</sup>C-COMPATIBLE INTERFACES

## The ADuC7019/20/21/22/24/25/26/27/28/29 support two

licensed I<sup>2</sup>C interfaces. The I<sup>2</sup>C interfaces are both implemented as a hard-ware master and a full slave interface. Because the two I<sup>2</sup>C inter-faces are identical, this data sheet describes only I2C0 in detail. Note that the two masters and one of the slaves have individual interrupts (see the Interrupt System section).

Note that when configured as an I<sup>2</sup>C master device, the ADuC7019/20/21/22/24/25/26/27/28/29 cannot generate a repeated start condition.

The two GPIO pins used for data transfer, SDAx and SCLx, are configured in a wired-AND format that allows arbitration in a multimaster system. These pins require external pull-up resistors. Typical pull-up values are 10 k $\Omega$ .

The I<sup>2</sup>C bus peripheral address in the I<sup>2</sup>C bus system is programmed by the user. This ID can be modified any time a transfer is not in progress. The user can configure the interface to respond to four slave addresses.

The transfer sequence of an I<sup>2</sup>C system consists of a master device initiating a transfer by generating a start condition while the bus is idle. The master transmits the slave device address and the direction of the data transfer during the initial address transfer. If the master does not lose arbitration and the slave acknowledges, the data transfer is initiated. This continues until the master issues a stop condition and the bus becomes idle.

The I<sup>2</sup>C peripheral can be configured only as a master or slave at any given time. The same I<sup>2</sup>C channel cannot simultaneously support master and slave modes.

#### **Serial Clock Generation**

The I<sup>2</sup>C master in the system generates the serial clock for a transfer. The master channel can be configured to operate in fast mode (400 kHz) or standard mode (100 kHz).

The bit rate is defined in the I2C0DIV MMR as follows:

$$f_{SERIAL CLOCK} = \frac{f_{UCLK}}{(2 + DIVH) + (2 + DIVL)}$$

where:

 $f_{UCLK}$  = clock before the clock divider. DIVH = the high period of the clock. DIVL = the low period of the clock.

Thus, for 100 kHz operation,

DIVH = DIVL = 0xCF

and for 400 kHz,

$$DIVH = 0x28, DIVL = 0x3C$$

The I2CxDIV registers correspond to DIVH:DIVL.

### **Slave Addresses**

The registers I2C0ID0, I2C0ID1, I2C0ID2, and I2C0ID3 contain the device IDs. The device compares the four I2C0IDx registers to the address byte. To be correctly addressed, the seven MSBs of either ID register must be identical to that of the seven MSBs of the first received address byte. The LSB of the ID registers (the transfer direction bit) is ignored in the process of address recognition.

#### I<sup>2</sup>C Registers

The I<sup>2</sup>C peripheral interface consists of 18 MMRs, which are discussed in this section.

#### Table 126. I2CxMSTA Registers

| Name     | Address    | Default Value | Access |
|----------|------------|---------------|--------|
| I2C0MSTA | 0xFFFF0800 | 0x00          | R/W    |
| I2C1MSTA | 0xFFFF0900 | 0x00          | R/W    |

I2CxMSTA are status registers for the master channel.

#### Table 127. I2C0MSTA MMR Bit Descriptions

|     | Access |                                                                                                                                                                                        |
|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Туре   | Description                                                                                                                                                                            |
| 7   | R/W    | Master transmit FIFO flush. Set by user to flush<br>the master Tx FIFO. Cleared automatically after<br>the master Tx FIFO is flushed. This bit also<br>flushes the slave receive FIFO. |
| 6   | R      | Master busy. Set automatically if the master is busy. Cleared automatically.                                                                                                           |
| 5   | R      | Arbitration loss. Set in multimaster mode if another master has the bus. Cleared when the bus becomes available.                                                                       |
| 4   | R      | No ACK. Set automatically if there is no<br>acknowledge of the address by the slave<br>device. Cleared automatically by reading the<br>I2C0MSTA register.                              |
| 3   | R      | Master receive IRQ. Set after receiving data.<br>Cleared automatically by reading the I2C0MRX<br>register.                                                                             |
| 2   | R      | Master transmit IRQ. Set at the end of a transmission. Cleared automatically by writing to the I2C0MTX register.                                                                       |
| 1   | R      | Master transmit FIFO underflow. Set<br>automatically if the master transmit FIFO is<br>underflowing. Cleared automatically by<br>writing to the I2COMTX register                       |
| 0   | R      | Master TX FIFO not full. Set automatically if the slave transmit FIFO is not full. Cleared automatically by writing twice to the I2C0STX register.                                     |

#### Table 128. I2CxSSTA Registers

| Name     | Address    | Default Value | Access |
|----------|------------|---------------|--------|
| I2C0SSTA | 0xFFFF0804 | 0x01          | R      |
| I2C1SSTA | 0xFFFF0904 | 0x01          | R      |

I2CxSSTA are status registers for the slave channel.

## **PROGRAMMABLE LOGIC ARRAY (PLA)**

Every ADuC7019/20/21/22/24/25/26/27/28/29 integrates a fully programmable logic array (PLA) that consists of two independent but interconnected PLA blocks. Each block consists of eight PLA elements, giving each part a total of 16 PLA elements.

Each PLA element contains a two-input lookup table that can be configured to generate any logic output function based on two inputs and a flip-flop. This is represented in Figure 76.



In total, 30 GPIO pins are available on each ADuC7019/20/21/ 22/24/25/26/27/28/29 for the PLA. These include 16 input pins and 14 output pins, which msut be configured in the GPxCON register as PLA pins before using the PLA. Note that the comparator output is also included as one of the 16 input pins.

The PLA is configured via a set of user MMRs. The output(s) of the PLA can be routed to the internal interrupt system, to the  $\overline{\text{CONV}_{\text{START}}}$  signal of the ADC, to an MMR, or to any of the 16 PLA output pins.

The two blocks can be interconnected as follows:

- Output of Element 15 (Block 1) can be fed back to Input 0 of Mux 0 of Element 0 (Block 0).
- Output of Element 7 (Block 0) can be fed back to the Input 0 of Mux 0 of Element 8 (Block 1).

| PLA Block 0 |       |        | PLA Block 1 |       |        |
|-------------|-------|--------|-------------|-------|--------|
| Element     | Input | Output | Element     | Input | Output |
| 0           | P1.0  | P1.7   | 8           | P3.0  | P4.0   |
| 1           | P1.1  | P0.4   | 9           | P3.1  | P4.1   |
| 2           | P1.2  | P0.5   | 10          | P3.2  | P4.2   |
| 3           | P1.3  | P0.6   | 11          | P3.3  | P4.3   |
| 4           | P1.4  | P0.7   | 12          | P3.4  | P4.4   |
| 5           | P1.5  | P2.0   | 13          | P3.5  | P4.5   |
| 6           | P1.6  | P2.1   | 14          | P3.6  | P4.6   |
| 7           | P0.0  | P2.2   | 15          | P3.7  | P4.7   |

#### Table 145. Element Input/Output

#### **PLA MMRs Interface**

The PLA peripheral interface consists of the 22 MMRs described in this section.

| Table 140. PLAELINIX Registers |            |               |        |  |
|--------------------------------|------------|---------------|--------|--|
| Name                           | Address    | Default Value | Access |  |
| PLAELM0                        | 0xFFFF0B00 | 0x0000        | R/W    |  |
| PLAELM1                        | 0xFFFF0B04 | 0x0000        | R/W    |  |
| PLAELM2                        | 0xFFFF0B08 | 0x0000        | R/W    |  |
| PLAELM3                        | 0xFFFF0B0C | 0x0000        | R/W    |  |
| PLAELM4                        | 0xFFFF0B10 | 0x0000        | R/W    |  |
| PLAELM5                        | 0xFFFF0B14 | 0x0000        | R/W    |  |
| PLAELM6                        | 0xFFFF0B18 | 0x0000        | R/W    |  |
| PLAELM7                        | 0xFFFF0B1C | 0x0000        | R/W    |  |
| PLAELM8                        | 0xFFFF0B20 | 0x0000        | R/W    |  |
| PLAELM9                        | 0xFFFF0B24 | 0x0000        | R/W    |  |
| PLAELM10                       | 0xFFFF0B28 | 0x0000        | R/W    |  |
| PLAELM11                       | 0xFFFF0B2C | 0x0000        | R/W    |  |
| PLAELM12                       | 0xFFFF0B30 | 0x0000        | R/W    |  |
| PLAELM13                       | 0xFFFF0B34 | 0x0000        | R/W    |  |
| PLAELM14                       | 0xFFFF0B38 | 0x0000        | R/W    |  |
| PLAELM15                       | 0xFFFF0B3C | 0x0000        | R/W    |  |

Table 14C DI AEI Mar Dassisteres

PLAELMx are Element 0 to Element 15 control registers. They configure the input and output mux of each element, select the function in the lookup table, and bypass/use the flip-flop. See Table 147 and Table 152.

#### Table 147. PLAELMx MMR Bit Descriptions

| Bit   | Value | Description                                                                                                                        |
|-------|-------|------------------------------------------------------------------------------------------------------------------------------------|
| 31:11 |       | Reserved.                                                                                                                          |
| 10:9  |       | Mux 0 control (see Table 152).                                                                                                     |
| 8:7   |       | Mux 1 control (see Table 152).                                                                                                     |
| 6     |       | Mux 2 control. Set by user to select the output<br>of Mux 0. Cleared by user to select the bit value<br>from PLADIN.               |
| 5     |       | Mux 3 control. Set by user to select the input<br>pin of the particular element. Cleared by user to<br>select the output of Mux 1. |
| 4:1   |       | Lookup table control.                                                                                                              |
|       | 0000  | 0.                                                                                                                                 |
|       | 0001  | NOR.                                                                                                                               |
|       | 0010  | B AND NOT A.                                                                                                                       |
|       | 0011  | NOT A.                                                                                                                             |
|       | 0100  | A AND NOT B.                                                                                                                       |
|       | 0101  | NOT B.                                                                                                                             |
|       | 0110  | EXOR.                                                                                                                              |
|       | 0111  | NAND.                                                                                                                              |
|       | 1000  | AND.                                                                                                                               |
|       | 1001  | EXNOR.                                                                                                                             |
|       | 1010  | В.                                                                                                                                 |
|       | 1011  | NOT A OR B.                                                                                                                        |
|       | 1100  | Α.                                                                                                                                 |
|       | 1101  | A OR NOT B.                                                                                                                        |
|       | 1110  | OR.                                                                                                                                |
|       | 1111  | 1.                                                                                                                                 |
| 0     |       | Mux 4 control. Set by user to bypass the flip-<br>flop. Cleared by user to select the flip-flop<br>(cleared by default).           |



Figure 82. Interfacing to External EEPROM/RAM

4955-039

#### Table 195. XMCFG Register

| Name  | Address    | Default Value | Access |
|-------|------------|---------------|--------|
| XMCFG | 0xFFFFF000 | 0x00          | R/W    |

XMCFG is set to 1 to enable external memory access. This must be set to 1 before any port pins function as external memory access pins. The port pins must also be individually enabled via the GPxCON MMR.

#### Table 196. XMxCON Registers

| Name   | Address    | Default Value | Access |
|--------|------------|---------------|--------|
| XM0CON | 0xFFFFF010 | 0x00          | R/W    |
| XM1CON | 0xFFFFF014 | 0x00          | R/W    |
| XM2CON | 0xFFFFF018 | 0x00          | R/W    |
| XM3CON | 0xFFFFF01C | 0x00          | R/W    |

XMxCON are the control registers for each memory region. They allow the enabling/disabling of a memory region and control the data bus width of the memory region.

#### Table 197. XMxCON MMR Bit Descriptions

| Bit | Description                                                                                                   |
|-----|---------------------------------------------------------------------------------------------------------------|
| 1   | Selects data bus width. Set by user to select a 16-bit data bus. Cleared by user to select an 8-bit data bus. |
| 0   | Enables memory region. Set by user to enable the memory region. Cleared by user to disable the memory region. |

#### Table 198. XMxPAR Registers

| Name   | Address    | Default Value | Access |  |
|--------|------------|---------------|--------|--|
| XMOPAR | 0xFFFFF020 | 0x70FF        | R/W    |  |
| XM1PAR | 0xFFFFF024 | 0x70FF        | R/W    |  |
| XM2PAR | 0xFFFFF028 | 0x70FF        | R/W    |  |
| XM3PAR | 0xFFFFF02C | 0x70FF        | R/W    |  |

XMxPAR are registers that define the protocol used for accessing the external memory for each memory region.

#### Table 199. XMxPAR MMR Bit Descriptions

| Bit   | Description                                                                                                                                                                                                                                                                                             |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | Enable byte write strobe. This bit is used only for two,<br>8-bit memory devices sharing the same memory region.<br>Set by the user to gate the A0 output with the WS<br>output. This allows byte write capability without using<br>BHE and BLE signals. Cleared by user to use BHE and BLE<br>signals. |
| 14:12 | Number of wait states on the address latch enable STROBE.                                                                                                                                                                                                                                               |
| 11    | Reserved.                                                                                                                                                                                                                                                                                               |
| 10    | Extra address hold time. Set by user to disable extra hold time. Cleared by user to enable one clock cycle of hold on the address in read and write.                                                                                                                                                    |
| 9     | Extra bus transition time on read. Set by user to disable extra bus transition time. Cleared by user to enable one extra clock before and after the read strobe (RS).                                                                                                                                   |
| 8     | Extra bus transition time on write. Set by user to disable extra bus transition time. Cleared by user to enable one extra clock before and after the write strobe (WS).                                                                                                                                 |
| 7:4   | Number of write wait states. Select the number of wait states added to the length of the WS pulse. 0x0 is 1 clock; 0xF is 16 clock cycles (default value).                                                                                                                                              |
| 3:0   | Number of read wait states. Selec <u>t</u> the number of wait states added to the length of the RS pulse. 0x0 is 1 clock; 0xF is 16 clock cycles (default value).                                                                                                                                       |

Figure 83, Figure 84, Figure 85, and Figure 86 show the timing for a read cycle, a read cycle with address hold and bus turn cycles, a write cycle with address and write hold cycles, and a write cycle with wait sates, respectively.

# GROUNDING AND BOARD LAYOUT RECOMMENDATIONS

As with all high resolution data converters, special attention must be paid to grounding and PC board layout of the ADuC7019/20/21/22/24/25/26/27/28/29-based designs to achieve optimum performance from the ADCs and DAC.

Although the parts have separate pins for analog and digital ground (AGND and IOGND), the user must not tie these to two separate ground planes unless the two ground planes are connected very close to the part. This is illustrated in the simplified example shown in Figure 91a. In systems where digital and analog ground planes are connected together somewhere else (at the system power supply, for example), the planes cannot be reconnected near the part because a ground loop results. In these cases, tie all the ADuC7019/20/21/22/24/25/26/27/28/29 AGND and IOGND pins to the analog ground plane, as illustrated in Figure 91b. In systems with only one ground plane, ensure that the digital and analog components are physically separated onto separate halves of the board so that digital return currents do not flow near analog circuitry (and vice versa).

The ADuC7019/20/21/22/24/25/26/27/28/29 can then be placed between the digital and analog sections, as illustrated in Figure 91c.



Figure 91. System Grounding Schemes

In all of these scenarios, and in more complicated real-life applications, the user should pay particular attention to the flow of current from the supplies and back to ground. Make sure the return paths for all currents are as close as possible to the paths the currents took to reach their destinations. For example, do not power components on the analog side (as seen in Figure 91b) with  $IOV_{DD}$  because that forces return currents from  $IOV_{DD}$  to flow through AGND. Avoid digital currents flowing under analog circuitry, which can occur if a noisy digital chip is placed on the left half of the board (shown in Figure 91c). If possible, avoid large discontinuities in the ground plane(s) such as those formed by a long trace on the same layer because they force return signals to travel a longer path. In addition, make all connections to the ground plane directly, with little or no trace separating the pin from its via to ground.

When connecting fast logic signals (rise/fall time < 5 ns) to any of the ADuC7019/20/21/22/24/25/26/27/28/29 digital inputs, add a series resistor to each relevant line to keep rise and fall times longer than 5 ns at the part's input pins. A value of 100  $\Omega$  or 200  $\Omega$  is usually sufficient to prevent high speed signals from coupling capacitively into the part and affecting the accuracy of ADC conversions.

## **CLOCK OSCILLATOR**

The clock source for the ADuC7019/20/21/22/24/25/26/27/28/29 can be generated by the internal PLL or by an external clock input. To use the internal PLL, connect a 32.768 kHz parallel resonant crystal between XCLKI and XCLKO, and connect a capacitor from each pin to ground as shown in Figure 92. The crystal allows the PLL to lock correctly to give a frequency of 41.78 MHz. If no external crystal is present, the internal oscillator is used to give a typical frequency of 41.78 MHz ± 3%.



Figure 92. External Parallel Resonant Crystal Connections

To use an external source clock input instead of the PLL (see Figure 93), Bit 1 and Bit 0 of PLLCON must be modified. The external clock uses P0.7 and XCLK.



Figure 93. Connecting an External Clock Source

Using an external clock source, the ADuC7019/20/21/22/24/ 25/26/27/28/29-specified operational clock speed range is 50 kHz to 44 MHz  $\pm$  1%, which ensures correct operation of the analog peripherals and Flash/EE.

4955-047

## **DEVELOPMENT TOOLS**

## **PC-BASED TOOLS**

Four types of development systems are available for the ADuC7019/20/21/22/24/25/26/27/28/29 family.

- The ADuC7026 QuickStart Plus is intended for new users who want to have a comprehensive hardware development environment. Because the ADuC7026 contains the superset of functions available on the ADuC7019/20/21/22/24/25/ 26/27/28/29, it is suitable for users who wish to develop on any of the parts in this family. All parts are fully code compatible.
- The ADuC7019, ADuC7024, and ADuC7026 QuickStart systems are intended for users who already have an emulator.

These systems consist of the following PC-based (Windows<sup>\*</sup> compatible) hardware and software development tools.

#### Hardware

- ADuC7019/20/21/22/24/25/26/27/28/29 evaluation board
- Serial port programming cable
- RDI-compliant JTAG emulator (included in the ADuC7026 QuickStart Plus only)

#### Software

- Integrated development environment, incorporating assembler, compiler, and nonintrusive JTAG-based debugger
- Serial downloader software
- Example code

#### Miscellaneous

CD-ROM documentation

### **IN-CIRCUIT SERIAL DOWNLOADER**

The serial downloader is a Windows application that allows the user to serially download an assembled program to the on-chip program Flash/EE memory via the serial port on a standard PC.

The UART-based serial downloader is included in all the development systems and is usable with the ADuC7019/20/21/22/24/25/26/27/28/29 parts that do not contain the I suffix in the Ordering Guide.

An I<sup>2</sup>C based serial downloader and a USB-to-I<sup>2</sup>C adaptor board, USB-EA-CONVZ, are also available at www.analog.com. The I<sup>2</sup>C-based serial downloader is only usable with the part models containing the I suffix (see Ordering Guide).

### **ORDERING GUIDE**

|                       |                       | DAC      |            |      | Down             | Tomporaturo     | Package          | Packago | Ordering |
|-----------------------|-----------------------|----------|------------|------|------------------|-----------------|------------------|---------|----------|
| Model <sup>1, 2</sup> | Channels <sup>3</sup> | Channels | RAM        | GPIO | loader           | Range           | Description      | Option  | Quantity |
| ADuC7019BCPZ62I       | 5                     | 3        | 62 kB/8 kB | 14   | I <sup>2</sup> C | -40°C to +125°C | 40-Lead LFCSP_WQ | CP-40-9 |          |
| ADuC7019BCPZ62I-RL    | 5                     | 3        | 62 kB/8 kB | 14   | I <sup>2</sup> C | -40°C to +125°C | 40-Lead LFCSP_WQ | CP-40-9 | 2,500    |
| ADuC7019BCPZ62IRL7    | 5                     | 3        | 62 kB/8 kB | 14   | I <sup>2</sup> C | -40°C to +125°C | 40-Lead LFCSP_WQ | CP-40-9 | 750      |
| ADuC7020BCPZ62        | 5                     | 4        | 62 kB/8 kB | 14   | UART             | -40°C to +125°C | 40-Lead LFCSP_WQ | CP-40-9 |          |
| ADuC7020BCPZ62-RL7    | 5                     | 4        | 62 kB/8 kB | 14   | UART             | -40°C to +125°C | 40-Lead LFCSP_WQ | CP-40-9 | 750      |
| ADuC7020BCPZ62I       | 5                     | 4        | 62 kB/8 kB | 14   | I <sup>2</sup> C | -40°C to +125°C | 40-Lead LFCSP_WQ | CP-40-9 |          |
| ADuC7020BCPZ62I-RL    | 5                     | 4        | 62 kB/8 kB | 14   | I <sup>2</sup> C | -40°C to +125°C | 40-Lead LFCSP_WQ | CP-40-9 | 2,500    |
| ADuC7020BCPZ62IRL7    | 5                     | 4        | 62 kB/8 kB | 14   | I <sup>2</sup> C | -40°C to +125°C | 40-Lead LFCSP_WQ | CP-40-9 | 750      |
| ADuC7021BCPZ62        | 8                     | 2        | 62 kB/8 kB | 13   | UART             | -40°C to +125°C | 40-Lead LFCSP_WQ | CP-40-9 |          |
| ADuC7021BCPZ62-RL     | 8                     | 2        | 62 kB/8 kB | 13   | UART             | -40°C to +125°C | 40-Lead LFCSP_WQ | CP-40-9 | 2,500    |
| ADuC7021BCPZ62-RL7    | 8                     | 2        | 62 kB/8 kB | 13   | UART             | -40°C to +125°C | 40-Lead LFCSP_WQ | CP-40-9 | 750      |
| ADuC7021BCPZ62I       | 8                     | 2        | 62 kB/8 kB | 13   | I <sup>2</sup> C | -40°C to +125°C | 40-Lead LFCSP_WQ | CP-40-9 |          |
| ADuC7021BCPZ62I-RL    | 8                     | 2        | 62 kB/8 kB | 13   | I <sup>2</sup> C | -40°C to +125°C | 40-Lead LFCSP_WQ | CP-40-9 | 2,500    |
| ADuC7021BCPZ32        | 8                     | 2        | 32 kB/4 kB | 13   | UART             | -40°C to +125°C | 40-Lead LFCSP_WQ | CP-40-9 |          |
| ADuC7021BCPZ32-RL7    | 8                     | 2        | 32 kB/4 kB | 13   | UART             | -40°C to +125°C | 40-Lead LFCSP_WQ | CP-40-9 | 750      |
| ADuC7022BCPZ62        | 10                    |          | 62 kB/8 kB | 13   | UART             | -40°C to +125°C | 40-Lead LFCSP_WQ | CP-40-9 |          |
| ADuC7022BCPZ62-RL7    | 10                    |          | 62 kB/8 kB | 13   | UART             | -40°C to +125°C | 40-Lead LFCSP_WQ | CP-40-9 | 750      |
| ADuC7022BCPZ32        | 10                    |          | 32 kB/4 kB | 13   | UART             | -40°C to +125°C | 40-Lead LFCSP_WQ | CP-40-9 |          |
| ADuC7022BCPZ32-RL     | 10                    |          | 32 kB/4 kB | 13   | UART             | -40°C to +125°C | 40-Lead LFCSP_WQ | CP-40-9 | 2,500    |
| ADuC7024BCPZ62        | 10                    | 2        | 62 kB/8 kB | 30   | UART             | -40°C to +125°C | 64-Lead LFCSP_VQ | CP-64-1 |          |
| ADuC7024BCPZ62-RL7    | 10                    | 2        | 62 kB/8 kB | 30   | UART             | -40°C to +125°C | 64-Lead LFCSP_VQ | CP-64-1 | 750      |
| ADuC7024BCPZ62I       | 10                    | 2        | 62 kB/8 kB | 30   | I <sup>2</sup> C | -40°C to +125°C | 64-Lead LFCSP_VQ | CP-64-1 |          |
| ADuC7024BCPZ62I-RL    | 10                    | 2        | 62 kB/8 kB | 30   | I <sup>2</sup> C | -40°C to +125°C | 64-Lead LFCSP_VQ | CP-64-1 | 2,500    |
| ADuC7024BSTZ62        | 10                    | 2        | 62 kB/8 kB | 30   | UART             | -40°C to +125°C | 64-Lead LQFP     | ST-64-2 |          |
| ADuC7024BSTZ62-RL     | 10                    | 2        | 62 kB/8 kB | 30   | UART             | -40°C to +125°C | 64-Lead LQFP     | ST-64-2 | 1,000    |
| ADuC7025BCPZ62        | 12                    |          | 62 kB/8 kB | 30   | UART             | -40°C to +125°C | 64-Lead LFCSP_VQ | CP-64-1 |          |
| ADuC7025BCPZ62-RL     | 12                    |          | 62 kB/8 kB | 30   | UART             | -40°C to +125°C | 64-Lead LFCSP_VQ | CP-64-1 | 2,500    |
| ADuC7025BCPZ32        | 12                    |          | 32 kB/4 kB | 30   | UART             | -40°C to +125°C | 64-Lead LFCSP_VQ | CP-64-1 |          |
| ADuC7025BCPZ32-RL     | 12                    |          | 32 kB/4 kB | 30   | UART             | -40°C to +125°C | 64-Lead LFCSP_VQ | CP-64-1 | 2,500    |
| ADuC7025BSTZ62        | 12                    |          | 62 kB/8 kB | 30   | UART             | -40°C to +125°C | 64-Lead LQFP     | ST-64-2 |          |
| ADuC7025BSTZ62-RL     | 12                    |          | 62 kB/8 kB | 30   | UART             | -40°C to +125°C | 64-Lead LQFP     | ST-64-2 | 1,000    |
| ADuC7026BSTZ62        | 12                    | 4        | 62 kB/8 kB | 40   | UART             | -40°C to +125°C | 80-Lead LQFP     | ST-80-1 |          |
| ADuC7026BSTZ62-RL     | 12                    | 4        | 62 kB/8 kB | 40   | UART             | -40°C to +125°C | 80-Lead LQFP     | ST-80-1 | 1,000    |
| ADuC7026BSTZ62I       | 12                    | 4        | 62 kB/8 kB | 40   | I <sup>2</sup> C | -40°C to +125°C | 80-Lead LQFP     | ST-80-1 |          |
| ADuC7026BSTZ62I-RL    | 12                    | 4        | 62 kB/8 kB | 40   | I <sup>2</sup> C | -40°C to +125°C | 80-Lead LQFP     | ST-80-1 | 1,000    |
| ADuC7027BSTZ62        | 16                    |          | 62 kB/8 kB | 40   | UART             | -40°C to +125°C | 80-Lead LQFP     | ST-80-1 |          |
| ADuC7027BSTZ62-RL     | 16                    |          | 62 kB/8 kB | 40   | UART             | -40°C to +125°C | 80-Lead LQFP     | ST-80-1 | 1,000    |
| ADuC7027BSTZ62I       | 16                    |          | 62 kB/8 kB | 40   | I <sup>2</sup> C | -40°C to +125°C | 80-Lead LQFP     | ST-80-1 |          |
| ADuC7027BSTZ62I-RL    | 16                    |          | 62 kB/8 kB | 40   | I <sup>2</sup> C | -40°C to +125°C | 80-Lead LQFP     | ST-80-1 | 1,000    |
| ADuC7028BBCZ62        | 8                     | 4        | 62 kB/8 kB | 30   | UART             | -40°C to +125°C | 64-Ball CSP_BGA  | BC-64-4 |          |
| ADuC7028BBCZ62-RL     | 8                     | 4        | 62 kB/8 kB | 30   | UART             | -40°C to +125°C | 64-Ball CSP_BGA  | BC-64-4 | 2,500    |
| ADuC7029BBCZ62        | 7                     | 4        | 62 kB/8 kB | 22   | UART             | -40°C to +125°C | 49-Ball CSP_BGA  | BC-49-1 |          |
| ADuC7029BBCZ62-RL     | 7                     | 4        | 62 kB/8 kB | 22   | UART             | -40°C to +125°C | 49-Ball CSP_BGA  | BC-49-1 | 4,000    |
| ADuC7029BBCZ62I       | 7                     | 4        | 62 kB/8 kB | 22   | I <sup>2</sup> C | -40°C to +125°C | 49-Ball CSP_BGA  | BC-49-1 |          |
| ADuC7029BBCZ62I-RL    | 7                     | 4        | 62 kB/8 kB | 22   | I <sup>2</sup> C | -40°C to +125°C | 49-Ball CSP BGA  | BC-49-1 | 4.000    |