

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Details                    |                                                            |
|----------------------------|------------------------------------------------------------|
| Product Status             | Active                                                     |
| Core Processor             | e200z6                                                     |
| Core Size                  | 32-Bit Single-Core                                         |
| Speed                      | 132MHz                                                     |
| Connectivity               | CANbus, EBI/EMI, Ethernet, SCI, SPI                        |
| Peripherals                | DMA, POR, PWM, WDT                                         |
| Number of I/O              | 256                                                        |
| Program Memory Size        | 3MB (3M x 8)                                               |
| Program Memory Type        | FLASH                                                      |
| EEPROM Size                | -                                                          |
| RAM Size                   | 128K x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 1.35V ~ 1.65V                                              |
| Data Converters            | A/D 40x12b                                                 |
| Oscillator Type            | External                                                   |
| Operating Temperature      | -40°C ~ 105°C (TA)                                         |
| Mounting Type              | Surface Mount                                              |
| Package / Case             | 416-BBGA                                                   |
| Supplier Device Package    | 416-PBGA (27x27)                                           |
| Purchase URL               | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=spc5566mvr132 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## 3.2.1 General Notes for Specifications at Maximum Junction Temperature

An estimation of the device junction temperature,  $T_{\mu}$ , can be obtained from the equation:

$$T_{J} = T_{A} + (R_{\theta JA} \times P_{D})$$

 $T_A$  = ambient temperature for the package (°C)

 $R_{\theta JA}$  = junction to ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in the package (W)

The thermal resistance values used are based on the JEDEC JESD51 series of standards to provide consistent values for estimations and comparisons. The difference between the values determined for the single-layer (1s) board compared to a four-layer board that has two signal layers, a power and a ground plane (2s2p), demonstrate that the effective thermal resistance is not a constant. The thermal resistance depends on the:

- Construction of the application board (number of planes)
- Effective size of the board which cools the component
- Quality of the thermal and electrical connections to the planes
- Power dissipated by adjacent components

Connect all the ground and power balls to the respective planes with one via per ball. Using fewer vias to connect the package to the planes reduces the thermal performance. Thinner planes also reduce the thermal performance. When the clearance between the vias leave the planes virtually disconnected, the thermal performance is also greatly reduced.

As a general rule, the value obtained on a single-layer board is within the normal range for the tightly packed printed circuit board. The value obtained on a board with the internal planes is usually within the normal range if the application board has:

- One oz. (35 micron nominal thickness) internal planes
- Components are well separated
- Overall power dissipation on the board is less than  $0.02 \text{ W/cm}^2$

The thermal performance of any component depends on the power dissipation of the surrounding components. In addition, the ambient temperature varies widely within the application. For many natural convection and especially closed box applications, the board temperature at the perimeter (edge) of the package is approximately the same as the local air temperature near the device. Specifying the local ambient conditions explicitly as the board temperature provides a more precise description of the local ambient conditions that determine the temperature of the device.



At a known board temperature, the junction temperature is estimated using the following equation:

 $T_{J} = T_{B} + (R_{\theta JB} \times P_{D})$ 

where:

 $T_J =$ junction temperature (°C)

 $T_B$  = board temperature at the package perimeter (°C/W)

 $R_{\theta JB}$  = junction-to-board thermal resistance (°C/W) per JESD51-8

 $P_D$  = power dissipation in the package (W)

When the heat loss from the package case to the air does not factor into the calculation, an acceptable value for the junction temperature is predictable. Ensure the application board is similar to the thermal test condition, with the component soldered to a board with internal planes.

The thermal resistance is expressed as the sum of a junction-to-case thermal resistance plus a case-to-ambient thermal resistance:

 $R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$ 

where:

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  = junction-to-case thermal resistance (°C/W)

 $R_{\theta CA}$  = case-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  is device related and is not affected by other factors. The thermal environment can be controlled to change the case-to-ambient thermal resistance,  $R_{\theta CA}$ . For example, change the air flow around the device, add a heat sink, change the mounting arrangement on the printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device. This description is most useful for packages with heat sinks where 90% of the heat flow is through the case to heat sink to ambient. For most packages, a better model is required.

A more accurate two-resistor thermal model can be constructed from the junction-to-board thermal resistance and the junction-to-case thermal resistance. The junction-to-case thermal resistance describes when using a heat sink or where a substantial amount of heat is dissipated from the top of the package. The junction-to-board thermal resistance describes the thermal performance when most of the heat is conducted to the printed circuit board. This model can be used to generate simple estimations and for computational fluid dynamics (CFD) thermal models.

To determine the junction temperature of the device in the application on a prototype board, use the thermal characterization parameter ( $\Psi_{JT}$ ) to determine the junction temperature by measuring the temperature at the top center of the package case using the following equation:

 $T_{J} = T_{T} + (\Psi_{JT} \times P_{D})$ where:  $T_{T} = \text{thermocouple temperature on top of the package (°C)}$  $\Psi_{JT} = \text{thermal characterization parameter (°C/W)}$  $P_{D} = \text{power dissipation in the package (W)}$ 

# NP

#### **Electrical Characteristics**

| Spec | Characteristic                                                                                                               |                  | Symbol             | Min.     | Max. | Units |
|------|------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------|----------|------|-------|
| 9    | Absolute value of slew rate on power                                                                                         | supply pins      | —                  |          | 50   | V/ms  |
| 10   | Required gain at Tj:<br>I <sub>DD</sub> ÷ I <sub>VRCCTL</sub> (@ f <sub>sys</sub> = f <sub>MAX</sub> ) <sup>6, 7, 8, 9</sup> | – 40° C<br>25° C | BETA <sup>10</sup> | 60<br>65 |      | _     |
|      |                                                                                                                              | 150° C           |                    | 85       | 500  | _     |

Table 6. V<sub>RC</sub> and POR Electrical Specifications (continued)

<sup>1</sup> The internal POR signals are V<sub>POR15</sub>, V<sub>POR33</sub>, and V<sub>POR5</sub>. On power up, assert RESET before the internal POR negates. RESET must remain asserted until the power supplies are within the operating conditions as specified in Table 9 DC Electrical Specifications. On power down, assert RESET before any power supplies fall outside the operating conditions and until the internal POR asserts.

 $^2~V_{IL~S}$  (Table 9, Spec15) is guaranteed to scale with V\_{DDEH6} down to V\_POR5.

<sup>3</sup> Supply full operating current for the 1.5 V supply when the 3.3 V supply reaches this range.

<sup>4</sup> It is possible to reach the current limit during ramp up—do not treat this event as short circuit current.

<sup>5</sup> At peak current for device.

<sup>6</sup> Requires compliance with Freescale's recommended board requirements and transistor recommendations. Board signal traces/routing from the V<sub>RCCTL</sub> package signal to the base of the external pass transistor and between the emitter of the pass transistor to the V<sub>DD</sub> package signals must have a maximum of 100 nH inductance and minimal resistance (less than 1  $\Omega$ ). V<sub>RCCTL</sub> must have a nominal 1  $\mu$ F phase compensation capacitor to ground. V<sub>DD</sub> must have a 20  $\mu$ F (nominal) bulk capacitor (greater than 4  $\mu$ F over all conditions, including lifetime). Place high-frequency bypass capacitors consisting of eight 0.01  $\mu$ F, two 0.1  $\mu$ F, and one 1  $\mu$ F capacitors around the package on the V<sub>DD</sub> supply signals.

<sup>7</sup>  $I_{VRCCTL}$  is measured at the following conditions:  $V_{DD}$  = 1.35 V,  $V_{RC33}$  = 3.1 V,  $V_{VRCCTL}$  = 2.2 V.

<sup>8</sup> Refer to Table 1 for the maximum operating frequency.

<sup>9</sup> Values are based on I<sub>DD</sub> from high-use applications as explained in the I<sub>DD</sub> Electrical Specification.

<sup>10</sup> BETA represents the worst-case external transistor. It is measured on a per-part basis and calculated as (I<sub>DD</sub> ÷ I<sub>VRCCTL</sub>).

## 3.7 Power-Up/Down Sequencing

Power sequencing between the 1.5 V power supply and  $V_{DDSYN}$  or the RESET power supplies is required if using an external 1.5 V power supply with  $V_{RC33}$  tied to ground (GND). To avoid power-sequencing,  $V_{RC33}$  must be powered up within the specified operating range, even if the on-chip voltage regulator controller is not used. Refer to Section 3.7.2, "Power-Up Sequence (VRC33 Grounded)," and Section 3.7.3, "Power-Down Sequence (VRC33 Grounded)."

Power sequencing requires that  $V_{DD33}$  must reach a certain voltage where the values are read as ones before the POR signal negates. Refer to Section 3.7.1, "Input Value of Pins During POR Dependent on VDD33."

Although power sequencing is not required between  $V_{RC33}$  and  $V_{DDSYN}$  during power up,  $V_{RC33}$  must not lead  $V_{DDSYN}$  by more than 600 mV or lag by more than 100 mV for the  $V_{RC}$  stage turn-on to operate within specification. Higher spikes in the emitter current of the pass transistor occur if  $V_{RC33}$  leads or lags  $V_{DDSYN}$  by more than these amounts. The value of that higher spike in current depends on the board power supply circuitry and the amount of board level capacitance.

Furthermore, when all of the PORs negate, the system clock starts to toggle, adding another large increase of the current consumed by  $V_{RC33}$ . If  $V_{RC33}$  lags  $V_{DDSYN}$  by more than 100 mV, the increase in current consumed can drop  $V_{DD}$  low enough to assert the 1.5 V POR again. Oscillations are possible when the



During initial power ramp-up, when  $V_{stby}$  is 0.6v or above. a typical current of 1-3mA and maximum of 4mA may be seen until  $V_{DD}$  is applied. This current will not reoccur until  $V_{stby}$  is lowered below  $V_{stby}$  min. specification.

Figure 2 shows an approximate interpolation of the  $I_{STBY}$  worst-case specification to estimate values at different voltages and temperatures. The vertical lines shown at 25 °C, 60 °C, and 150 °C in Figure 2 are the actual  $I_{DD}$  STBY specifications (27d) listed in Table 9.



Figure 2. fl<sub>STBY</sub> Worst-case Specifications



| Characteristic                                                  | Symbol                                                                                                                                                                                                                                                                                                                                                                     | Min                                                                                                                                                                                                                                                                                                                         | Max.                                                                                                                                                                                                                                                                                                                                            | Unit                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $V_{SSSYN}$ to $V_{SS}$ differential voltage                    | $V_{\rm SSSYN} - V_{\rm SS}$                                                                                                                                                                                                                                                                                                                                               | -50                                                                                                                                                                                                                                                                                                                         | 50                                                                                                                                                                                                                                                                                                                                              | mV                                                                                                                                                                                                                                                                                                                                                                                                                |
| $V_{RCVSS}$ to $V_{SS}$ differential voltage                    | V <sub>RCVSS</sub> – V <sub>SS</sub>                                                                                                                                                                                                                                                                                                                                       | -50                                                                                                                                                                                                                                                                                                                         | 50                                                                                                                                                                                                                                                                                                                                              | mV                                                                                                                                                                                                                                                                                                                                                                                                                |
| $V_{DDF}$ to $V_{DD}$ differential voltage                      | $V_{DDF} - V_{DD}$                                                                                                                                                                                                                                                                                                                                                         | -100                                                                                                                                                                                                                                                                                                                        | 100                                                                                                                                                                                                                                                                                                                                             | mV                                                                                                                                                                                                                                                                                                                                                                                                                |
| V <sub>RC33</sub> to V <sub>DDSYN</sub> differential voltage    | V <sub>RC33</sub> – V <sub>DDSYN</sub>                                                                                                                                                                                                                                                                                                                                     | -0.1                                                                                                                                                                                                                                                                                                                        | 0.1 <sup>19</sup>                                                                                                                                                                                                                                                                                                                               | V                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Analog input differential signal range (with common mode 2.5 V) | V <sub>IDIFF</sub>                                                                                                                                                                                                                                                                                                                                                         | -2.5                                                                                                                                                                                                                                                                                                                        | 2.5                                                                                                                                                                                                                                                                                                                                             | V                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Operating temperature range, ambient (packaged)                 | $T_A = (T_L \text{ to } T_H)$                                                                                                                                                                                                                                                                                                                                              | ΤL                                                                                                                                                                                                                                                                                                                          | Т <sub>Н</sub>                                                                                                                                                                                                                                                                                                                                  | °C                                                                                                                                                                                                                                                                                                                                                                                                                |
| Slew rate on power-supply pins                                  | —                                                                                                                                                                                                                                                                                                                                                                          | _                                                                                                                                                                                                                                                                                                                           | 50                                                                                                                                                                                                                                                                                                                                              | V/ms                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                 | V <sub>SSSYN</sub> to V <sub>SS</sub> differential voltage<br>V <sub>RCVSS</sub> to V <sub>SS</sub> differential voltage<br>V <sub>DDF</sub> to V <sub>DD</sub> differential voltage<br>V <sub>RC33</sub> to V <sub>DDSYN</sub> differential voltage<br>Analog input differential signal range (with common mode 2.5 V)<br>Operating temperature range, ambient (packaged) | VSSSYN to VSS differential voltageVSSSYN - VSSVRCVSS to VSS differential voltageVRCVSS - VSSVDDF to VDD differential voltageVDDF - VDDVRC33 to VDDSYN differential voltageVRC33 - VDDSYNAnalog input differential signal range (with common mode 2.5 V)VIDIFFOperating temperature range, ambient (packaged)TA = (TL to TH) | VSSSYN to VSS differential voltageVSSSYN - VSS-50VRCVSS to VSS differential voltageVRCVSS - VSS-50VDDF to VDD differential voltageVDDF - VDD-100VRC33 to VDDSYN differential voltageVRC33 - VDDSYN-0.1Analog input differential signal range (with common mode 2.5 V)VIDIFF-2.5Operating temperature range, ambient (packaged)TA = (TL to TH)TL | VSSSYN to VSS differential voltageVSSSYN - VSS-5050VRCVSS to VSS differential voltage $V_{RCVSS} - V_{SS}$ -5050VDDF to VDD differential voltage $V_{DDF} - V_{DD}$ -100100VRC33 to VDDSYN differential voltage $V_{RC33} - V_{DDSYN}$ -0.10.1Analog input differential signal range (with common mode 2.5 V) $V_{IDIFF}$ -2.52.5Operating temperature range, ambient (packaged) $T_A = (T_L to T_H)$ $T_L$ $T_H$ |

### Table 9. DC Electrical Specifications (T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>) (continued)

<sup>1</sup> V<sub>DDE2</sub> and V<sub>DDE3</sub> are limited to 2.25–3.6 V only if SIU\_ECCR[EBTS] = 0; V<sub>DDE2</sub> and V<sub>DDE3</sub> have a range of 1.6–3.6 V if SIU\_ECCR[EBTS] = 1.

- $^{2}$  | V<sub>DDA0</sub> V<sub>DDA1</sub> | must be < 0.1 V.
- $^{3}$  V<sub>PP</sub> can drop to 3.0 V during read operations.
- <sup>4</sup> If standby operation is not required, connect V<sub>STBY</sub> to ground.
- <sup>5</sup> Applies to CLKOUT, external bus pins, and Nexus pins.
- <sup>6</sup> Maximum average RMS DC current.
- <sup>7</sup> Eight-way cache enabled (L1CSR0[CORG] = 0b0).
- <sup>8</sup> Average current measured on automotive benchmark.
- <sup>9</sup> Peak currents can be higher on specialized code.
- <sup>10</sup> High use current measured while running optimized SPE assembly code with all code and data 100% locked in cache (0% miss rate) with all channels of the eMIOS and eTPU running autonomously, plus the eDMA transferring data continuously from SRAM to SRAM. Higher currents are possible if an 'idle' loop that crosses cache lines is run from cache. Write code to avoid this condition.
- <sup>11</sup> Four-way cache enabled (L1CSR0[CORG] = 0b1) or (L1CSR0[CORG] = 0b0 with L1CSR0[WAM] = 0b1, L1CSR0[WID] = 0b1111, L1CSR0[AWID] = 0b1, and L1CSR0[AWDD] = 0b1).
- <sup>12</sup> The current specification relates to average standby operation after SRAM has been loaded with data. For power up current see Section 3.7, "Power-Up/Down Sequencing", Figure 2.
- <sup>13</sup> Power requirements for the V<sub>DD33</sub> supply depend on the frequency of operation, load of all I/O pins, and the voltages on the I/O segments. Refer to Table 11 for values to calculate the power dissipation for a specific operation.
- <sup>14</sup> Power requirements for each I/O segment are dependent on the frequency of operation and load of the I/O pins on a particular I/O segment, and the voltage of the I/O segment. Refer to Table 10 for values to calculate power dissipation for specific operation. The total power consumption of an I/O segment is the sum of the individual power consumptions for each pin on the segment.
- $^{15}$  Absolute value of current, measured at V<sub>IL</sub> and V<sub>IH</sub>.
- <sup>16</sup> Weak pullup/down inactive. Measured at V<sub>DDE</sub> = 3.6 V and V<sub>DDEH</sub> = 5.25 V. Applies to pad types: pad\_fc, pad\_sh, and pad\_mh.
- <sup>17</sup> Maximum leakage occurs at maximum operating temperature. Leakage current decreases by approximately one-half for each 8 °C to 12 °C, in the ambient temperature range of 50 °C to 125 °C. Applies to pad types: pad\_a and pad\_ae.
- $^{18}$  V\_{SSA} refers to both V\_{SSA0} and V\_{SSA1}  $\mid$  V\_{SSA0} V\_{SSA1}  $\mid$  must be < 0.1 V.
- <sup>19</sup> Up to 0.6 V during power up and power down.



## 3.8.2 I/O Pad V<sub>DD33</sub> Current Specifications

The power consumption of the  $V_{DD33}$  supply dependents on the usage of the pins on all I/O segments. The power consumption is the sum of all input and output pin  $V_{DD33}$  currents for all I/O segments. The output pin  $V_{DD33}$  current can be calculated from Table 11 based on the voltage, frequency, and load on all fast (pad\_fc) pins. The input pin  $V_{DD33}$  current can be calculated from Table 11 based on the voltage, frequency, and load on all pad\_sh and pad\_mh pins. Use linear scaling to calculate pin currents for voltage, frequency, and load parameters that fall outside the values given in Table 11.

| Spec | Pad Type | Symbol             | Frequency<br>(MHz) | Load <sup>2</sup><br>(pF) | V <sub>DD33</sub><br>(V) | V <sub>DDE</sub><br>(V) | Drive<br>Select | Current<br>(mA) |
|------|----------|--------------------|--------------------|---------------------------|--------------------------|-------------------------|-----------------|-----------------|
|      |          |                    |                    | Inputs                    | ;                        | L                       |                 |                 |
| 1    | Slow     | I <sub>33_SH</sub> | 66                 | 0.5                       | 3.6                      | 5.5                     | NA              | 0.003           |
| 2    | Medium   | I <sub>33_MH</sub> | 66                 | 0.5                       | 3.6                      | 5.5                     | NA              | 0.003           |
|      |          |                    |                    | Output                    | S                        |                         |                 |                 |
| 3    |          |                    | 66                 | 10                        | 3.6                      | 3.6                     | 00              | 0.35            |
| 4    |          |                    | 66                 | 20                        | 3.6                      | 3.6                     | 01              | 0.53            |
| 5    |          |                    | 66                 | 30                        | 3.6                      | 3.6                     | 10              | 0.62            |
| 6    |          |                    | 66                 | 50                        | 3.6                      | 3.6                     | 11              | 0.79            |
| 7    |          |                    | 66                 | 10                        | 3.6                      | 1.98                    | 00              | 0.35            |
| 8    |          |                    | 66                 | 20                        | 3.6                      | 1.98                    | 01              | 0.44            |
| 9    |          |                    | 66                 | 30                        | 3.6                      | 1.98                    | 10              | 0.53            |
| 10   |          |                    | 66                 | 50                        | 3.6                      | 1.98                    | 11              | 0.70            |
| 11   |          |                    | 56                 | 10                        | 3.6                      | 3.6                     | 00              | 0.30            |
| 12   |          |                    | 56                 | 20                        | 3.6                      | 3.6                     | 01              | 0.45            |
| 13   |          |                    | 56                 | 30                        | 3.6                      | 3.6                     | 10              | 0.52            |
| 14   | Fast     |                    | 56                 | 50                        | 3.6                      | 3.6                     | 11              | 0.67            |
| 15   | Γαδί     | I <sub>33_FC</sub> | 56                 | 10                        | 3.6                      | 1.98                    | 00              | 0.30            |
| 16   |          |                    | 56                 | 20                        | 3.6                      | 1.98                    | 01              | 0.37            |
| 17   |          |                    | 56                 | 30                        | 3.6                      | 1.98                    | 10              | 0.45            |
| 18   |          |                    | 56                 | 50                        | 3.6                      | 1.98                    | 11              | 0.60            |
| 19   |          |                    | 40                 | 10                        | 3.6                      | 3.6                     | 00              | 0.21            |
| 20   | 1        |                    | 40                 | 20                        | 3.6                      | 3.6                     | 01              | 0.31            |
| 21   | 1        |                    | 40                 | 30                        | 3.6                      | 3.6                     | 10              | 0.37            |
| 22   | 1        |                    | 40                 | 50                        | 3.6                      | 3.6                     | 11              | 0.48            |
| 23   | ]        |                    | 40                 | 10                        | 3.6                      | 1.98                    | 00              | 0.21            |
| 24   | ]        |                    | 40                 | 20                        | 3.6                      | 1.98                    | 01              | 0.27            |
| 25   | 1        |                    | 40                 | 30                        | 3.6                      | 1.98                    | 10              | 0.32            |
| 26   | 1        |                    | 40                 | 50                        | 3.6                      | 1.98                    | 11              | 0.42            |

| Table 11. $V_{DD33}$ Pad Average DC Current ( $T_A = T_L$ to $T_H$ ) <sup>1</sup> | Table 11. \ | V <sub>DD33</sub> Pad | Average [ | DC Current | (T <sub>Δ</sub> = | $T_{\rm H}$ to $T_{\rm H}$ ) <sup>1</sup> |
|-----------------------------------------------------------------------------------|-------------|-----------------------|-----------|------------|-------------------|-------------------------------------------|
|-----------------------------------------------------------------------------------|-------------|-----------------------|-----------|------------|-------------------|-------------------------------------------|

<sup>1</sup> These values are estimated from simulation and not tested. Currents apply to output pins for the fast pads only and to input pins for the slow and medium pads only.

<sup>2</sup> All loads are lumped.



## 3.9 Oscillator and FMPLL Electrical Characteristics

### Table 12. FMPLL Electrical Specifications

 $(V_{DDSYN} = 3.0-3.6 \text{ V}; V_{SS} = V_{SSSYN} = 0.0 \text{ V}; T_A = T_L \text{ to } T_H)$ 

| Spec | Characteristic                                                                                                       | Symbol                                                                   | Minimum                         | Maximum                                          | Unit               |
|------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------------|--------------------------------------------------|--------------------|
| 1    | PLL reference frequency range: <sup>1</sup><br>Crystal reference<br>External reference<br>Dual controller (1:1 mode) | f <sub>ref_crystal</sub><br>f <sub>ref_ext</sub><br>f <sub>ref_1:1</sub> | 8<br>8<br>24                    | 20<br>20<br>f <sub>sys</sub> ÷2                  | MHz                |
| 2    | System frequency <sup>2</sup>                                                                                        | f <sub>sys</sub>                                                         | $f_{ICO(MIN)} \div 2^{RFD}$     | f <sub>MAX</sub> <sup>3</sup>                    | MHz                |
| 3    | System clock period                                                                                                  | t <sub>CYC</sub>                                                         | —                               | 1 ÷ f <sub>sys</sub>                             | ns                 |
| 4    | Loss of reference frequency <sup>4</sup>                                                                             | f <sub>LOR</sub>                                                         | 100                             | 1000                                             | kHz                |
| 5    | Self-clocked mode (SCM) frequency <sup>5</sup>                                                                       | f <sub>SCM</sub>                                                         | 7.4                             | 17.5                                             | MHz                |
|      | EXTAL input high voltage crystal mode <sup>6</sup>                                                                   | V <sub>IHEXT</sub>                                                       | V <sub>XTAL</sub> + 0.4 V       | _                                                | V                  |
| 6    | All other modes<br>[dual controller (1:1), bypass, external reference]                                               | V <sub>IHEXT</sub>                                                       | (V <sub>DDE5</sub> ÷ 2) + 0.4 V | _                                                | V                  |
|      | EXTAL input low voltage crystal mode <sup>7</sup>                                                                    | V <sub>ILEXT</sub>                                                       | —                               | V <sub>XTAL</sub> – 0.4 V                        | V                  |
| 7    | All other modes<br>[dual controller (1:1), bypass, external reference]                                               | V <sub>ILEXT</sub>                                                       | _                               | (V <sub>DDE5</sub> ÷ 2) – 0.4 V                  | V                  |
| 8    | XTAL current <sup>8</sup>                                                                                            | I <sub>XTAL</sub>                                                        | 2                               | 6                                                | mA                 |
| 9    | Total on-chip stray capacitance on XTAL                                                                              | C <sub>S_XTAL</sub>                                                      | —                               | 1.5                                              | pF                 |
| 10   | Total on-chip stray capacitance on EXTAL                                                                             | C <sub>S_EXTAL</sub>                                                     | —                               | 1.5                                              | pF                 |
| 11   | Crystal manufacturer's recommended capacitive load                                                                   | CL                                                                       | Refer to crystal specification  | Refer to crystal specification                   | pF                 |
| 12   | Discrete load capacitance to connect to EXTAL                                                                        | C <sub>L_EXTAL</sub>                                                     | _                               | $(2 \times C_L) - C_{S\_EXTAL} - C_{PCB\_EXTAL}$ | pF                 |
| 13   | Discrete load capacitance to connect to XTAL                                                                         | C <sub>L_XTAL</sub>                                                      | _                               | $(2 \times C_L) - C_{S_XTAL} - C_{PCB_XTAL}$     | pF                 |
| 14   | PLL lock time <sup>10</sup>                                                                                          | t <sub>ipii</sub>                                                        | —                               | 750                                              | μs                 |
| 15   | Dual controller (1:1) clock skew<br>(between CLKOUT and EXTAL) <sup>11, 12</sup>                                     | t <sub>skew</sub>                                                        | -2                              | 2                                                | ns                 |
| 16   | Duty cycle of reference                                                                                              | t <sub>DC</sub>                                                          | 40                              | 60                                               | %                  |
| 17   | Frequency unLOCK range                                                                                               | f <sub>UL</sub>                                                          | -4.0                            | 4.0                                              | % f <sub>SYS</sub> |
| 18   | Frequency LOCK range                                                                                                 | f <sub>LCK</sub>                                                         | -2.0                            | 2.0                                              | % f <sub>SYS</sub> |



### Table 12. FMPLL Electrical Specifications (continued)

| Spec | Characteristic                                                                                                                                                                                                      | Symbol              | Minimum | Maximum          | Unit                     |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------|------------------|--------------------------|
| 19   | CLKOUT period jitter, measured at f <sub>SYS</sub> max: <sup>13, 14</sup><br>Peak-to-peak jitter (clock edge to clock edge)<br>Long term jitter (averaged over a 2 ms interval)                                     | C <sub>JITTER</sub> |         | 5.0<br>0.01      | %<br>f <sub>clkout</sub> |
| 20   | Frequency modulation range limit <sup>15</sup><br>(do not exceed f <sub>sys</sub> maximum)                                                                                                                          | C <sub>MOD</sub>    | 0.8     | 2.4              | %f <sub>SYS</sub>        |
| 21   | $ \begin{array}{l} \text{ICO frequency} \\ f_{ico} = [f_{ref\_crystal} \times (\text{MFD} + 4)] \div (\text{PREDIV} + 1) \\ f_{ico} = [f_{ref\_ext} \times (\text{MFD} + 4)] \div (\text{PREDIV} + 1) \end{array} $ | f <sub>ico</sub>    | 48      | f <sub>MAX</sub> | MHz                      |
| 22   | Predivider output frequency (to PLL)                                                                                                                                                                                | f <sub>PREDIV</sub> | 4       | 20 <sup>17</sup> | MHz                      |

### $(V_{DDSYN} = 3.0-3.6 \text{ V}; V_{SS} = V_{SSSYN} = 0.0 \text{ V}; T_A = T_L \text{ to } T_H)$

<sup>1</sup> Nominal crystal and external reference values are worst-case not more than 1%. The device operates correctly if the frequency remains within ± 5% of the specification limit. This tolerance range allows for a slight frequency drift of the crystals over time. The designer must thoroughly understand the drift margin of the source clock.

<sup>2</sup> All internal registers retain data at 0 Hz.

<sup>3</sup> Up to the maximum frequency rating of the device (refer to Table 1).

<sup>4</sup> Loss of reference frequency is defined as the reference frequency detected internally, which transitions the PLL into self-clocked mode.

<sup>5</sup> The PLL operates at self-clocked mode (SCM) frequency when the reference frequency falls below f<sub>LOR</sub>. SCM frequency is measured on the CLKOUT ball with the divider set to divide-by-two of the system clock. NOTE: In SCM, the MFD and PREDIV have no effect and the RFD is bypassed.

<sup>6</sup> Use the EXTAL input high voltage parameter when using the FlexCAN oscillator in crystal mode (no quartz crystals or resonators). (V<sub>extal</sub> – V<sub>xtal</sub>) must be ≥ 400 mV for the oscillator's comparator to produce the output clock.

<sup>7</sup> Use the EXTAL input low voltage parameter when using the FlexCAN oscillator in crystal mode (no quartz crystals or resonators). (V<sub>xtal</sub> – V<sub>extal</sub>) must be ≥ 400 mV for the oscillator's comparator to produce the output clock.

<sup>8</sup> I<sub>xtal</sub> is the oscillator bias current out of the XTAL pin with both EXTAL and XTAL pins grounded.

<sup>9</sup> C<sub>PCB EXTAL</sub> and C<sub>PCB XTAL</sub> are the measured PCB stray capacitances on EXTAL and XTAL, respectively.

<sup>10</sup> This specification applies to the period required for the PLL to relock after changing the MFD frequency control bits in the synthesizer control register (SYNCR). From power up with crystal oscillator reference, the lock time also includes the crystal startup time.

<sup>11</sup> PLL is operating in 1:1 PLL mode.

 $^{12}$  V<sub>DDE</sub> = 3.0–3.6 V.

<sup>13</sup> Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>sys</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the PLL circuitry via V<sub>DDSYN</sub> and V<sub>SSSYN</sub> and variation in crystal oscillator frequency increase the jitter percentage for a given interval. CLKOUT divider is set to divide-by-two.

<sup>14</sup> Values are with frequency modulation disabled. If frequency modulation is enabled, jitter is the sum of (jitter + Cmod).

<sup>15</sup> Modulation depth selected must not result in  $f_{svs}$  value greater than the  $f_{svs}$  maximum specified value.

<sup>16</sup>  $f_{SVS} = f_{iCO} \div (2^{RFD}).$ 

<sup>17</sup> Maximum value for dual controller (1:1) mode is (f<sub>MAX</sub> ÷ 2) with the predivider set to 1 (FMPLL\_SYNCR[PREDIV] = 0b001).



## **3.10 eQADC Electrical Characteristics**

| Spec | Characteristic                                                                                                                                                                                      | Symbol             | Minimum                    | Maximum                          | Unit                |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------------|----------------------------------|---------------------|
| 1    | ADC clock (ADCLK) frequency <sup>1</sup>                                                                                                                                                            | F <sub>ADCLK</sub> | 1                          | 12                               | MHz                 |
| 2    | Conversion cycles<br>Differential<br>Single ended                                                                                                                                                   | CC                 | 13 + 2 (15)<br>14 + 2 (16) | 13 + 128 (141)<br>14 + 128 (142) | ADCLK<br>cycles     |
| 3    | Stop mode recovery time <sup>2</sup>                                                                                                                                                                | T <sub>SR</sub>    | 10                         | —                                | μS                  |
| 4    | Resolution <sup>3</sup>                                                                                                                                                                             | —                  | 1.25                       | —                                | mV                  |
| 5    | INL: 6 MHz ADC clock                                                                                                                                                                                | INL6               | -4                         | 4                                | Counts <sup>3</sup> |
| 6    | INL: 12 MHz ADC clock                                                                                                                                                                               | INL12              | -8                         | 8                                | Counts              |
| 7    | DNL: 6 MHz ADC clock                                                                                                                                                                                | DNL6               | -3 <sup>4</sup>            | 3 <sup>4</sup>                   | Counts              |
| 8    | DNL: 12 MHz ADC clock                                                                                                                                                                               | DNL12              | -6 <sup>4</sup>            | 6 <sup>4</sup>                   | Counts              |
| 9    | Offset error with calibration                                                                                                                                                                       | OFFWC              | -4 <sup>5</sup>            | 4 <sup>5</sup>                   | Counts              |
| 10   | Full-scale gain error with calibration                                                                                                                                                              | GAINWC             | -8 <sup>6</sup>            | 8 <sup>6</sup>                   | Counts              |
| 11   | Disruptive input injection current <sup>7, 8, 9, 10</sup>                                                                                                                                           | I <sub>INJ</sub>   | –1                         | 1                                | mA                  |
| 12   | Incremental error due to injection current. All channels are 10 k $\Omega$ < Rs <100 k $\Omega$<br>Channel under test has Rs = 10 k $\Omega$ ,<br>$I_{INJ} = \underline{I}_{INJMAX}$ , $I_{INJMIN}$ | E <sub>INJ</sub>   | -4                         | 4                                | Counts              |
| 13   | Total unadjusted error (TUE) for single ended conversions with calibration <sup>11, 12, 13, 14, 15</sup>                                                                                            | TUE                | -4                         | 4                                | Counts              |

Table 13. eQADC Conversion Specifications ( $T_A = T_L$  to  $T_H$ )

Conversion characteristics vary with F<sub>ADCLK</sub> rate. Reduced conversion accuracy occurs at maximum F<sub>ADCLK</sub> rate. The maximum value is based on 800 KS/s and the minimum value is based on 20 MHz oscillator clock frequency divided by a maximum 16 factor.

- <sup>2</sup> Stop mode recovery time begins when the ADC control register enable bits are set until the ADC is ready to perform conversions.
- <sup>3</sup> At  $V_{RH} V_{RL}$  = 5.12 V, one least significant bit (LSB) = 1.25, mV = one count.
- <sup>4</sup> Guaranteed 10-bit mono tonicity.
- <sup>5</sup> The absolute value of the offset error without calibration  $\leq$  100 counts.
- <sup>6</sup> The absolute value of the full scale gain error without calibration  $\leq$  120 counts.
- <sup>7</sup> Below disruptive current conditions, the channel being stressed has conversion values of: 0x3FF for analog inputs greater than  $V_{RH}$ , and 0x000 for values less than  $V_{RL}$ . This assumes that  $V_{RH} \le V_{DDA}$  and  $V_{RL} \ge V_{SSA}$  due to the presence of the sample amplifier. Other channels are not affected by non-disruptive conditions.
- <sup>8</sup> Exceeding the limit can cause a conversion error on both stressed and unstressed channels. Transitions within the limit do not affect device reliability or cause permanent damage.
- <sup>9</sup> Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values using  $V_{POSCLAMP} = V_{DDA} + 0.5 V$  and  $V_{NEGCLAMP} = -0.3 V$ , then use the larger of the calculated values.
- <sup>10</sup> This condition applies to two adjacent pads on the internal pad.
- <sup>11</sup> The TUE specification is always less than the sum of the INL, DNL, offset, and gain errors due to canceling errors.
- <sup>12</sup> TUE does not apply to differential conversions.
- <sup>13</sup> Measured at 6 MHz ADC clock. TUE with a 12 MHz ADC clock is: –16 counts < TUE < 16 counts.
- <sup>14</sup> TUE includes all internal device errors such as internal reference variation (75% Ref, 25% Ref).
- <sup>15</sup> Depending on the input impedance, the analog input leakage current (Table 9. DC Electrical Specifications, spec 35a) can affect the actual TUE measured on analog channels AN[12], AN[13], AN[14], AN[15].





## 3.11 H7Fa Flash Memory Electrical Characteristics

Table 14. Flash Program and Erase Specifications ( $T_A = T_L$  to  $T_H$ )

| Spec | Flash Program Characteristic                                              | Symbol                   | Min. | Typical <sup>1</sup> | Initial<br>Max. <sup>2</sup> | Max. <sup>3</sup> | Unit |
|------|---------------------------------------------------------------------------|--------------------------|------|----------------------|------------------------------|-------------------|------|
| 3    | Doubleword (64 bits) program time <sup>4</sup>                            | T <sub>dwprogram</sub>   | _    | 10                   | _                            | 500               | μs   |
| 4    | Page program time <sup>4</sup>                                            | T <sub>pprogram</sub>    | _    | 22                   | 44 <sup>5</sup>              | 500               | μs   |
| 7    | 16 KB block pre-program and erase time                                    | T <sub>16kpperase</sub>  | —    | 265                  | 400                          | 5000              | ms   |
| 9    | 48 KB block pre-program and erase time                                    | T <sub>48kpperase</sub>  | —    | 345                  | 400                          | 5000              | ms   |
| 10   | 64 KB block pre-program and erase time                                    | T <sub>64kpperase</sub>  | —    | 415                  | 500                          | 5000              | ms   |
| 8    | 128 KB block pre-program and erase time                                   | T <sub>128kpperase</sub> | _    | 500                  | 1250                         | 7500              | ms   |
| 11   | Minimum operating frequency for program and erase operations <sup>6</sup> | _                        | 25   | _                    |                              | _                 | MHz  |

<sup>1</sup> Typical program and erase times are calculated at 25 °C operating temperature using nominal supply values.

<sup>2</sup> Initial factory condition: ≤ 100 program/erase cycles, 25 °C, using a typical supply voltage measured at a minimum system frequency of 80 MHz.

<sup>3</sup> The maximum erase time occurs after the specified number of program/erase cycles. This maximum value is characterized but not guaranteed.

<sup>4</sup> Actual hardware programming times. This does not include software overhead.

<sup>5</sup> Page size is 256 bits (8 words).

<sup>6</sup> The read frequency of the flash can range up to the maximum operating frequency. There is no minimum read frequency condition.

| Spec | Characteristic                                                                                                           | Symbol    | Min.    | Typical <sup>1</sup> | Unit   |
|------|--------------------------------------------------------------------------------------------------------------------------|-----------|---------|----------------------|--------|
| 1a   | Number of program/erase cycles per block for 16 KB, 48 KB, and 64 KB blocks over the operating temperature range $(T_J)$ | P/E       | 100,000 | —                    | cycles |
| 1b   | Number of program/erase cycles per block for 128 KB blocks over the operating temperature range (T $_{\rm J}$ )          | P/E       | 1000    | 100,000              | cycles |
| 2    | Data retention<br>Blocks with 0–1,000 P/E cycles<br>Blocks with 1,001–100,000 P/E cycles                                 | Retention | 20<br>5 | _                    | years  |

### Table 15. Flash EEPROM Module Life ( $T_A = T_L$ to $T_H$ )

Typical endurance is evaluated at 25<sup>o</sup> C. Product qualification is performed to the minimum specification. For additional information on the Freescale definition of typical endurance, refer to engineering bulletin EB619 Typical Endurance for Nonvolatile Memory.



Table 16 shows the FLASH\_BIU settings versus frequency of operation. Refer to the device reference manual for definitions of these bit fields.

| Maximum Frequency (MHz)                  | APC   | RWSC  | wwsc | DPFEN <sup>2</sup>   | IPFEN <sup>2</sup>   | PFLIM <sup>3</sup>   | BFEN <sup>4</sup> |
|------------------------------------------|-------|-------|------|----------------------|----------------------|----------------------|-------------------|
| Up to and including 82 MHz <sup>5</sup>  | 0b001 | 0b001 | 0b01 | 0b00<br>0b01<br>0b11 | 0b00<br>0b01<br>0b11 | 0b000<br>to<br>0b110 | 0b0<br>0b1        |
| Up to and including 102 MHz <sup>6</sup> | 0b001 | 0b010 | 0b01 | 0b00<br>0b01<br>0b11 | 0b00<br>0b01<br>0b11 | 0b000<br>to<br>0b110 | 0b0<br>0b1        |
| Up to and including 135 MHz <sup>7</sup> | 0b010 | 0b011 | 0b01 | 0b00<br>0b01<br>0b11 | 0b00<br>0b01<br>0b11 | 0b000<br>to<br>0b110 | 0b0<br>0b1        |
| Up to and including 147 MHz <sup>8</sup> | 0b011 | 0b100 | 0b01 | 0b00<br>0b01<br>0b11 | 0b00<br>0b01<br>0b11 | 0b000<br>to<br>0b110 | 0b0<br>0b1        |
| Default setting after reset              | 0b111 | 0b111 | 0b11 | 0b00                 | 0b00                 | 0b000                | 0b0               |

Table 16. FLASH\_BIU Settings vs. Frequency of Operation <sup>1</sup>

<sup>1</sup> Illegal combinations exist. Use entries from the same row in this table.

<sup>2</sup> For maximum flash performance, set to 0b11.

<sup>3</sup> For maximum flash performance, set to 0b110.

<sup>4</sup> For maximum flash performance, set to 0b1.

<sup>5</sup> 82 MHz parts allow for 80 MHz system clock + 2% frequency modulation (FM).

<sup>6</sup> 102 MHz parts allow for 100 MHz system clock + 2% FM.

<sup>7</sup> 135 MHz parts allow for 132 MHz system clock + 2% FM.

<sup>8</sup> 147 MHz parts allow for 144 MHz system clock + 2% FM.

## 3.12 AC Specifications

## 3.12.1 Pad AC Specifications

Table 17. Pad AC Specifications ( $V_{DDEH}$  = 5.0 V,  $V_{DDE}$  = 1.8 V) <sup>1</sup>

| Spec | Pad                      | SRC / DSC<br>(binary)   | Out Delay <sup>2, 3, 4</sup><br>(ns) | Rise / Fall <sup>4, 5</sup><br>(ns) | Load Drive<br>(pF) |    |
|------|--------------------------|-------------------------|--------------------------------------|-------------------------------------|--------------------|----|
|      |                          | 11                      | 26                                   | 15                                  | 50                 |    |
|      | 1 Slow high voltage (SH) |                         | 82                                   | 60                                  | 200                |    |
| 1    |                          | Slow high voltage (SLI) | 01                                   | 75                                  | 40                 | 50 |
|      |                          |                         | 137                                  | 80                                  | 200                |    |
|      |                          | 00                      | 00 -                                 | 377                                 | 200                | 50 |
|      |                          |                         | 476                                  | 260                                 | 200                |    |



| Spec | Pad                       | SRC / DSC<br>(binary) | Out Delay <sup>2, 3, 4</sup><br>(ns) | Rise / Fall <sup>4, 5</sup><br>(ns) | Load Drive<br>(pF) |
|------|---------------------------|-----------------------|--------------------------------------|-------------------------------------|--------------------|
|      |                           | 11                    | 16                                   | 8                                   | 50                 |
|      |                           |                       | 43                                   | 30                                  | 200                |
| 2    | Medium high voltage (MH)  | 01                    | 34                                   | 15                                  | 50                 |
| 2    | Medium nigh voltage (MLT) | 01                    | 61                                   | 35                                  | 200                |
|      |                           | 00                    | 192                                  | 100                                 | 50                 |
|      |                           | 00                    | 239                                  | 125                                 | 200                |
|      |                           | 00                    |                                      | 2.7                                 | 10                 |
| 3    | Fast                      | 01                    | 3.1                                  | 2.5                                 | 20                 |
| 3    | Fasi                      | 10                    | 5.1                                  | 2.4                                 | 30                 |
|      |                           | 11                    |                                      | 2.3                                 | 50                 |
| 4    | Pullup/down (3.6 V max)   | —                     | _                                    | 7500                                | 50                 |
| 5    | Pullup/down (5.5 V max)   | —                     | _                                    | 9000                                | 50                 |

### Table 17. Pad AC Specifications ( $V_{DDEH}$ = 5.0 V, $V_{DDE}$ = 1.8 V) <sup>1</sup> (continued)

<sup>1</sup> These are worst-case values that are estimated from simulation (not tested). The values in the table are simulated at:

 $V_{DD}$  = 1.35–1.65 V;  $V_{DDE}$  = 1.62–1.98 V;  $V_{DDEH}$  = 4.5–5.25 V;  $V_{DD33}$  and  $V_{DDSYN}$  = 3.0–3.6 V; and  $T_A$  =  $T_L$  to  $T_H$ .

<sup>2</sup> This parameter is supplied for reference and is guaranteed by design (not tested).

<sup>3</sup> The output delay is shown in Figure 4. To calculate the output delay with respect to the system clock, add a maximum of one system clock to the output delay.

<sup>4</sup> The output delay and rise and fall are measured to 20% or 80% of the respective signal.

<sup>5</sup> This parameter is guaranteed by characterization rather than 100% tested.

| Table 18. Derated Pad AC Specifications | $(V_{DDEH} = 3.3 \text{ V}, V_{DDE} = 3.3 \text{ V})^{1}$ |
|-----------------------------------------|-----------------------------------------------------------|
|-----------------------------------------|-----------------------------------------------------------|

| Spec | Pad                      | SRC/DSC<br>(binary) | Out Delay <sup>2, 3, 4</sup><br>(ns) | Rise / Fall <sup>3, 5</sup><br>(ns) | Load Drive<br>(pF) |
|------|--------------------------|---------------------|--------------------------------------|-------------------------------------|--------------------|
|      |                          | 11                  | 39                                   | 23                                  | 50                 |
|      |                          |                     | 120                                  | 87                                  | 200                |
| 1    | Slow high voltage (SH)   | 01                  | 101                                  | 52                                  | 50                 |
| I    | Slow high voltage (SH)   | 01                  | 188                                  | 111                                 | 200                |
|      |                          | 00                  | 507                                  | 248                                 | 50                 |
|      |                          | 00                  | 597                                  | 312                                 | 200                |
|      |                          | 11                  | 23                                   | 12                                  | 50                 |
|      |                          | 11                  | 64                                   | 44                                  | 200                |
| 2    |                          | 01                  | 50                                   | 22                                  | 50                 |
| 2    | Medium high voltage (MH) | 01                  | 90                                   | 50                                  | 200                |
|      |                          | 00                  | 261                                  | 123                                 | 50                 |
|      |                          | 00                  | 305                                  | 156                                 | 200                |



| Spec | Characteristic                                         | Symbol             | Min. | Max. | Unit |
|------|--------------------------------------------------------|--------------------|------|------|------|
| 12   | TCK falling-edge to output valid out of high impedance | t <sub>BSDVZ</sub> | _    | 50   | ns   |
| 13   | TCK falling-edge to output high impedance (Hi-Z)       | t <sub>BSDHZ</sub> | _    | 50   | ns   |
| 14   | Boundary scan input valid to TCK rising-edge           | t <sub>BSDST</sub> | 50   | _    | ns   |
| 15   | TCK rising-edge to boundary scan input invalid         | t <sub>BSDHT</sub> | 50   |      | ns   |

| Table 20. JTAG Pin AC Electrical Characteristics | <sup>1</sup> (continued) |
|--------------------------------------------------|--------------------------|
|--------------------------------------------------|--------------------------|

<sup>1</sup> These specifications apply to JTAG boundary scan only. JTAG timing specified at:  $V_{DDE} = 3.0-3.6$  V and  $T_A = T_L$  to  $T_H$ . Refer to Table 21 for Nexus specifications.



Figure 6. JTAG Test Clock Input Timing



## 3.13.4 External Bus Interface (EBI) Timing

Table 22 lists the timing information for the external bus interface (EBI).

|      | Characteristic                                                                                                                                                                                                                                                                |                  |                         |     | Externa                 | al Bus | Freque                  | ncy <sup>2, 3</sup> | }                       |     |                |                                                                             |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------|-----|-------------------------|--------|-------------------------|---------------------|-------------------------|-----|----------------|-----------------------------------------------------------------------------|
| Spec | and                                                                                                                                                                                                                                                                           | Symbol           | 40 I                    | MHz | 56 I                    | ИНz    | 67 I                    | MHz                 | 72                      | MHz | Unit           | Notes                                                                       |
|      | Description                                                                                                                                                                                                                                                                   |                  | Min                     | Max | Min                     | Max    | Min                     | Мах                 | Min                     | Мах |                |                                                                             |
| 1    | CLKOUT period                                                                                                                                                                                                                                                                 | T <sub>C</sub>   | 25.0                    |     | 17.9                    |        | 15.2                    |                     | 13.3                    |     | ns             | Signals are<br>measured at 50%<br>V <sub>DDE</sub> .                        |
| 2    | CLKOUT duty cycle                                                                                                                                                                                                                                                             | t <sub>CDC</sub> | 45%                     | 55% | 45%                     | 55%    | 45%                     | 55%                 | 45%                     | 55% | Т <sub>С</sub> |                                                                             |
| 3    | CLKOUT rise time                                                                                                                                                                                                                                                              | t <sub>CRT</sub> |                         | 4   | —                       | 4      |                         | 4                   | —                       | 4   | ns             |                                                                             |
| 4    | CLKOUT fall time                                                                                                                                                                                                                                                              | t <sub>CFT</sub> |                         | _4  | —                       | 4      |                         | _4                  | —                       | 4   | ns             |                                                                             |
| 5    | CLKOUT positive edge to<br>output signal <i>invalid</i> or<br>Hi-Z (hold time)<br>External bus interface<br>$\overline{CS}[0:3]$<br>ADDR[8:31]<br>DATA[0:31]<br>BDIP<br>BG <sup>5</sup><br>BR <sup>7</sup><br>BB<br>OE<br>RD_WR<br>TA<br>TEA<br>TS<br>TSIZ[0:1]<br>WE/BE[0:3] | t <sub>сон</sub> | 1.0 <sup>6</sup><br>1.5 |     | 1.0 <sup>6</sup><br>1.5 | _      | 1.0 <sup>6</sup><br>1.5 |                     | 1.0 <sup>6</sup><br>1.5 |     | ns             | EBTS = 0<br>EBTS = 1<br>Hold time selectable<br>via SIU_ECCR<br>[EBTS] bit. |
|      | CLKOUT positive edge to<br>output signal <i>invalid</i> or<br>Hi-Z (hold time)<br>Calibration bus interface<br>CAL_CS[0:3]<br>CAL_ADDR[9:30]<br>CAL_DATA[0:15]<br>CAL_DE<br>CAL_RD_WR<br>CAL_TS<br>CAL_TS<br>CAL_WE/BE[0:1]                                                   | tccoн            | 1.0 <sup>6</sup><br>1.5 |     | 1.0 <sup>6</sup><br>1.5 |        | 1.0 <sup>6</sup><br>1.5 |                     | 1.0 <sup>6</sup><br>1.5 |     | ns             | EBTS = 0<br>EBTS = 1<br>Hold time selectable<br>via SIU_ECCR<br>[EBTS] bit. |

### Table 22. Bus Operation Timing <sup>1</sup>





Figure 14. Synchronous Input Timing

#### 3.13.5 **External Interrupt Timing (IRQ Signals)**

## Table 23. External Interrupt Timing <sup>1</sup>

| Spec | Characteristic                     | Symbol            | Min. | Max. | Unit             |
|------|------------------------------------|-------------------|------|------|------------------|
| 1    | IRQ pulse-width low                | t <sub>IPWL</sub> | 3    | _    | t <sub>CYC</sub> |
| 2    | IRQ pulse-width high               | T <sub>IPWH</sub> | 3    | _    | t <sub>CYC</sub> |
| 3    | IRQ edge-to-edge time <sup>2</sup> | t <sub>ICYC</sub> | 6    |      | t <sub>CYC</sub> |

<sup>1</sup> IRQ timing specified at:  $V_{DDEH} = 3.0-5.25$  V and  $T_A = T_L$  to  $T_H$ . <sup>2</sup> Applies when IRQ signals are configured for rising-edge or falling-edge events, but not both.





Figure 15. External Interrupt Timing

## 3.13.6 eTPU Timing

Table 24. eTPU Timing <sup>1</sup>

| Spec | Characteristic                  | Symbol            | Min.           | Мах | Unit             |
|------|---------------------------------|-------------------|----------------|-----|------------------|
| 1    | eTPU input channel pulse width  | t <sub>ICPW</sub> | 4              | _   | t <sub>CYC</sub> |
| 2    | eTPU output channel pulse width | t <sub>OCPW</sub> | 2 <sup>2</sup> | _   | t <sub>CYC</sub> |

<sup>1</sup> eTPU timing specified at:  $V_{DDEH}$  = 3.0–5.25 V and  $T_A$  =  $T_L$  to  $T_H$ .

<sup>2</sup> This specification does not include the rise and fall times. When calculating the minimum eTPU pulse width, include the rise and fall times defined in the slew rate control fields (SRC) of the pad configuration registers (PCR).



Figure 16. eTPU Timing

MPC5566 Microcontroller Data Sheet, Rev. 3



# 4 Mechanicals

## 4.1 MPC5566 416 PBGA Pinout

Figure 32, Figure 33, and Figure 34 show the pinout for the MPC5566 416 PBGA package. The alternate Fast Ethernet Controller (FEC) signals are multiplexed with the data calibration bus signals.

### NOTE

The MPC5500 devices are pin compatible for software portability and use the primary function names to label the pins in the BGA diagram. Although some devices do not support all the primary functions shown in the BGA diagram, the muxed and GPIO signals on those pins remain available. See the signals chapter in the device reference manual for the signal muxing.

|    | 1           | 2           | 3           | 4           | 5          | 6          | 7          | 8           | 9           | 10          | 11        | 12         | 13         | 14         | 15         | 16          | 17          | 18          | 19          | 20          | 21          | 22    | 23          | 24           | 25           | 26          |    |
|----|-------------|-------------|-------------|-------------|------------|------------|------------|-------------|-------------|-------------|-----------|------------|------------|------------|------------|-------------|-------------|-------------|-------------|-------------|-------------|-------|-------------|--------------|--------------|-------------|----|
| Α  | VSS         | VSTBY       | AN37        | AN11        | VDDA1      | AN16       | AN1        | AN5         | VRH         | AN23        | AN27      | AN28       | AN35       | VSSA0      | AN15       | ETRIG<br>1  | ETPUB<br>18 | ETPUB<br>20 | ETPUB<br>24 | ETPUB<br>27 | GPIO<br>205 | MDO11 | MDO8        | VDD          | VDD33        | VSS         | А  |
| в  | VDD         | VSS         | AN36        | AN39        | AN19       | AN20       | AN0        | AN4         | REF<br>BYPC | AN22        | AN26      | AN31       | AN32       | VSSA0      | AN14       | ETRIG<br>0  | ETPUB<br>21 | ETPUB<br>25 | ETPUB<br>28 | ETPUB<br>31 | MDO10       | MDO7  | MDO4        | MDO0         | VSS          | VDDE7       | в  |
| С  | VDD33       | VDD         | VSS         | AN8         | AN17       | VSSA1      | AN21       | AN3         | AN7         | VRL         | AN25      | AN30       | AN33       | VDDA0      | AN13       | ETPUB<br>19 | ETPUB<br>22 | ETPUB<br>26 | ETPUB<br>30 | MDO9        | MDO6        | MDO3  | MDO1        | VSS          | VDDE7        | VDD         | с  |
| D  | ETPUA<br>30 | ETPUA<br>31 | VDD         | VSS         | AN38       | AN9        | AN10       | AN18        | AN2         | AN6         | AN24      | AN29       | AN34       | VDDEH<br>9 | AN12       | ETPUB<br>16 | ETPUB<br>17 | ETPUB<br>23 | ETPUB<br>29 | MDO5        | MDO2        | VDDEH | VSS         | VDDE7        | тск          | TDI         | D  |
| E  | ETPUA<br>28 | ETPUA<br>29 | VDDEH       | VDD         |            |            |            |             |             |             |           |            |            |            |            |             |             |             |             |             |             |       | VDDE7       | TMS          | TDO          | TEST        | Е  |
| F  | ETPUA<br>24 | ETPUA<br>27 | ETPUA<br>26 | VDDEH       |            |            |            |             |             |             |           |            |            |            |            |             |             |             |             |             |             |       | MSEO0       | JCOMP        | EVTI         | EVTO        | F  |
| G  | ETPUA<br>23 | ETPUA<br>22 |             | ETPUA<br>21 |            |            |            |             |             |             |           |            |            |            |            |             |             |             |             |             |             |       | MSEO1       | мско         | GPIO<br>204  | ETPUB<br>15 | G  |
| н  | ETPUA<br>20 | ETPUA<br>19 | ETPUA<br>18 |             |            |            |            |             |             |             |           |            |            |            |            |             |             |             |             |             |             |       | RDY         | GPIO<br>203  | ETPUB<br>14  |             | н  |
| J  | ETPUA<br>16 |             | ETPUA<br>14 | ETPUA<br>13 |            |            |            |             |             |             |           |            |            |            |            |             |             |             |             |             |             |       | VDDEH       |              | ETPUB        |             | J  |
| к  | ETPUA<br>12 |             |             |             |            |            |            |             |             | VSS         | VSS       | VSS        | VSS        | VDDE7      | VDDE7      | VDDE7       | VDDE7       |             |             |             |             |       |             |              | ETPUB<br>7   |             | к  |
| L  |             |             | ETPUA<br>6  |             |            |            |            |             |             | VSS         | VSS       | VSS        | VSS        | VSS        | VSS        | VSS         | VDDE7       |             |             |             |             |       |             | ETPUB<br>4   |              |             | L  |
| м  | ETPUA<br>4  | ETPUA<br>3  | ETPUA<br>2  | ETPUA<br>1  |            |            |            |             |             | VDDE2       | VDDE2     | VSS        | VSS        | VSS        | VSS        | VSS         | VDDE7       |             |             |             |             |       | TCRCLK<br>B |              | ETPUB<br>0   | SINB        | м  |
| N  | BDIP        | TEA         | ETPUA<br>0  |             |            |            |            |             |             | VDDE2       | VDDE2     | VSS        | VSS        | VSS        | VSS        | VSS         | VDDE7       |             |             |             |             |       |             |              | PCSB0        | PCSB1       | N  |
| Р  | CS3         | CS2         | CS1         | CS0         |            |            |            |             |             | VDDE2       | VDDE2     | VSS        | VSS        | VSS        | VSS        | VSS         | VSS         |             |             |             |             |       | PCSA3       | PCSB4        | SCKB         | PCSB2       | Р  |
| R  | WE3         | WE2         | WE1         | WE0         |            |            |            |             |             | VDDE2       | VDDE2     | VSS        | VSS        | VSS        | VSS        | VSS         | VSS         |             |             |             |             |       | PCSB5       | SOUTA        | SINA         | SCKA        | R  |
| т  | VDDE2       | TSIZ0       | RD_WR       | VDDE2       |            |            |            |             |             | VDDE2       | VSS       | VDDE2      | VDDE2      | VDDE2      | VDDE2      | VSS         | VSS         |             |             |             |             |       | PCSA1       | PCSA0        | PCSA2        | VPP         | т  |
| U  | ADDR<br>16  | TSIZ1       | TA          | VDD33       |            |            |            |             |             | VSS         | VDDE2     | VDDE2      | VDDE2      | VDDE2      | VDDE2      | VSS         | VSS         |             |             |             |             |       | PCSA4       | TXDA         | PCSA5        | VFLASH      | U  |
| v  | ADDR<br>18  | ADDR        | TS          | ADDR        |            |            |            |             |             |             |           |            |            |            |            |             |             |             |             |             |             |       | CNTXC       | RXDA         | RSTOUT       | RST<br>CFG  | v  |
| w  | ADDR<br>20  | ADDR        | ADDR<br>9   | ADDR<br>10  |            |            |            |             |             |             |           |            |            |            |            |             |             |             |             |             |             |       | RXDB        | CNRXC        | TXDB         | RESET       | w  |
| Y  | ADDR        | ADDR<br>21  | ADDR<br>11  | VDDE2       |            |            |            |             | N           | ote:        | NC        | No c       | connec     | ct. AC2    | 22 & A     | AD23 r      | eserve      | ed          |             |             |             |       | WKP<br>CFG  | BOOT<br>CFG1 | VRC<br>VSS   | VSS<br>SYN  | Y  |
| AA | ADDR        | ADDR        | ADDR<br>13  | ADDR<br>12  |            |            |            |             |             |             |           |            |            |            |            |             |             |             |             |             |             |       | VDDEH       | PLL<br>CFG1  | BOOT<br>CFG0 | EXTAL       | AA |
| AB | VDDE2       | ADDR<br>25  | ADDR<br>15  | ADDR<br>14  |            |            |            |             |             |             |           |            |            |            |            |             |             |             |             |             |             |       | VDD         | VRC<br>CTL   | PLL<br>CFG0  | XTAL        | AB |
| AC | ADDR<br>26  | ADDR<br>27  | ADDR<br>31  | VSS         | VDD        | DATA<br>26 | DATA<br>28 | VDDE2       | DATA<br>30  | DATA<br>31  | DATA<br>8 | DATA<br>10 | VDDE2      | DATA<br>12 | DATA<br>14 | EMIOS 2     | EMIOS       | EMIOS       | EMIOS<br>21 | VDDEH       | VDDE5       | NC    | VSS         | VDD          | VRC33        | VDD<br>SYN  | AC |
| AD | ADDR<br>28  | ADDR<br>30  | VSS         | VDD         | DATA       | DATA<br>25 | DATA<br>27 | DATA<br>29  | VDD33       | GPIO<br>207 | DATA<br>9 | DATA<br>11 | DATA<br>13 | DATA<br>15 |            |             | EMIOS<br>10 |             |             | _           | CNTXA       | VDDE5 | NC          | VSS          | VDD          | VDD33       | AD |
| AE | ADDR<br>29  | VSS         | VDD         | DATA        | DATA<br>19 | DATA<br>21 | DATA<br>23 | DATA        | DATA<br>2   | DATA<br>4   | DATA<br>6 | OE         | BR         | BG         |            | EMIOS<br>5  |             |             |             |             | EMIOS       | CNRXA | VDDE5       | CLKOUT       | VSS          | VDD         | AE |
| AF | VSS         | VDD         | DATA<br>16  | DATA<br>18  | VDDE2      | DATA<br>20 | DATA<br>22 | GPIO<br>206 | DATA        | DATA        | VDDE2     | DATA<br>5  | DATA<br>7  | BB         | EMIOS      |             | -           |             |             |             | EMIOS<br>20 | CNTXB | CNRXB       | VDDE5        | ENG<br>CLK   | VSS         | AF |
|    | 1           | 2           | 3           | 4           | 5          | 6          | 7          | 8           | 9           | 10          | 11        | 12         | 13         | 14         | 15         | 16          | 17          | 18          | 19          | 20          | 21          | 22    | 23          | 24           | 25           | 26          |    |

Figure 32. MPC5566 416 Package

MPC5566 Microcontroller Data Sheet, Rev. 3



Mechanicals

|    | 1           | 2           | 3           | 4           | 5          | 6          | 7          | 8           | 9           | 10          | 11        | 12         | 13         |
|----|-------------|-------------|-------------|-------------|------------|------------|------------|-------------|-------------|-------------|-----------|------------|------------|
| А  | VSS         | VSTBY       | AN37        | AN11        | VDDA1      | AN16       | AN1        | AN5         | VRH         | AN23        | AN27      | AN28       | AN35       |
| В  | VDD         | VSS         | AN36        | AN39        | AN19       | AN20       | AN0        | AN4         | REF<br>BYPC | AN22        | AN26      | AN31       | AN32       |
| С  | VDD33       | VDD         | VSS         | AN8         | AN17       | VSSA1      | AN21       | AN3         | AN7         | VRL         | AN25      | AN30       | AN33       |
| D  | ETPUA<br>30 | ETPUA<br>31 | VDD         | VSS         | AN38       | AN9        | AN10       | AN18        | AN2         | AN6         | AN24      | AN29       | AN34       |
| Е  | ETPUA<br>28 | ETPUA<br>29 | VDDEH<br>1  | VDD         |            |            |            |             |             |             |           |            |            |
| F  | ETPUA<br>24 | ETPUA<br>27 | ETPUA<br>26 | VDDEH<br>1  |            |            |            |             |             |             |           |            |            |
| G  | ETPUA<br>23 | ETPUA<br>22 | ETPUA<br>25 | ETPUA<br>21 |            |            |            |             |             |             |           |            |            |
| Н  | ETPUA<br>20 | ETPUA<br>19 | ETPUA<br>18 | ETPUA<br>17 |            |            |            |             |             |             |           |            |            |
| J  | ETPUA<br>16 | ETPUA<br>15 | ETPUA<br>14 | ETPUA<br>13 |            |            |            |             |             |             |           |            |            |
| к  | ETPUA<br>12 | ETPUA<br>11 | ETPUA<br>10 | ETPUA<br>9  |            |            |            |             |             | VSS         | VSS       | VSS        | VSS        |
| L  | ETPUA<br>8  | ETPUA<br>7  | ETPUA<br>6  | ETPUA<br>5  |            |            |            |             |             | VSS         | VSS       | VSS        | VSS        |
| М  | ETPUA       | ETPUA<br>3  | ETPUA<br>2  | ETPUA<br>1  |            |            |            |             |             | VDDE2       | VDDE2     | VSS        | VSS        |
| N  | BDIP        | TEA         | ETPUA<br>0  | TCRCLK<br>A |            |            |            |             |             | VDDE2       | VDDE2     | VSS        | VSS        |
| Ρ  | CS3         | CS2         | CS1         | CS0         |            |            |            |             |             | VDDE2       | VDDE2     | VSS        | VSS        |
| R  | WE3         | WE2         | WE1         | WE0         |            |            |            |             |             | VDDE2       | VDDE2     | VSS        | VSS        |
| Т  | VDDE2       | TSIZ0       | RD_WR       | VDDE2       |            |            |            |             |             | VDDE2       | VSS       | VDDE2      | VDDE2      |
| U  | ADDR<br>16  | TSIZ1       | TA          | VDD33       |            |            |            |             |             | VSS         | VDDE2     | VDDE2      | VDDE2      |
| V  | ADDR<br>18  | ADDR<br>17  | TS          | ADDR<br>8   |            |            |            |             |             |             |           |            |            |
| W  | ADDR<br>20  | ADDR<br>19  | ADDR<br>9   | ADDR<br>10  |            |            |            |             |             |             |           |            |            |
| Y  | ADDR<br>22  | ADDR<br>21  | ADDR<br>11  | VDDE2       |            |            |            |             |             |             |           |            |            |
| AA | ADDR<br>24  | ADDR<br>23  | ADDR<br>13  | ADDR<br>12  |            |            |            |             |             |             |           |            |            |
| AB | VDDE2       | ADDR<br>25  | ADDR<br>15  | ADDR<br>14  |            |            |            |             |             |             |           |            |            |
| AC | ADDR<br>26  | ADDR<br>27  | ADDR<br>31  | VSS         | VDD        | DATA<br>26 | DATA<br>28 | VDDE2       | DATA<br>30  | DATA<br>31  | DATA<br>8 | DATA<br>10 | VDDE2      |
| AD | ADDR<br>28  | ADDR<br>30  | VSS         | VDD         | DATA<br>24 | DATA<br>25 | DATA<br>27 | DATA<br>29  | VDD33       | GPIO<br>207 | DATA<br>9 | DATA<br>11 | DATA<br>13 |
| AE | ADDR<br>29  | VSS         | VDD         | DATA<br>17  | DATA<br>19 | DATA<br>21 | DATA<br>23 | DATA<br>0   | DATA<br>2   | DATA<br>4   | DATA<br>6 | OE         | BR         |
| AF | VSS         | VDD         | DATA<br>16  | DATA<br>18  | VDDE2      | DATA<br>20 | DATA<br>22 | GPIO<br>206 | DATA<br>1   | DATA<br>3   | VDDE2     | DATA<br>5  | DATA<br>7  |
|    | 1           | 2           | 3           | 4           | 5          | 6          | 7          | 8           | 9<br>Olda ( | 10          | 11        | 12         | 13         |
|    |             |             | rigure      | 33. IVI     | PC556      | 0 416 I    | -аска      | je Left     | Side (      | view 1      | OT 2)     |            |            |

MPC5566 Microcontroller Data Sheet, Rev. 3



# 5 Revision History for the MPC5566 Data Sheet

The history of revisions made to this data sheet are listed and described in this section. The information that has changed from a previous revision of this document to the current revision is listed for each revision and are grouped in the following categories:

- Global and text changes
- Table and figure changes

Within each category, the information that has changed is listed in sequential order.

## 5.1 Information Changed Between Revisions 2.0 and 3.0

The following table lists the information that changed in the tables between Rev. 2.0 and 3.0. Click the links to see the change.

| Location                                      | Description of Changes                                                                                                                                                                                                                                                                                              |
|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Section 3.7,<br>"Power-Up/Down<br>Sequencing" | Added the following paragraph in Section 3.7, "Power-Up/Down Sequencing"<br>"During initial power ramp-up, when Vstby is 0.6v or above. a typical current of 1-3mA and<br>maximum of 4mA may be seen until VDD is applied. This current will not reoccur until Vstby is<br>lowered below Vstby min. specification". |
|                                               | Moved Figure 2 (fISTBY Worst-case Specifications) to Section 3.7, "Power-Up/Down Sequencing".                                                                                                                                                                                                                       |
| Section 3.8, "DC<br>Electrical                | In Table 9 (DC Electrical Specifications ( $T_A = T_{L to} T_H$ )) for Spec 27d the Characteristic "Refer to Figure 3 for an interpolation of this data" changed to "RAM standby current".                                                                                                                          |
| Specifications                                | Changed the footnote attached to IDD_STBY to "The current specification relates to average standby operation after SRAM has been loaded with data. For power up current see Section 3.7, "Power-Up/Down Sequencing",Figure 2 (fISTBY Worst-case Specifications).                                                    |
|                                               | Removed the footnote "Figure 3 shows an illustration of the IDD_STBY values interpolated for these temperature values".                                                                                                                                                                                             |

### Table 32. Changes Between Rev. 2.0 and 3.0

## 5.2 Information Changed Between Revisions 1.0 and 2.0

The following table lists the information that changed in the tables between Rev. 1.0 and 2.0. Click the links to see the change.



### **Revision History for the MPC5566 Data Sheet**

### Table 35. Table and Figure Changes Between Rev. 0.0 and Rev. 1.0 (continued)

| Location    | Description of Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Table 27, E | QADC SSI Timing Characteristics:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|             | <ul> <li>Deleted from table title '(Pads at 3.3 V or 5.0 V)'</li> <li>Deleted 1st line in table 'CLOAD = 25 pF on all outputs. Pad drive strength set to maximum.'</li> <li>Spec 1: FCK frequency removed.</li> <li>Combined footnotes 1 and 2, and moved the new footnote to Spec 2. Moved old footnote 3 that is now footnote 2 to Spec 2.</li> <li>Footnote 1, deleted 'V<sub>DD</sub> = 1.35–1.65 V' and 'V<sub>DD33</sub> and V<sub>DDSYN</sub> = 3.0–3.6 V.' Changed 'CL = 50 pF' to 'CL = 25 pF.'</li> <li>Footnote 2: added 'cycle' after 'duty' to read: FCK duty cycle is not 50% when</li> </ul> |
| Figure 35,  | MPC5566 416 Package: Deleted the version number and date.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |