Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 20MHz | | Connectivity | I <sup>2</sup> C, SPI | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 15 | | Program Memory Size | 3.5KB (2K x 14) | | Program Memory Type | OTP | | EEPROM Size | - | | RAM Size | 256 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V | | Data Converters | A/D 6x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Through Hole | | Package / Case | 18-DIP (0.300", 7.62mm) | | Supplier Device Package | 18-PDIP | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16lc717-e-p | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong TABLE 2-1: PIC16C717/770/771 SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED) | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Details<br>on<br>Page: | |-----------------------|------------|---------------|---------------------------------|----------------|-----------------|--------------|-----------------|--------------|---------|--------------------------|------------------------| | Bank 2 | | | | | | | | | | | | | 100h <sup>(3)</sup> | INDF | Addressing | this location | uses content | s of FSR to ad | dress data m | emory (not a | physical rec | gister) | 0000 0000 | 23 | | 101h | TMR0 | Timer0 mod | lule's registe | r | | | | | | xxxx xxxx | 45 | | 102h <sup>(3)</sup> | PCL | Program Co | ounter's (PC) | Least Signific | cant Byte | | | | | 0000 0000 | 22 | | 103h <sup>(3)</sup> | STATUS | IRP | RP1 | RP0 | TO | PD | Z | DC | С | 0001 1xxx | 14 | | 104h <sup>(3)</sup> | FSR | Indirect data | a memory ad | dress pointer | | | | | | xxxx xxxx | 23 | | 105h | _ | Unimpleme | nted | | | | | | | _ | _ | | 106h | PORTB | PORTB Dat | ta Latch whe | n written: PO | RTB pins whe | n read | | | | xxxx xx11 | 33 | | 107h | _ | Unimpleme | nted | | | | | | | _ | _ | | 108h | _ | Unimpleme | nted | | | | | | | _ | _ | | 109h | _ | Unimpleme | nted | | | | | | | _ | _ | | 10Ah <sup>(1,3)</sup> | PCLATH | _ | _ | _ | Write Buffer f | or the upper | 5 bits of the I | Program Cou | ınter | 0 0000 | 22 | | 10Bh <sup>(3)</sup> | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 16 | | 10Ch | PMDATL | Program me | emory read o | lata low | | • | | l | l | xxxx xxxx | | | 10Dh | PMADRL | Program me | Program memory read address low | | | | | | | xxxx xxxx | | | 10Eh | PMDATH | _ | _ | Program me | mory read data | a high | | | | xx xxxx | | | 10Fh | PMADRH | _ | _ | _ | _ | Program me | emory read a | ddress high | | xxxx | | | 110h-<br>11Fh | _ | Unimpleme | Unimplemented | | | | | | | _ | _ | | Bank 3 | | | | | | | | | | | | | 180h <sup>(3)</sup> | INDF | Addressing | this location | uses content | s of FSR to ad | dress data m | emory (not a | physical rec | gister) | 0000 0000 | 23 | | 181h | OPTION_REG | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | 1111 1111 | 15 | | 182h <sup>(3)</sup> | PCL | Program Co | ounter's (PC) | Least Signific | cant Byte | | | | | 0000 0000 | 22 | | 183h <sup>(3)</sup> | STATUS | IRP | RP1 | RP0 | TO | PD | Z | DC | С | 0001 1xxx | 14 | | 184h <sup>(3)</sup> | FSR | Indirect data | a memory ad | dress pointer | | | | | | xxxx xxxx | 23 | | 185h | _ | Unimpleme | nted | | | | | | | _ | _ | | 186h | TRISB | PORTB Dat | ta Direction F | Register | | | | | | 1111 1111 | 33 | | 187h | _ | Unimpleme | nted | | | | | | | _ | _ | | 188h | _ | Unimpleme | nted | | | | | | | _ | _ | | 189h | _ | Unimpleme | nted | | | | | | | _ | _ | | 18Ah <sup>(1,3)</sup> | PCLATH | _ | _ | _ | Write Buffer fo | or the upper | 5 bits of the I | Program Cou | ınter | 0 0000 | 22 | | 18Bh <sup>(3)</sup> | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 16 | | 18Ch | PMCON1 | Reserved | - | _ | _ | _ | _ | _ | RD | 10 | | | 18Dh-<br>18Fh | _ | Unimpleme | nted | | | | | | | _ | _ | $\label{eq:local_equation} \textbf{Legend:} \quad \textbf{x} = \textbf{unknown}, \ \textbf{u} = \textbf{unchanged}, \ \textbf{q} = \textbf{value} \ \textbf{depends} \ \textbf{on condition}, \ \textbf{-} = \textbf{unimplemented} \ \textbf{read} \ \textbf{as} \ \textbf{'0'}.$ Shaded locations are unimplemented, read as '0'. - 2: Other (non Power-up) Resets include external RESET through MCLR and Watchdog Timer Reset. - 3: These registers can be addressed from any bank. **Note 1:** The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the PC<12:8> whose contents are transferred to the upper byte of the program counter. #### 3.0 I/O PORTS Some pins for these I/O ports are multiplexed with an alternate function for the peripheral features on the device. In general, when a peripheral is enabled, that pin may not be used as a general purpose I/O pin. Additional information on I/O ports may be found in the PIC Mid-Range MCU Family Reference Manual, (DS33023). #### 3.1 I/O Port Analog/Digital Mode The PIC16C717/770/771 have two I/O ports: PORTA and PORTB. Some of these port pins are mixed-signal (can be digital or analog). When an analog signal is present on a pin, the pin must be configured as an analog input to prevent unnecessary current draw from the power supply. The Analog Select Register (ANSEL) allows the user to individually select the Digital/Analog mode on these pins. When the Analog mode is active, the port pin will always read 0. - **Note 1:** On a Power-on Reset, the ANSEL register configures these mixed-signal pins as Analog mode. - 2: If a pin is configured as Analog mode, the RA pin will always read '0' and RB pin will always read '1', even if the digital output is active. #### REGISTER 3-1: ANALOG SELECT REGISTER (ANSEL: 9Dh) | R/W-1 |-------|-------|-------|-------|-------|-------|-------|-------| | _ | _ | ANS5 | ANS4 | ANS3 | ANS2 | ANS1 | ANS0 | | bit 7 | | | | | | | bit 0 | bit 7-6 Reserved: Do not use bit 5-0 ANS<5:0>: Analog Select between analog or digital function on pins AN<5:0>, respectively. 0 = Digital I/O. Pin is assigned to port or special function. 1 = Analog Input. Pin is assigned as analog input. **Note:** Setting a pin to an analog input disables the digital input buffer on the pin. The corresponding TRIS bit should be set to Input mode when using pins as analog inputs. | Legend: | | | | |--------------------|------------------|-------------------------------------------|--| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | | - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared $x$ = Bit is unknown | | #### 3.2 PORTA and the TRISA Register PORTA is a 8-bit wide bi-directional port. The corresponding data direction register is TRISA. Setting a TRISA bit (=1) will make the corresponding PORTA pin an input (i.e., put the corresponding output driver in a Hi-impedance mode). Clearing a TRISA bit (=0) will make the corresponding PORTA pin an output (i.e., put the contents of the output latch on the selected pin). Reading the PORTA register reads the status of the pins, whereas writing to it will write to the port latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified, and then written to the port data latch. Pins RA<3:0> are multiplexed with analog functions, such as analog inputs to the A/D converter, analog VREF inputs, and the onboard bandgap reference outputs. When the analog peripherals are using any of these pins as analog input/output, the ANSEL register must have the proper value to individually select the Analog mode of the corresponding pins. **Note:** Upon RESET, the ANSEL register configures the RA<3:0> pins as analog inputs. All RA<3:0> pins will read as '0'. Pin RA4 is multiplexed with the Timer0 module clock input to become the RA4/T0CKI pin. The RA4/T0CKI pin is a Schmitt Trigger input and an open drain output. Pin RA5 is multiplexed with the device RESET (MCLR) and programming input (VPP) functions. The RA5/MCLR/VPP input only pin has a Schmitt Trigger input buffer. All other RA port pins have Schmitt Trigger input buffers and full CMOS output buffers. Pins RA6 and RA7 are multiplexed with the oscillator input and output functions. The TRISA register controls the direction of the RA pins, even when they are being used as analog inputs. The user must ensure the bits in the TRISA register are maintained set when using them as analog inputs. FIGURE 3-2: BLOCK DIAGRAM OF RA2/AN2/VREF-/VRL AND RA3/AN3/VREF+/VRH Data Latch Data Bus D WR Port **√**\_ Q CK TRIS Latch N Q WR T<u>RIS</u> ск ҇⊾ ҳ Vss Vss RD T<u>RIS</u> Schmitt Trigger Input Buffer Q D ΕN RD PORT TMR0 clock input FIGURE 3-3: BLOCK DIAGRAM OF RA4/T0CKI TABLE 3-1: PORTA FUNCTIONS | Name | Function | Input<br>Type | Output<br>Type | Description | |-------------------|----------|---------------|----------------|---------------------------------------------| | DAO/ANO | RA0 | ST | CMOS | Bi-directional I/O | | RA0/AN0 | AN0 | AN | | A/D input | | | RA1 | ST | CMOS | Bi-directional I/O | | RA1/AN1/LVDIN | AN1 | AN | | A/D input | | | LVDIN | AN | | LVD input reference | | | RA2 | ST | CMOS | Bi-directional I/O | | RA2/AN2/VREF-/VRL | AN2 | AN | | A/D input | | RAZ/ANZ/VREF-/VRL | VREF- | AN | | Negative analog reference input | | | VRL | | AN | Internal voltage reference low output | | | RA3 | ST | CMOS | Bi-directional I/O | | RA3/AN3/VREF+/VRH | AN3 | AN | | A/D input | | RA3/AN3/VREF+/VRH | VREF+ | AN | | Positive analog reference input | | | VRH | | AN | Internal voltage reference high output | | RA4/T0CKI | RA4 | ST | OD | Bi-directional I/O | | RA4/TUCKI | T0CKI | ST | | TMR0 clock input | | | RA5 | ST | | Input port | | RA5/MCLR/VPP | MCLR | ST | | Master clear | | | VPP | Power | | Programming voltage | | | RA6 | ST | CMOS | Bi-directional I/O | | RA6/OSC2/CLKOUT | OSC2 | | XTAL | Crystal/resonator | | | CLKOUT | | CMOS | Fosc/4 output | | | RA7 | ST | CMOS | Bi-directional I/O | | RA7/OSC1/CLKIN | OSC1 | XTAL | | Crystal/resonator | | | CLKIN | ST/AN | | External clock input/ER resistor connection | #### TABLE 3-2: SUMMARY OF REGISTERS ASSOCIATED WITH PORTA | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all<br>other<br>RESETS | |---------|-------|-------|-------------------------------|-------|-------|-------|-------|-------|-------|--------------------------|---------------------------------| | 05h | PORTA | RA7 | RA6 | RA5 | RA4 | RA3 | RA2 | RA1 | RA0 | xxxx 0000 | uuuu 0000 | | 85h | TRISA | PORTA | PORTA Data Direction Register | | | | | | | 1111 1111 | 1111 1111 | | 9Dh | ANSEL | _ | ı | ANS5 | ANS4 | ANS3 | ANS2 | ANS1 | ANS0 | 11 1111 | 11 1111 | Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by PORTA. #### 8.3.2 PWM DUTY CYCLE The PWM duty cycle is specified by writing to the CCPR1L register and to the CCP1CON<5:4> bits. Up to 10-bit resolution is available. The CCPR1L contains the eight MSbs and the CCP1CON<5:4> contains the two LSbs. This 10-bit value is represented by CCPR1L:CCP1CON<5:4>. The following equation is used to calculate the PWM duty cycle in time: PWM duty cycle = (CCPR1L:CCP1CON<5:4>) • Tosc • (TMR2 prescale value) CCPR1L and CCP1CON<5:4> can be written to at any time, but the duty cycle value is not latched into CCPR1H until after a match between PR2 and TMR2 occurs (i.e., the period is complete). In PWM mode, CCPR1H is a read-only register. The CCPR1H register and a 2-bit internal latch are used to double buffer the PWM duty cycle. This double buffering is essential for glitchless PWM operation. When the CCPR1H and 2-bit latch match TMR2 concatenated with an internal 2-bit Q clock or 2 bits of the TMR2 prescaler, the CCP1 pin is cleared. Maximum PWM resolution (bits) for a given PWM frequency: $$= \frac{\log\left(\frac{\text{Fosc}}{\text{FPWM}}\right)}{\log(2)} \text{bits}$$ **Note:** If the PWM duty cycle value is longer than the PWM period, the CCP1 pin will not be cleared. #### 8.3.3 PWM OUTPUT CONFIGURATIONS The PWM1M1 bits in the CCP1CON register allows one of the following configurations: - · Single output - · Half-Bridge output - Full-Bridge output, Forward mode - Full-Bridge output, Reverse mode In the Single Output mode, the RB3/CCP1/P1A pin is used as the PWM output. Since the CCP1 output is multiplexed with the PORTB<3> data latch, the TRISB<3> bit must be cleared to make the CCP1 pin an output. #### FIGURE 8-4: SINGLE PWM OUTPUT ## FIGURE 8-5: EXAMPLE OF SINGLE OUTPUT APPLICATION In the Half-Bridge Output mode, two pins are used as outputs. The RB3/CCP1/P1A pin has the PWM output signal, while the RB5/SDO/P1B pin has the complementary PWM output signal. This mode can be used for half-bridge applications, as shown on Figure 8-7, or for full-bridge applications, where four power switches are being modulated with two PWM signal. Since the P1A and P1B outputs are multiplexed with the PORTB<3> and PORTB<5> data latches, the TRISB<3> and TRISB<5> bits must be cleared to configure P1A and P1B as outputs. In Half-Bridge Output mode, the programmable deadband delay can be used to prevent shoot-through current in bridge power devices. See Section 8.3.5 for more details of the deadband delay operations. FIGURE 8-7: EXAMPLE OF HALF-BRIDGE OUTPUT MODE APPLICATIONS #### 9.2.2.4 SLAVE TRANSMISSION When the R/W bit of the incoming address byte is set and an address match occurs, the R/W bit of the SSP-STAT register is set. The received address is loaded into the SSPBUF register on the falling edge of the eighth SCL pulse. The ACK pulse will be sent on the ninth bit, and the SCL pin is held low. The slave module automatically stretches the clock by holding the SCL line low so that the master will be unable to assert another clock pulse until the slave is finished preparing the transmit data. The transmit data must be loaded into the SSPBUF register, which also loads the SSPSR register. The CKP bit (SSPCON<4>) must then be set to release the SCL pin from the forced low condition. The eight data bits are shifted out on the falling edges of the SCL input. This ensures that the SDA signal is valid during the SCL high time (Figure 9-10). The ACK or NACK signal from the master-receiver is latched on the rising edge of the ninth SCL input pulse. The master-receiver terminates slave transmission by sending a NACK. If the SDA line is high (NACK), then the data transfer is complete. When the NACK is latched by the slave, the slave logic is RESET which also resets the $R/\overline{W}$ bit to '0'. The slave module then monitors for another occurrence of the START bit. The slave firmware knows not to load another byte into the SSPBUF register by sensing that the buffer is empty (BF = 0) and the $R/\overline{W}$ bit has gone low. If the SDA line is low ( $\overline{ACK}$ ), the $R/\overline{W}$ bit remains high indicating that the next transmit data must be loaded into the SSPBUF register. An MSSP interrupt (SSPIF flag) is generated for each data transfer byte on the falling edge of the ninth clock pulse. The SSPIF flag bit must be cleared in software. The SSPSTAT register is used to determine the status of the byte transfer. For more information about the $I^2C$ Slave mode, refer to Application Note AN734, "Using the PIC® SSP for Slave $I^2C^{\mathsf{TM}}$ Communication". FIGURE 9-10: I<sup>2</sup>C SLAVE MODE WAVEFORMS FOR TRANSMISSION (7-BIT ADDRESS) #### 9.2.16 CLOCK ARBITRATION Clock arbitration occurs when the master, during any receive, transmit or repeated START/STOP condition, de-asserts the SCL pin (SCL allowed to float high). When the SCL pin is allowed to float high, the baud rate generator (BRG) is suspended from counting until the SCL pin is actually sampled high. When the SCL pin is sampled high, the baud rate generator is reloaded with the contents of SSPADD<6:0> and begins counting. This ensures that the SCL high time will always be at least one BRG rollover count in the event that the clock is held low by an external device (Figure 9-22). #### FIGURE 9-22: CLOCK ARBITRATION TIMING IN MASTER TRANSMIT MODE # 10.0 VOLTAGE REFERENCE MODULE AND LOW-VOLTAGE DETECT The Voltage Reference module provides reference voltages for the Brown-out Reset circuitry, the Low-voltage Detect circuitry and the A/D converter. The source for the reference voltages comes from the bandgap reference circuit. The bandgap circuit is energized anytime the reference voltage is required by the other sub-modules, and is powered down when not in use. The control registers for this module are LVDCON and REFCON, as shown in Register 10-1 and Figure 10-2. #### REGISTER 10-1: LOW-VOLTAGE DETECT CONTROL REGISTER (LVDCON: 9Ch) | U-0 | U-0 | R-0 | R/W-0 | R/W-0 | R/W-1 | R/W-0 | R/W-1 | |-------|-----|------|-------|-------|-------|-------|-------| | _ | _ | BGST | LVDEN | LV3 | LV2 | LV1 | LV0 | | bit 7 | | | | | | | bit 0 | bit 7-6 **Unimplemented:** Read as '0' bit 5 BGST: Bandgap Stable Status Flag bit 1 = Indicates that the bandgap voltage is stable, and LVD interrupt is reliable 0 = Indicates that the bandgap voltage is not stable, and LVD interrupt should not be enabled bit 4 LVDEN: Low-voltage Detect Power Enable bit 1 = Enables LVD, powers up bandgap circuit and reference generator 0 = Disables LVD, powers down bandgap circuit if unused by BOR or VRH/VRL bit 3-0 LV<3:0>: Low Voltage Detection Limit bits<sup>(1)</sup> 1111 = External analog input is used 1110 = 4.5V 1101 = 4.2V 1100 = 4.0V 1011 = 3.8V 1010 = 3.6V 1001 = 3.5V 1000 = 3.3V 0111 = 3.0V 0110 = 2.8V 0101 = 2.7V 0100 = 2.5V 0011 = Reserved. Do not use. 0010 = Reserved. Do not use. 0001 = Reserved. Do not use. 0000 = Reserved. Do not use. **Note:** These are the minimum trip points for the LVD. See Table 15-8 for the trip point tolerances. Selection of reserved setting may result in an inadvertent interrupt. Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### REGISTER 11-2: A/D CONTROL REGISTER 1 (ADCON1: 9Fh) | R/W-0 |-------|-------|-------|-------|----------|----------|----------|----------| | ADFM | VCFG2 | VCFG1 | VCFG0 | Reserved | Reserved | Reserved | Reserved | | bit 7 | | | | | | | bit 0 | bit 7 ADFM: A/D Result Format Select bit 1 = Right justified0 = Left justified bit 6-4 VCFG<2:0>: Voltage Reference Configuration bits | | A/D VREF+ | A/D VREF- | |-----|---------------------------------|---------------------| | 000 | AV <sub>DD</sub> <sup>(1)</sup> | AVss <sup>(2)</sup> | | 001 | External VREF+ | External VREF- | | 010 | Internal VRH | Internal VRL | | 011 | External VREF+ | AVss <sup>(2)</sup> | | 100 | Internal VRH | AVss <sup>(2)</sup> | | 101 | AVDD <sup>(1)</sup> | External VREF- | | 110 | AV <sub>DD</sub> <sup>(1)</sup> | Internal VRL | | 111 | Internal VRL | AVss | bit 3-0 **Reserved:** Do not use. **Note 1:** This parameter is VDD for the PIC16C717. 2: This parameter is Vss for the PIC16C717. The value that is in the ADRESH and ADRESL registers are not modified for a Power-on Reset. The ADRESH and ADRESL registers will contain unknown data after a Power-on Reset. The A/D conversion results can be left justified (ADFM bit cleared), or right justified (ADFM bit set). Figure 11-1 through Figure 11-2 show the A/D result data format of the PIC16C717/770/771. #### FIGURE 11-1: PIC16C770/771 12-BIT A/D RESULT FORMATS TABLE 12-6: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED) | Register | Power-on Reset or<br>Brown-out Reset | MCLR Reset or<br>WDT Reset | Wake-up via WDT or<br>Interrupt | |----------|--------------------------------------|----------------------------|---------------------------------| | P1DEL | 0000 0000 | 0000 0000 | uuuu uuuu | | REFCON | 0000 | 0000 | uuuu | | LVDCON | 00 0101 | 00 0101 | uu uuuu | | ANSEL | 11 1111 | 11 1111 | uu uuuu | | ADRESL | xxxx xxxx | uuuu uuuu | uuuu uuuu | | ADCON1 | 0000 0000 | 0000 0000 | uuuu uuuu | | PMDATL | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PMADRL | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PMDATH | xx xxxx | uu uuuu | uu uuuu | | PMADRH | xxxx | uuuu | uuuu | | PMCON1 | 10 | 10 | 10 | Legend: u = unchanged, x = unknown, - = unimplemented bit, read as '0', <math>q = value depends on condition **Note 1:** When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h). 2: See Table 12-5 for RESET value for specific condition. FIGURE 12-6: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD) #### 12.10 Interrupts The devices have up to 11 sources of interrupt. The interrupt control register (INTCON) records individual interrupt requests in flag bits. It also has individual and global interrupt enable bits. **Note:** Individual interrupt flag bits are set regardless of the status of their corresponding mask bit or the GIE bit. A Global Interrupt Enable bit, GIE (INTCON<7>), enables (if set) all un-masked interrupts or disables (if cleared) all interrupts. When bit GIE is enabled and an interrupt's flag bit and mask bit are set, the interrupt will vector immediately. Individual interrupts can be disabled through their corresponding enable bits in various registers. Individual interrupt bits are set, regardless of the status of the GIE bit. The GIE bit is cleared on RESET. The "return from interrupt" instruction, RETFIE, exits the interrupt routine as well as sets the GIE bit, which re-enables interrupts. The RB0/INT pin interrupt, the RB port change interrupt and the TMR0 overflow interrupt flags are contained in the INTCON register. The peripheral interrupt flags are contained in the special function registers PIR1 and PIR2. The corresponding interrupt enable bits are contained in special function registers PIE1 and PIE2, and the peripheral interrupt enable bit is contained in special function register INTCON. When an interrupt is responded to, the GIE bit is cleared to disable any further interrupt, the return address is pushed onto the stack and the PC is loaded with 0004h. Once in the interrupt service routine the source(s) of the interrupt can be determined by polling the interrupt flag bits. The interrupt flag bit(s) must be cleared in software before re-enabling interrupts to avoid recursive interrupts. For external interrupt events, such as the INT pin or PORTB change interrupt, the interrupt latency will be three or four instruction cycles. The exact latency depends when the interrupt event occurs. The latency is the same for one or two cycle instructions. Individual interrupt flag bits are set regardless of the status of their corresponding mask bit or the GIE bit FIGURE 12-10: INTERRUPT LOGIC #### 12.13 Power-down Mode (SLEEP) Power-down mode is entered by executing a ${\tt SLEEP}$ instruction. If enabled, the Watchdog Timer will be cleared but keeps running, the $\overline{PD}$ bit (STATUS<3>) is cleared, the $\overline{TO}$ (STATUS<4>) bit is set, and the oscillator driver is turned off. The I/O ports maintain the status they had, before the SLEEP instruction was executed (driving high, low, or hi-impedance). For lowest current consumption in this mode, place all I/O pins at either VDD, or Vss, ensure no external circuitry is drawing current from the I/O pin, power-down the A/D, disable external clocks. Pull all I/O pins, that are hi-impedance inputs, high or low externally to avoid switching currents caused by floating inputs. The TOCKI input should also be at VDD or Vss for lowest current consumption. The contribution from on-chip pull-ups on PORTB should be considered. #### 12.13.1 WAKE-UP FROM SLEEP The device can wake-up from SLEEP through one of the following events: - 1. External RESET input on $\overline{MCLR}$ pin. - Watchdog Timer Wake-up (if WDT was enabled). - 3. Interrupt from INT pin, RB port change, or some Peripheral Interrupts. External MCLR Reset will cause a device RESET. All other events are considered a continuation of program execution and cause a "wake-up". The TO and PD bits in the STATUS register can be used to determine the cause of device RESET. The PD bit, which is set on power-up, is cleared when SLEEP is invoked. The TO bit is cleared if a WDT time-out occurred (and caused wake-up). The following peripheral interrupts can wake the device from SLEEP: - 1. TMR1 interrupt. Timer1 must be operating as an asynchronous counter. - 2. CCP Capture mode interrupt. - 3. Special event trigger (Timer1 in Asynchronous mode using an external clock). - 4. SSP (START/STOP) bit detect interrupt. - SSP transmit or receive in Slave mode (SPI/I<sup>2</sup>C). - 6. A/D conversion (when A/D clock source is RC). - 7. Low Voltage detect. Other peripherals cannot generate interrupts since during SLEEP, no on-chip clocks are present. When the SLEEP instruction is being executed, the next instruction (PC + 1) is pre-fetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be set (enabled). Wake-up is regardless of the state of the GIE bit. If the GIE bit is clear (disabled), the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is set (enabled), the device executes the instruction after the SLEEP instruction and then branches to the interrupt address (0004h). In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction. #### 12.13.2 WAKE-UP USING INTERRUPTS When global interrupts are disabled (GIE cleared) and any interrupt source has both its interrupt enable bit and interrupt flag bit set, one of the following will occur: - If the interrupt occurs before the execution of a SLEEP instruction, the SLEEP instruction will complete as a NOP. Therefore, the WDT and WDT postscaler will not be cleared, the TO bit will not be set and PD bits will not be cleared. - If the interrupt occurs during or after the execution of a SLEEP instruction, the device will immediately wake-up from SLEEP. The SLEEP instruction will be completely executed before the wake-up. Therefore, the WDT and WDT postscaler will be cleared, the TO bit will be set and the PD bit will be cleared. Even if the flag bits were checked before executing a SLEEP instruction, it may be possible for flag bits to become set before the SLEEP instruction completes. To determine whether a SLEEP instruction executed, test the PD bit. If the PD bit is set, the SLEEP instruction was executed as a NOP. If a peripheral can wake the device from SLEEP, then to ensure that the WDT is cleared, a CLRWDT instruction should be executed before a SLEEP instruction. NOTES: ### 13.1 Instruction Descriptions | ADDLW | Add Literal and W | Α | |------------------|------------------------------------------------------------------------------------|----| | Syntax: | [label] ADDLW k | S | | Operands: | $0 \leq k \leq 255$ | 0 | | Operation: | $(W) + k \rightarrow (W)$ | | | Status Affected: | C, DC, Z | 0 | | Description: | The contents of the W register | St | | | are added to the eight bit literal 'k' and the result is placed in the W register. | D | | | | | | ANDWF | AND W with f | | | | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Syntax: | [label] ANDWF f,d | | | | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | | | | Operation: | (W) .AND. (f) $\rightarrow$ (destination) | | | | | Status Affected: | Z | | | | | Description: | AND the W register with register 'f'. If 'd' is 0, the result is stored in the W register. If 'd' is 1, the result is stored back in register 'f'. | | | | | ADDWF | Add W and f | | | | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Syntax: | [label] ADDWF f,d | | | | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | | | | Operation: | (W) + (f) $\rightarrow$ (destination) | | | | | Status Affected: | C, DC, Z | | | | | Description: | Add the contents of the W register with register 'f'. If 'd' is 0, the result is stored in the W register. If 'd' is 1, the result is stored back in register 'f'. | | | | | BCF | Bit Clear f | | | | | |------------------|------------------------------------------------------------------------|--|--|--|--| | Syntax: | [label] BCF f,b | | | | | | Operands: | $\begin{aligned} 0 &\leq f \leq 127 \\ 0 &\leq b \leq 7 \end{aligned}$ | | | | | | Operation: | $0 \rightarrow (f < b >)$ | | | | | | Status Affected: | None | | | | | | Description: | Bit 'b' in register 'f' is cleared. | | | | | | ANDLW | AND Literal with W | | | | |------------------|---------------------------------------------------------------------------------------------------------------|--|--|--| | Syntax: | [label] ANDLW k | | | | | Operands: | $0 \leq k \leq 255$ | | | | | Operation: | (W) .AND. (k) $\rightarrow$ (W) | | | | | Status Affected: | Z | | | | | Description: | The contents of W register are AND'ed with the eight bit literal 'k'. The result is placed in the W register. | | | | | BSF | Bit Set f | | | |------------------|--------------------------------------|--|--| | Syntax: | [label] BSF f,b | | | | Operands: | $0 \le f \le 127$<br>$0 \le b \le 7$ | | | | Operation: | $1 \rightarrow (f < b >)$ | | | | Status Affected: | None | | | | Description: | Bit 'b' in register 'f' is set. | | | TABLE 14-1: DEVELOPMENT TOOLS FROM MICROCHIP \* \* + FIGURE 16-16: TYPICAL IDD VS. VDD (INTRC 4 MHz MODE) FIGURE 16-17: INTERNAL RC FOSC VS. VDD OVER TEMPERATURE (4 MHz)