Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Product Status Obsolete Core Processor PIC Core Size 8-Bit Speed 20MHz Connectivity I²C, SPI Peripherals Brown-out Detect Number of I/O 15 Program Memory Size 3.5KB (2K x 14) Program Memory Type OTP EEPROM Size - RAM Size 256 x 8 Voltage - Supply (Vcc/Vdd) 2.5V ~ 5.5V Data Converters A/D 6x12b Oscillator Type Internal | Reset, POR, PWM, WDT | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | Core Processor Core Size 8-Bit Speed 20MHz Connectivity Peripherals Number of I/O 15 Program Memory Size Program Memory Type EEPROM Size RAM Size Voltage - Supply (Vcc/Vdd) Data Converters PIC 8-Bit 90 12C, SPI 15 Program Memory Detect 90 15 15 Program Memory Size 3.5KB (2K x 14) OTP EEPROM Size - RAM Size 256 x 8 Voltage - Supply (Vcc/Vdd) 2.5V ~ 5.5V | Reset, POR, PWM, WDT | | Core Size Speed 20MHz Connectivity I²C, SPI Peripherals Brown-out Detect Number of I/O 15 Program Memory Size 3.5KB (2K x 14) Program Memory Type OTP EEPROM Size - RAM Size Voltage - Supply (Vcc/Vdd) Data Converters 8-Bit 926, SPI 840 15 256 x 84 Voltage - Supply (Vcc/Vdd) 2.5V ~ 5.5V | Reset, POR, PWM, WDT | | Speed 20MHz Connectivity I²C, SPI Peripherals Brown-out Detect Number of I/O 15 Program Memory Size 3.5KB (2K x 14) Program Memory Type OTP EEPROM Size - RAM Size 256 x 8 Voltage - Supply (Vcc/Vdd) 2.5V ~ 5.5V Data Converters A/D 6x12b | Reset, POR, PWM, WDT | | Connectivity I²C, SPI Peripherals Brown-out Detect Number of I/O 15 Program Memory Size 3.5KB (2K x 14) Program Memory Type OTP EEPROM Size - RAM Size 256 x 8 Voltage - Supply (Vcc/Vdd) 2.5V ~ 5.5V Data Converters A/D 6x12b | Reset, POR, PWM, WDT | | Peripherals Brown-out Detect Number of I/O 15 Program Memory Size 3.5KB (2K x 14) Program Memory Type OTP EEPROM Size - RAM Size 256 x 8 Voltage - Supply (Vcc/Vdd) 2.5V ~ 5.5V Data Converters A/D 6x12b | Reset, POR, PWM, WDT | | Number of I/O 15 Program Memory Size 3.5KB (2K x 14) Program Memory Type OTP EEPROM Size - RAM Size 256 x 8 Voltage - Supply (Vcc/Vdd) 2.5V ~ 5.5V Data Converters A/D 6x12b | Reset, POR, PWM, WDT | | Program Memory Size 3.5KB (2K x 14) Program Memory Type OTP EEPROM Size - RAM Size 256 x 8 Voltage - Supply (Vcc/Vdd) 2.5V ~ 5.5V Data Converters A/D 6x12b | | | Program Memory Type OTP EEPROM Size - RAM Size 256 x 8 Voltage - Supply (Vcc/Vdd) 2.5V ~ 5.5V Data Converters A/D 6x12b | | | EEPROM Size - RAM Size 256 x 8 Voltage - Supply (Vcc/Vdd) 2.5V ~ 5.5V Data Converters A/D 6x12b | | | RAM Size $256 \times 8$ Voltage - Supply (Vcc/Vdd) $2.5V \sim 5.5V$ Data Converters A/D $6x12b$ | | | Voltage - Supply (Vcc/Vdd) 2.5V ~ 5.5V Data Converters A/D 6x12b | | | Data Converters A/D 6x12b | | | , , , , , , , , , , , , , , , , , , , , | | | Oscillator Type Internal | | | | | | Operating Temperature $-40$ °C $\sim 85$ °C (TA | | | Mounting Type Surface Mount | | | Package / Case 20-SOIC (0.295", | /.50mm Width) | | Supplier Device Package 20-SOIC | • | | Purchase URL https://www.e-xfl. | · | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### 2.3 PCL and PCLATH The program counter (PC) specifies the address of the instruction to fetch for execution. The PC is 13 bits wide. The low byte is called the PCL register. This register is readable and writable. The high byte is called the PCH register. This register contains the PC<12:8> bits and is not directly readable or writable. All updates to the PCH register occur through the PCLATH register. #### 2.3.1 PROGRAM MEMORY PAGING PIC16C717/770/771 devices are capable of addressing a continuous 8K word block of program memory. The CALL and GOTO instructions provide only 11 bits of address to allow branching within any 2K program memory page. When doing a CALL or GOTO instruction, the upper 2 bits of the address are provided by PCLATH<4:3>. When doing a CALL or GOTO instruction, the user must ensure that the page select bits are programmed so that the desired program memory page is addressed. A return instruction pops a PC address off the stack onto the PC register. Therefore, manipulation of the PCLATH<4:3> bits are not required for the return instructions (which POPs the address from the stack). #### 2.4 Stack The stack allows a combination of up to 8 program calls and interrupts to occur. The stack contains the return address from this branch in program execution. Mid-range devices have an 8-level deep x 13-bit wide hardware stack. The stack space is not part of either program or data space and the stack pointer is not readable or writable. The PC is PUSHed onto the stack when a CALL instruction is executed or an interrupt causes a branch. The stack is POPed in the event of a RETURN, RETLW or a RETFIE instruction execution. PCLATH is not modified when the stack is PUSHed or POPed. After the stack has been PUSHed eight times, the ninth push overwrites the value that was stored from the first push. The tenth push overwrites the second push (and so on). FIGURE 2-4: LOADING OF PC IN DIFFERENT SITUATIONS #### 3.0 I/O PORTS Some pins for these I/O ports are multiplexed with an alternate function for the peripheral features on the device. In general, when a peripheral is enabled, that pin may not be used as a general purpose I/O pin. Additional information on I/O ports may be found in the PIC Mid-Range MCU Family Reference Manual, (DS33023). #### 3.1 I/O Port Analog/Digital Mode The PIC16C717/770/771 have two I/O ports: PORTA and PORTB. Some of these port pins are mixed-signal (can be digital or analog). When an analog signal is present on a pin, the pin must be configured as an analog input to prevent unnecessary current draw from the power supply. The Analog Select Register (ANSEL) allows the user to individually select the Digital/Analog mode on these pins. When the Analog mode is active, the port pin will always read 0. - **Note 1:** On a Power-on Reset, the ANSEL register configures these mixed-signal pins as Analog mode. - 2: If a pin is configured as Analog mode, the RA pin will always read '0' and RB pin will always read '1', even if the digital output is active. #### REGISTER 3-1: ANALOG SELECT REGISTER (ANSEL: 9Dh) | R/W-1 |-------|-------|-------|-------|-------|-------|-------|-------| | _ | _ | ANS5 | ANS4 | ANS3 | ANS2 | ANS1 | ANS0 | | bit 7 | | | | | | | bit 0 | bit 7-6 Reserved: Do not use bit 5-0 ANS<5:0>: Analog Select between analog or digital function on pins AN<5:0>, respectively. 0 = Digital I/O. Pin is assigned to port or special function. 1 = Analog Input. Pin is assigned as analog input. **Note:** Setting a pin to an analog input disables the digital input buffer on the pin. The corresponding TRIS bit should be set to Input mode when using pins as analog inputs. | Legend: | | | | |--------------------|------------------|-------------------------------------------|--| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | | - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared $x$ = Bit is unknown | | #### 3.2 PORTA and the TRISA Register PORTA is a 8-bit wide bi-directional port. The corresponding data direction register is TRISA. Setting a TRISA bit (=1) will make the corresponding PORTA pin an input (i.e., put the corresponding output driver in a Hi-impedance mode). Clearing a TRISA bit (=0) will make the corresponding PORTA pin an output (i.e., put the contents of the output latch on the selected pin). Reading the PORTA register reads the status of the pins, whereas writing to it will write to the port latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified, and then written to the port data latch. Pins RA<3:0> are multiplexed with analog functions, such as analog inputs to the A/D converter, analog VREF inputs, and the onboard bandgap reference outputs. When the analog peripherals are using any of these pins as analog input/output, the ANSEL register must have the proper value to individually select the Analog mode of the corresponding pins. **Note:** Upon RESET, the ANSEL register configures the RA<3:0> pins as analog inputs. All RA<3:0> pins will read as '0'. Pin RA4 is multiplexed with the Timer0 module clock input to become the RA4/T0CKI pin. The RA4/T0CKI pin is a Schmitt Trigger input and an open drain output. Pin RA5 is multiplexed with the device RESET (MCLR) and programming input (VPP) functions. The RA5/MCLR/VPP input only pin has a Schmitt Trigger input buffer. All other RA port pins have Schmitt Trigger input buffers and full CMOS output buffers. Pins RA6 and RA7 are multiplexed with the oscillator input and output functions. The TRISA register controls the direction of the RA pins, even when they are being used as analog inputs. The user must ensure the bits in the TRISA register are maintained set when using them as analog inputs. To MCLR Circuit Program Mode HV Detect Data Bus RD TRIS Vss Schmitt Trigger RD PORT FIGURE 3-4: BLOCK DIAGRAM OF RA5/MCLR/VPP The RB0 pin is multiplexed with the A/D converter analog input 4 and the external interrupt input (RB0/AN4/INT). When the pin is used as analog input, the ANSEL register must have the proper value to select the RB0 pin as Analog mode. The RB1 pin is multiplexed with the A/D converter analog input 5 and the MSSP module slave select input (RB1/AN5/ $\overline{SS}$ ). When the pin is used as analog input, the ANSEL register must have the proper value to select the RB1 pin as Analog mode. Note: Upon RESET, the ANSEL register configures the RB1 and RB0 pins as analog inputs. Both RB1 and RB0 pins will read as '1'. FIGURE 3-7: BLOCK DIAGRAM OF RB0/AN4/INT, RB1/AN5/SS PIN TABLE 3-3: PORTB FUNCTIONS | Name | Function | Input<br>Type | Output<br>Type | Description | | | |---------------------|----------|---------------|----------------|---------------------------------------|--|--| | | RB0 | TTL | CMOS | Bi-directional I/O <sup>(1)</sup> | | | | RB0/AN4/INT | AN4 | AN | | A/D input | | | | | INT | ST | | Interrupt input | | | | | RB1 | TTL | CMOS | Bi-directional I/O <sup>(1)</sup> | | | | RB1/AN5/SS | AN5 | AN | | A/D input | | | | | SS | ST | | SSP slave select input | | | | | RB2 | TTL | CMOS | Bi-directional I/O <sup>(1)</sup> | | | | RB2/SCK/SCL | SCK | ST | CMOS | Serial clock I/O for SPI | | | | | SCL | ST | OD | Serial clock I/O for I <sup>2</sup> C | | | | | RB3 | TTL | CMOS | Bi-directional I/O <sup>(1)</sup> | | | | RB3/CCP1/P1A | CCP1 | ST | CMOS | Capture 1 input/Compare 1 output | | | | | P1A | | CMOS | PWM P1A output | | | | | RB4 | TTL | CMOS | Bi-directional I/O <sup>(1)</sup> | | | | RB4/SDI/SDA | SDI | ST | | Serial data in for SPI | | | | | SDA | ST | OD | Serial data I/O for I <sup>2</sup> C | | | | | RB5 | TTL | CMOS | Bi-directional I/O <sup>(1)</sup> | | | | RB5/SDO/P1B | SDO | | CMOS | Serial data out for SPI | | | | | P1B | | CMOS | PWM P1B output | | | | | RB6 | TTL | CMOS | Bi-directional I/O <sup>(1)</sup> | | | | RB6/T1OSO/T1CKI/P1C | T10S0 | | XTAL | Crystal/Resonator | | | | RB6/11030/11CRI/P1C | T1CKI | CMOS | | TMR1 clock input | | | | | P1C | | CMOS | PWM P1C output | | | | | RB7 | TTL | CMOS | Bi-directional I/O <sup>(1)</sup> | | | | RB7/T1OSI/P1D | T1OSI | XTAL | | TMR1 crystal/resonator | | | | | P1D | | CMOS | PWM P1D output | | | Note 1: Bit programmable pull-ups. TABLE 3-4: SUMMARY OF REGISTERS ASSOCIATED WITH PORTB | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other RESETS | |-----------|------------|-------|-----------------------------------|-------|-------|-------|-------|-------|---------|--------------------------|---------------------------| | 06h, 106h | PORTB | RB7 | RB7 RB6 RB5 RB4 RB3 RB2 RB1 RB0 | | | | | | | xxxx xx11 | uuuu uu11 | | 86h, 186h | TRISB | PORTE | PORTB Data Direction Register | | | | | | | | 1111 1111 | | 81h, 181h | OPTION_REG | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | 1111 1111 | 1111 1111 | | 95h | WPUB | PORTE | PORTB Weak Pull-up Control | | | | | | | | 1111 1111 | | 96h | IOCB | PORTE | PORTB Interrupt on Change Control | | | | | | | 1111 0000 | 1111 0000 | | 9Dh | ANSEL | _ | - ANS5 ANS4 ANS3 ANS2 ANS1 ANS0 | | | | | | 11 1111 | 11 1111 | | Legend: x = unknown, u = unchanged. Shaded cells are not used by PORTB. # PIC16C717/770/771 NOTES: #### 6.0 TIMER1 MODULE The Timer1 module timer/counter has the following features: - 16-bit timer/counter (Two 8-bit registers; TMR1H and TMR1L) - Readable and writable (Both registers) - · Internal or external clock select - · Interrupt on overflow from FFFFh to 0000h - RESET from ECCP module trigger Timer1 has a control register, shown in Register 6-1. Timer1 can be enabled/disabled by setting/clearing control bit TMR1ON (T1CON<0>). Figure 6-2 is a simplified block diagram of the Timer1 module. Additional information on timer modules is available in the PIC Mid-Range MCU Family Reference Manual, (DS33023). #### 6.1 Timer1 Operation Timer1 can operate in one of these modes: - · As a timer - · As a synchronous counter - · As an asynchronous counter The Operating mode is determined by the clock select bit, TMR1CS (T1CON<1>). In Timer mode, Timer1 increments every instruction cycle. In Counter mode, it increments on every rising edge of the external clock input. #### REGISTER 6-1: TIMER1 CONTROL REGISTER (T1CON: 10h) | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|---------|---------|---------|--------|--------|--------| | _ | _ | T1CKPS1 | T1CKPS0 | T10SCEN | T1SYNC | TMR1CS | TMR10N | | bit 7 | | | | | | | bit 0 | - bit 7-6 **Unimplemented:** Read as '0' - bit 5-4 T1CKPS<1:0>: Timer1 Input Clock Prescale Select bits 11 = 1:8 Prescale value 10 = 1:4 Prescale value 01 = 1:2 Prescale value 00 = 1:1 Prescale value - bit 3 T10SCEN: Timer1 Oscillator Enable Control bit - 1 = Oscillator is enabled - 0 = Oscillator is shut off<sup>(1)</sup> - bit 2 T1SYNC: Timer1 External Clock Input Synchronization Control bit #### TMR1CS = 1: - 1 = Do not synchronize external clock input - 0 = Synchronize external clock input #### TMR1CS = 0: This bit is ignored. Timer1 uses the internal clock when TMR1CS = 0. - bit 1 TMR1CS: Timer1 Clock Source Select bit - 1 = External clock from pin RB6/T1OSO/T1CKI /P1C (on the rising edge) - 0 = Internal clock (Fosc/4) - bit 0 TMR10N: Timer1 On bit - 1 = Enables Timer1 - 0 = Stops Timer1 Note 1: The oscillator inverter and feedback resistor are turned off to eliminate power drain. | Legend: | | | | |--------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | l bit, read as '0' | | - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | #### 8.2.3 SOFTWARE INTERRUPT MODE When generate software interrupt is chosen, the CCP1 pin is not affected. Only an ECCP interrupt is generated (if enabled). #### 8.2.4 SPECIAL EVENT TRIGGER In this mode, an internal hardware trigger is generated, which may be used to initiate an action. The special event trigger output of ECCP resets the TMR1 register pair. This allows the CCPR1 register to effectively be a 16-bit programmable period register for Timer1. The special event trigger output of ECCP module will also start an A/D conversion if the A/D module is enabled. **Note:** The special event trigger will not set the interrupt flag bit TMR1IF (PIR1<0>). # FIGURE 8-2: COMPARE MODE OPERATION BLOCK DIAGRAM #### TABLE 8-2: REGISTERS ASSOCIATED WITH CAPTURE, COMPARE AND TIMER1 | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | Value on all other RESETS | |---------|----------------------------------------|----------------------------------------------------------------|----------------|----------------|---------------|----------|--------|--------|-------------------------|---------------------------| | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | PIR1 | PSPIF <sup>(1)</sup> | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000 | 0000 0000 | | PIE1 | PSPIE <sup>(1)</sup> | PSPIE <sup>(1)</sup> ADIE RCIE TXIE SSPIE CCP1IE TMR2IE TMR1IE | | | | | | | | 0000 0000 | | TRISB | PORTB Data | | 1111 1111 | 1111 1111 | | | | | | | | TMR1L | Holding regis | ster for the Lea | ast Significar | nt Byte of the | e 16-bit TMR1 | register | | | xxxx xxxx | uuuu uuuu | | TMR1H | Holding regis | ster for the Mo | st Significan | t Byte of the | 16-bit TMR1r | egister | | | xxxx xxxx | uuuu uuuu | | T1CON | ı | - T1CKPS T1CKP T1OSCEN T1SYNC TMR1CS TMR1O N | | | | | | | 00 0000 | uu uuuu | | CCPR1L | 1L Capture/Compare/PWM register1 (LSB) | | | | | | | | | uuuu uuuu | | CCPR1H | 1H Capture/Compare/PWM register1 (MSB) | | | | | | | | | uuuu uuuu | | CCP1CON | PWM1M1 | PWM1M0 | DC1B1 | DC1B0 | CCP1M3 | CCP1M2 | CCP1M1 | CCP1M0 | 0000 0000 | 0000 0000 | Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by Capture and Timer1. Note that in the Full-Bridge Output mode, the ECCP module does not provide any deadband delay. In general, since only one output is modulated at a time, deadband delay is not required. However, there is a situation where a deadband delay might be required. This situation occurs when all of the following conditions are true: - 1. The direction of the PWM output changes when the duty cycle of the output is at or near 100%. - The turn off time of the power switch, including the power device and driver circuit, is greater than turn on time. Figure 8-11 shows an example, where the PWM direction changes from forward to reverse at a near 100% duty cycle. At time t1, the output P1A and P1D become inactive, while output P1C becomes active. In this example, since the turn off time of the power devices is longer than the turn on time, a shoot-through current flows through the power devices, QB and QD, for the duration of t= $t_{off}$ - $t_{on}$ . The same phenomenon will occur to power devices, QC and QB, for PWM direction change from reverse to forward. If changing PWM direction at high duty cycle is required for the user's application, one of the following requirements must be met: - Avoid changing PWM output direction at or near 100% duty cycle. - Use switch drivers that compensate for the slow turn off of the power devices. The total turn off time (t<sub>off</sub>) of the power device and the driver must be less than the turn on time (t<sub>on</sub>). FIGURE 8-11: PWM DIRECTION CHANGE AT NEAR 100% DUTY CYCLE #### 9.1.7 SLEEP OPERATION In Master mode, all module clocks are halted and the transmission/reception will remain in that state until the device wakes from SLEEP. After the device returns to Normal mode, the module will continue to transmit/receive data. In Slave mode, the SPI transmit/receive shift register operates asynchronously to the device. This allows the device to be placed in SLEEP mode and data to be shifted into the SPI transmit/receive shift register. When all eight bits have been received, the SSPIF interrupt flag bit will be set and if enabled will wake the device from SLEEP. #### 9.1.8 EFFECTS OF A RESET A RESET disables the MSSP module and terminates the current transfer. TABLE 9-1: REGISTERS ASSOCIATED WITH SPI OPERATION | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | POR, BOR | MCLR, WDT | |------------------------|---------|-------|---------|------------|-----------|--------------|---------------|----------|--------|-----------|-----------| | 0Bh, 8Bh,<br>10Bh,18Bh | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 0Ch | PIR1 | - | ADIF | _ | _ | SSPIF | CCP1IF | TMR2IF | TMR1IF | -0 0000 | -0 0000 | | 8Ch | PIE1 | - | ADIE | _ | _ | SSPIE | CCP1IE | TMR2IE | TMR1IE | -0 0000 | -0 0000 | | 13h | SSPBUF | | Synchro | nous Seria | l Port Re | eceive Buffe | er/Transmit F | Register | | xxxx xxxx | uuuu uuuu | | 14h | SSPCON | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPM0 | 0000 0000 | 0000 0000 | | 94h | SSPSTAT | SMP | CKE | D/A | Р | S | R/W | UA | BF | 0000 0000 | 0000 0000 | | 9Dh | ANSEL | | | | | | | | | 11 1111 | 11 1111 | | 86h | TRISB | | | | | | | | | 1111 1111 | 1111 1111 | Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by the MSSP in SPI mode. #### 12.8 Time-out Sequence On power-up, the time-out sequence is as follows: First PWRT time-out is invoked by the POR pulse. When the PWRT delay expires, the Oscillator Start-up Timer is activated. The total time-out will vary based on oscillator configuration and the status of the PWRT. For example, in RC mode with the PWRT disabled, there will be no time-out at all. Figure 12-6, Figure 12-7, Figure 12-8 and Figure 12-9 depict time-out sequences on power-up. Since the time-outs occur from the POR pulse, if MCLR is kept low long enough, the time-outs will expire. Then bringing MCLR high will begin execution immediately (Figure 12-8). This is useful for testing purposes or to synchronize more than one PIC® microcontroller operating in parallel. Table 12-5 shows the RESET conditions for some special function registers, while Table 12-6 shows the RESET conditions for all the registers. ### 12.9 Power Control/STATUS Register (PCON) The Power Control/STATUS Register, PCON, has two status bits that provide indication of which power-up type RESET occurred. Bit0 is Brown-out Reset Status bit, BOR. The BOR bit is unknown upon a POR. BOR must be set by the user and checked on subsequent RESETS to see if bit BOR cleared, indicating a BOR occurred. Bit1 is POR (Power-on Reset Status bit). It is cleared on a Power-on Reset and unaffected otherwise. The user must set this bit following a Power-on Reset. TABLE 12-3: TIME-OUT IN VARIOUS SITUATIONS | Oscillator Configuration | Power- | -up | Brown-out | Wake-up from | | |--------------------------|---------------------------|-----------|------------------|--------------|--| | Oscillator Configuration | PWRTE = 0 | PWRTE = 1 | Brown-out | SLEEP | | | XT, HS, LP | TPWRT + 1024Tosc 1024Tosc | | TPWRT + 1024Tosc | 1024Tosc | | | EC, ER, INTRC | Tpwrt | _ | TPWRT | _ | | TABLE 12-4: STATUS BITS AND THEIR SIGNIFICANCE | POR | BOR | то | PD | | |-----|-----|----|----|---------------------------------------------------------| | 0 | х | 1 | 1 | Power-on Reset | | 0 | х | 0 | х | Illegal, TO is set on POR | | 0 | х | х | 0 | Illegal, PD is set on POR | | 1 | 0 | 1 | 1 | Brown-out Reset | | 1 | 1 | 0 | 1 | WDT Reset | | 1 | 1 | 0 | 0 | WDT Wake-up | | 1 | 1 | u | u | MCLR Reset during normal operation | | 1 | 1 | 1 | 0 | MCLR Reset during SLEEP or interrupt wake-up from SLEEP | TABLE 12-5: RESET CONDITION FOR SPECIAL REGISTERS | Condition | Program<br>Counter | STATUS<br>Register | PCON<br>Register | |---------------------------------------|--------------------|--------------------|------------------| | Power-on Reset | 000h | 0001 1xxx | 1-0x | | MCLR Reset during normal operation | 000h | 000u uuuu | 1-uu | | MCLR Reset during SLEEP | 000h | 0001 0uuu | 1-uu | | WDT Reset | 000h | 0000 1uuu | 1-uu | | WDT Wake-up | PC + 1 | uuu0 0uuu | u-uu | | Brown-out Reset | 000h | 0001 1uuu | 1-u0 | | Interrupt wake-up from SLEEP, GIE = 0 | PC + 1 | uuu1 0uuu | u-uu | | Interrupt wake-up from SLEEP, GIE = 1 | 0004h | uuu1 0uuu | u-uu | Legend: u = unchanged, x = unknown, - = unimplemented bit read as '0'. #### 12.10 Interrupts The devices have up to 11 sources of interrupt. The interrupt control register (INTCON) records individual interrupt requests in flag bits. It also has individual and global interrupt enable bits. **Note:** Individual interrupt flag bits are set regardless of the status of their corresponding mask bit or the GIE bit. A Global Interrupt Enable bit, GIE (INTCON<7>), enables (if set) all un-masked interrupts or disables (if cleared) all interrupts. When bit GIE is enabled and an interrupt's flag bit and mask bit are set, the interrupt will vector immediately. Individual interrupts can be disabled through their corresponding enable bits in various registers. Individual interrupt bits are set, regardless of the status of the GIE bit. The GIE bit is cleared on RESET. The "return from interrupt" instruction, RETFIE, exits the interrupt routine as well as sets the GIE bit, which re-enables interrupts. The RB0/INT pin interrupt, the RB port change interrupt and the TMR0 overflow interrupt flags are contained in the INTCON register. The peripheral interrupt flags are contained in the special function registers PIR1 and PIR2. The corresponding interrupt enable bits are contained in special function registers PIE1 and PIE2, and the peripheral interrupt enable bit is contained in special function register INTCON. When an interrupt is responded to, the GIE bit is cleared to disable any further interrupt, the return address is pushed onto the stack and the PC is loaded with 0004h. Once in the interrupt service routine the source(s) of the interrupt can be determined by polling the interrupt flag bits. The interrupt flag bit(s) must be cleared in software before re-enabling interrupts to avoid recursive interrupts. For external interrupt events, such as the INT pin or PORTB change interrupt, the interrupt latency will be three or four instruction cycles. The exact latency depends when the interrupt event occurs. The latency is the same for one or two cycle instructions. Individual interrupt flag bits are set regardless of the status of their corresponding mask bit or the GIE bit FIGURE 12-10: INTERRUPT LOGIC #### 12.12 Watchdog Timer (WDT) The Watchdog Timer is a free running on-chip RC oscillator, which does not require any external components. This oscillator is independent from the processor clock. If enabled, the WDT will run even if the main clock of the device has been stopped, for example, by execution of a SLEEP instruction. During normal operation, a WDT time-out generates a device RESET (Watchdog Timer Reset). If the device is in SLEEP mode, a WDT time-out causes the device to wake-up and continue with normal operation (Watchdog Timer Wake-up). The TO bit in the STATUS register will be cleared upon a Watchdog Timer time-out. The WDT can be permanently disabled by programming the configuration bit WDTE to '0' (Section 12.1). WDT time-out period values may be found in Table 15-4. Values for the WDT prescaler may be assigned using the OPTION\_REG register. **Note:** The SLEEP instruction clears the WDT and the postscaler, if assigned to the WDT, restarting the WDT period. FIGURE 12-11: WATCHDOG TIMER BLOCK DIAGRAM TABLE 12-7: SUMMARY OF WATCHDOG TIMER REGISTERS | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|-----------------------------|-------|--------|-------|-------|-------|-------|-------|-------| | 2007h | Config. bits <sup>(1)</sup> | _ | BODEN | MCLRE | PWRTE | WDTE | FOSC2 | FOSC1 | FOSC0 | | 81h,181h | OPTION_REG | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | Legend: Shaded cells are not used by the Watchdog Timer. Note 1: See Register 12-1 for the full description of the configuration word bits. ### PIC16C717/770/771 #### 12.13 Power-down Mode (SLEEP) Power-down mode is entered by executing a ${\tt SLEEP}$ instruction. If enabled, the Watchdog Timer will be cleared but keeps running, the $\overline{PD}$ bit (STATUS<3>) is cleared, the $\overline{TO}$ (STATUS<4>) bit is set, and the oscillator driver is turned off. The I/O ports maintain the status they had, before the SLEEP instruction was executed (driving high, low, or hi-impedance). For lowest current consumption in this mode, place all I/O pins at either VDD, or Vss, ensure no external circuitry is drawing current from the I/O pin, power-down the A/D, disable external clocks. Pull all I/O pins, that are hi-impedance inputs, high or low externally to avoid switching currents caused by floating inputs. The TOCKI input should also be at VDD or Vss for lowest current consumption. The contribution from on-chip pull-ups on PORTB should be considered. #### 12.13.1 WAKE-UP FROM SLEEP The device can wake-up from SLEEP through one of the following events: - 1. External RESET input on $\overline{MCLR}$ pin. - Watchdog Timer Wake-up (if WDT was enabled). - 3. Interrupt from INT pin, RB port change, or some Peripheral Interrupts. External MCLR Reset will cause a device RESET. All other events are considered a continuation of program execution and cause a "wake-up". The TO and PD bits in the STATUS register can be used to determine the cause of device RESET. The PD bit, which is set on power-up, is cleared when SLEEP is invoked. The TO bit is cleared if a WDT time-out occurred (and caused wake-up). The following peripheral interrupts can wake the device from SLEEP: - 1. TMR1 interrupt. Timer1 must be operating as an asynchronous counter. - 2. CCP Capture mode interrupt. - 3. Special event trigger (Timer1 in Asynchronous mode using an external clock). - 4. SSP (START/STOP) bit detect interrupt. - SSP transmit or receive in Slave mode (SPI/I<sup>2</sup>C). - 6. A/D conversion (when A/D clock source is RC). - 7. Low Voltage detect. Other peripherals cannot generate interrupts since during SLEEP, no on-chip clocks are present. When the SLEEP instruction is being executed, the next instruction (PC + 1) is pre-fetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be set (enabled). Wake-up is regardless of the state of the GIE bit. If the GIE bit is clear (disabled), the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is set (enabled), the device executes the instruction after the SLEEP instruction and then branches to the interrupt address (0004h). In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction. #### 12.13.2 WAKE-UP USING INTERRUPTS When global interrupts are disabled (GIE cleared) and any interrupt source has both its interrupt enable bit and interrupt flag bit set, one of the following will occur: - If the interrupt occurs before the execution of a SLEEP instruction, the SLEEP instruction will complete as a NOP. Therefore, the WDT and WDT postscaler will not be cleared, the TO bit will not be set and PD bits will not be cleared. - If the interrupt occurs during or after the execution of a SLEEP instruction, the device will immediately wake-up from SLEEP. The SLEEP instruction will be completely executed before the wake-up. Therefore, the WDT and WDT postscaler will be cleared, the TO bit will be set and the PD bit will be cleared. Even if the flag bits were checked before executing a SLEEP instruction, it may be possible for flag bits to become set before the SLEEP instruction completes. To determine whether a SLEEP instruction executed, test the PD bit. If the PD bit is set, the SLEEP instruction was executed as a NOP. If a peripheral can wake the device from SLEEP, then to ensure that the WDT is cleared, a CLRWDT instruction should be executed before a SLEEP instruction. #### 13.1 Instruction Descriptions | Add Literal and W | Į. | |-------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [label] ADDLW k | S | | $0 \leq k \leq 255$ | C | | $(W) + k \rightarrow (W)$ | | | C, DC, Z | ( | | The contents of the W register are added to the eight bit literal 'k' and the result is placed in the W register. | 5 | | | [label] ADDLW k $0 \le k \le 255$ (W) + k $\rightarrow$ (W) C, DC, Z The contents of the W register are added to the eight bit literal 'k' and the result is placed in the W | | ANDWF | AND W with f | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] ANDWF f,d | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | (W) .AND. (f) $\rightarrow$ (destination) | | Status Affected: | Z | | Description: | AND the W register with register 'f'. If 'd' is 0, the result is stored in the W register. If 'd' is 1, the result is stored back in register 'f'. | | ADDWF | Add W and f | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] ADDWF f,d | | Operands: | $0 \le f \le 127$<br>d $\in [0,1]$ | | Operation: | (W) + (f) $\rightarrow$ (destination) | | Status Affected: | C, DC, Z | | Description: | Add the contents of the W register with register 'f'. If 'd' is 0, the result is stored in the W register. If 'd' is 1, the result is stored back in register 'f'. | | BCF | Bit Clear f | |------------------|-----------------------------------------------| | Syntax: | [label] BCF f,b | | Operands: | $0 \le f \le 127$ $0 \le b \le 7$ | | Operation: | $0 \rightarrow (f \mathord{<} b \mathord{>})$ | | Status Affected: | None | | Description: | Bit 'b' in register 'f' is cleared. | | | | | ANDLW | AND Literal with W | | | | | |------------------|---------------------------------------------------------------------------------------------------------------|--|--|--|--| | Syntax: | [label] ANDLW k | | | | | | Operands: | $0 \leq k \leq 255$ | | | | | | Operation: | (W) .AND. (k) $\rightarrow$ (W) | | | | | | Status Affected: | Z | | | | | | Description: | The contents of W register are AND'ed with the eight bit literal 'k'. The result is placed in the W register. | | | | | | BSF | Bit Set f | |------------------|------------------------------------------------------------------------| | Syntax: | [label] BSF f,b | | Operands: | $\begin{aligned} 0 &\leq f \leq 127 \\ 0 &\leq b \leq 7 \end{aligned}$ | | Operation: | $1 \rightarrow (f < b >)$ | | Status Affected: | None | | Description: | Bit 'b' in register 'f' is set. | #### 14.8 MPLAB ICD In-Circuit Debugger Microchip's In-Circuit Debugger, MPLAB ICD, is a powerful, low cost, run-time development tool. This tool is based on the FLASH PIC MCUs and can be used to develop for this and other PIC microcontrollers. The MPLAB ICD utilizes the in-circuit debugging capability built into the FLASH devices. This feature, along with Microchip's In-Circuit Serial Programming™ protocol, offers cost-effective in-circuit FLASH debugging from the graphical user interface of the MPLAB Integrated Development Environment. This enables a designer to develop and debug source code by watching variables, single-stepping and setting break points. Running at full speed enables testing hardware in real-time. #### 14.9 PRO MATE II Universal Device Programmer The PRO MATE II universal device programmer is a full-featured programmer, capable of operating in Stand-alone mode, as well as PC-hosted mode. The PRO MATE II device programmer is CE compliant. The PRO MATE II device programmer has programmable VDD and VPP supplies, which allow it to verify programmed memory at VDD min and VDD max for maximum reliability. It has an LCD display for instructions and error messages, keys to enter commands and a modular detachable socket assembly to support various package types. In Stand-alone mode, the PRO MATE II device programmer can read, verify, or program PIC devices. It can also set code protection in this mode. # 14.10 PICSTART Plus Entry Level Development Programmer The PICSTART Plus development programmer is an easy-to-use, low cost, prototype programmer. It connects to the PC via a COM (RS-232) port. MPLAB Integrated Development Environment software makes using the programmer simple and efficient. The PICSTART Plus development programmer supports all PIC devices with up to 40 pins. Larger pin count devices, such as the PIC16C92X and PIC17C76X, may be supported with an adapter socket. The PICSTART Plus development programmer is CE compliant. ### 14.11 PICDEM 1 Low Cost PIC MCU Demonstration Board The PICDEM 1 demonstration board is a simple board which demonstrates the capabilities of several of Microchip's microcontrollers. The microcontrollers supported are: PIC16C5X (PIC16C54 to PIC16C58A). PIC16C61, PIC16C62X, PIC16C71, PIC16C8X, PIC17C42, PIC17C43 and PIC17C44. All necessary hardware and software is included to run basic demo programs. The user can program the sample microcontrollers provided with the PICDEM 1 demonstration board on a PRO MATE II device programmer, or a PICSTART Plus development programmer, and easily test firmware. The user can also connect the PICDEM 1 demonstration board to the MPLAB ICE incircuit emulator and download the firmware to the emulator for testing. A prototype area is available for the user to build some additional hardware and connect it to the microcontroller socket(s). Some of the features include an RS-232 interface, a potentiometer for simulated analog input, push button switches and eight LEDs connected to PORTB. ### 14.12 PICDEM 2 Low Cost PIC16CXX Demonstration Board The PICDEM 2 demonstration board is a simple demonstration board that supports the PIC16C62, PIC16C64, PIC16C65, PIC16C73 and PIC16C74 microcontrollers. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM 2 demonstration board on a PRO MATE II device programmer, or a PICSTART Plus development programmer, and easily test firmware. The MPLAB ICE in-circuit emulator may also be used with the PICDEM 2 demonstration board to test firmware. A prototype area has been provided to the user for adding additional hardware and connecting it to the microcontroller socket(s). Some of the features include a RS-232 interface, push button switches, a potentiometer for simulated analog input, a serial EEPROM to demonstrate usage of the I<sup>2</sup>C<sup>™</sup> bus and separate headers for connection to an LCD module and a keypad. #### 14.13 PICDEM 3 Low Cost PIC16CXXX Demonstration Board The PICDEM 3 demonstration board is a simple demonstration board that supports the PIC16C923 and PIC16C924 in the PLCC package. It will also support future 44-pin PLCC microcontrollers with an LCD Module. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM 3 demonstration board on a PRO MATE II device programmer, or a PICSTART Plus development programmer with an adapter socket, and easily test firmware. The MPLAB ICE in-circuit emulator may also be used with the PICDEM 3 demonstration board to test firmware. A prototype area has been provided to the user for adding hardware and connecting it to the microcontroller socket(s). Some of the features include a RS-232 interface, push button switches, a potentiometer for simulated analog input, a thermistor and separate headers for connection to an external LCD module and a keypad. Also provided on the PICDEM 3 demonstration board is a LCD panel, with 4 commons and 12 segments, that is capable of displaying time, temperature and day of the week. The PICDEM 3 demonstration board provides an additional RS-232 interface and Windows software for showing the demultiplexed LCD signals on a PC. A simple serial interface allows the user to construct a hardware demultiplexer for the LCD signals. #### 14.14 PICDEM 17 Demonstration Board The PICDEM 17 demonstration board is an evaluation board that demonstrates the capabilities of several Microchip microcontrollers, including PIC17C752, PIC17C756A, PIC17C762 and PIC17C766. All necessary hardware is included to run basic demo programs, which are supplied on a 3.5-inch disk. A programmed sample is included and the user may erase it and program it with the other sample programs using the PRO MATE II device programmer, or the PICSTART Plus development programmer, and easily debug and test the sample code. In addition, the PICDEM 17 demonstration board supports downloading of programs to and executing out of external FLASH memory on board. The PICDEM 17 demonstration board is also usable with the MPLAB ICE in-circuit emulator, or the PICMASTER emulator and all of the sample programs can be run and modified using either emulator. Additionally, a generous prototype area is available for user hardware. ## 14.15 KEELOQ Evaluation and Programming Tools KEELOQ evaluation and programming tools support Microchip's HCS Secure Data Products. The HCS evaluation kit includes a LCD display to show changing codes, a decoder to decode transmissions and a programming interface to program test transmitters. FIGURE 15-3: PIC16LC717/770/771 VOLTAGE-FREQUENCY GRAPH, $-40^{\circ}\text{C} \leq \text{Ta} \leq 0^{\circ}\text{C}, \ +70^{\circ}\text{C} \leq \text{Ta} \leq +85^{\circ}\text{C}$ TABLE 15-5: TIMERO AND TIMER1 EXTERNAL CLOCK REQUIREMENTS | Param. | Sym | Characteristic | | | Min | Typ† | Max | Units | Conditions | |--------|-------------------|---------------------------------------------------|------------------------------------|-----------------------------|------------------------------------|------|-------|-------|------------------------------------| | No. | | | | | | | | | | | 40* | Tt0H | | | No Prescaler | 0.5Tcy + 20 | _ | _ | ns | Must also meet parameter 42 | | | | | | With Prescaler | 10 | _ | _ | ns | | | 41* | Tt0L | | | No Prescaler | 0.5Tcy + 20 | _ | _ | ns | Must also meet parameter 42 | | | | | | With Prescaler | 10 | _ | _ | ns | | | 42* | Tt0P T0CKI Period | | | No Prescaler | Tcy + 40 | _ | _ | ns | | | | | | | With Prescaler | Greater of: | _ | _ | ns | N = prescale value | | | | | | | 20 or <u>Tcy + 40</u><br>N | | | | (2, 4,, 256) | | 45* | Tt1H | T1CKI High Time | Synchronous, F | Prescaler = 1 | 0.5Tcy + 20 | _ | _ | ns | Must also meet | | | | | Synchronous, | PIC16 <b>C</b> 717/770/771 | 15 | _ | _ | ns | parameter 47 | | | | | Prescaler = 2,4,8 | PIC16 <b>LC</b> 717/770/771 | 25 | _ | _ | ns | | | | | | Asynchronous | PIC16 <b>C</b> 717/770/771 | 30 | _ | _ | ns | | | | | | | PIC16 <b>LC</b> 717/770/771 | 50 | _ | _ | ns | | | 46* | Tt1L | T1CKI Low Time | Synchronous, Prescaler = 1 | | 0.5Tcy + 20 | _ | _ | ns | Must also meet | | | | | Synchronous, | PIC16 <b>C</b> 717/770/771 | 15 | _ | _ | ns | parameter 47 | | | | | Prescaler = 2,4,8 | PIC16 <b>LC</b> 717/770/771 | 25 | _ | _ | ns | | | | | | Asynchronous | PIC16 <b>C</b> 717/770/771 | 30 | _ | _ | ns | | | | | | | PIC16 <b>LC</b> 717/770/771 | 50 | _ | _ | ns | | | 47* | Tt1P | T1CKI input period | Synchronous | PIC16 <b>C</b> 717/770/771 | Greater of: 30 OR TCY + 40 N | _ | _ | ns | N = prescale value<br>(1, 2, 4, 8) | | | | | | PIC16 <b>LC</b> 717/770/771 | Greater of:<br>50 OR TCY + 40<br>N | _ | _ | ns | N = prescale value<br>(1, 2, 4, 8) | | | | | Asynchronous | PIC16 <b>C</b> 717/770/771 | 60 | _ | _ | ns | | | | | | | PIC16 <b>LC</b> 717/770/771 | 100 | _ | _ | ns | | | | Ft1 | | 1 oscillator input frequency range | | DC | _ | 50 | kHz | | | | | (oscillator enabled by setting bit T1OSCEN) | | | | | | | | | 48 | Tcke2tmr1 | Delay from external clock edge to timer increment | | | 2Tosc | _ | 7Tosc | _ | | These parameters are characterized but not tested. FIGURE 15-11: ENHANCED CAPTURE/COMPARE/PWM TIMINGS (ECCP) <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. -20.0 -25.0 -10.0 -15.0 0.0 -5.0